blob: a92e02aa8d18d0c906bb748cddd872136f137be8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ATI Frame Buffer Device Driver Core
3 *
4 * Copyright (C) 2004 Alex Kern <alex.kern@gmx.de>
5 * Copyright (C) 1997-2001 Geert Uytterhoeven
6 * Copyright (C) 1998 Bernd Harries
7 * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
8 *
9 * This driver supports the following ATI graphics chips:
10 * - ATI Mach64
11 *
12 * To do: add support for
13 * - ATI Rage128 (from aty128fb.c)
14 * - ATI Radeon (from radeonfb.c)
15 *
16 * This driver is partly based on the PowerMac console driver:
17 *
18 * Copyright (C) 1996 Paul Mackerras
19 *
20 * and on the PowerMac ATI/mach64 display driver:
21 *
22 * Copyright (C) 1997 Michael AK Tesch
23 *
24 * with work by Jon Howell
25 * Harry AC Eaton
26 * Anthony Tong <atong@uiuc.edu>
27 *
28 * Generic LCD support written by Daniel Mantione, ported from 2.4.20 by Alex Kern
29 * Many Thanks to Ville Syrjälä for patches and fixing nasting 16 bit color bug.
30 *
31 * This file is subject to the terms and conditions of the GNU General Public
32 * License. See the file COPYING in the main directory of this archive for
33 * more details.
34 *
35 * Many thanks to Nitya from ATI devrel for support and patience !
36 */
37
38/******************************************************************************
39
40 TODO:
41
42 - cursor support on all cards and all ramdacs.
43 - cursor parameters controlable via ioctl()s.
44 - guess PLL and MCLK based on the original PLL register values initialized
45 by Open Firmware (if they are initialized). BIOS is done
46
47 (Anyone with Mac to help with this?)
48
49******************************************************************************/
50
51
Linus Torvalds1da177e2005-04-16 15:20:36 -070052#include <linux/module.h>
53#include <linux/moduleparam.h>
54#include <linux/kernel.h>
55#include <linux/errno.h>
56#include <linux/string.h>
57#include <linux/mm.h>
58#include <linux/slab.h>
59#include <linux/vmalloc.h>
60#include <linux/delay.h>
61#include <linux/console.h>
62#include <linux/fb.h>
63#include <linux/init.h>
64#include <linux/pci.h>
65#include <linux/interrupt.h>
66#include <linux/spinlock.h>
67#include <linux/wait.h>
Michael Hanselmann5474c122006-06-25 05:47:08 -070068#include <linux/backlight.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
70#include <asm/io.h>
71#include <asm/uaccess.h>
72
73#include <video/mach64.h>
74#include "atyfb.h"
75#include "ati_ids.h"
76
77#ifdef __powerpc__
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +110078#include <asm/machdep.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070079#include <asm/prom.h>
80#include "../macmodes.h"
81#endif
82#ifdef __sparc__
83#include <asm/pbm.h>
84#include <asm/fbio.h>
85#endif
86
87#ifdef CONFIG_ADB_PMU
88#include <linux/adb.h>
89#include <linux/pmu.h>
90#endif
91#ifdef CONFIG_BOOTX_TEXT
92#include <asm/btext.h>
93#endif
94#ifdef CONFIG_PMAC_BACKLIGHT
95#include <asm/backlight.h>
96#endif
97#ifdef CONFIG_MTRR
98#include <asm/mtrr.h>
99#endif
100
101/*
102 * Debug flags.
103 */
104#undef DEBUG
105/*#define DEBUG*/
106
107/* Make sure n * PAGE_SIZE is protected at end of Aperture for GUI-regs */
108/* - must be large enough to catch all GUI-Regs */
109/* - must be aligned to a PAGE boundary */
110#define GUI_RESERVE (1 * PAGE_SIZE)
111
112/* FIXME: remove the FAIL definition */
Ville Syrjälä866d84c2006-01-09 20:53:22 -0800113#define FAIL(msg) do { \
114 if (!(var->activate & FB_ACTIVATE_TEST)) \
115 printk(KERN_CRIT "atyfb: " msg "\n"); \
116 return -EINVAL; \
117} while (0)
118#define FAIL_MAX(msg, x, _max_) do { \
119 if (x > _max_) { \
120 if (!(var->activate & FB_ACTIVATE_TEST)) \
121 printk(KERN_CRIT "atyfb: " msg " %x(%x)\n", x, _max_); \
122 return -EINVAL; \
123 } \
124} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125#ifdef DEBUG
126#define DPRINTK(fmt, args...) printk(KERN_DEBUG "atyfb: " fmt, ## args)
127#else
128#define DPRINTK(fmt, args...)
129#endif
130
131#define PRINTKI(fmt, args...) printk(KERN_INFO "atyfb: " fmt, ## args)
132#define PRINTKE(fmt, args...) printk(KERN_ERR "atyfb: " fmt, ## args)
133
Antonino A. Daplas721c04c2007-03-05 00:30:54 -0800134#if defined(CONFIG_PM) || defined(CONFIG_PMAC_BACKLIGHT) || \
135defined (CONFIG_FB_ATY_GENERIC_LCD) || defined(CONFIG_FB_ATY_BACKLIGHT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136static const u32 lt_lcd_regs[] = {
137 CONFIG_PANEL_LG,
138 LCD_GEN_CNTL_LG,
139 DSTN_CONTROL_LG,
140 HFB_PITCH_ADDR_LG,
141 HORZ_STRETCHING_LG,
142 VERT_STRETCHING_LG,
143 0, /* EXT_VERT_STRETCH */
144 LT_GIO_LG,
145 POWER_MANAGEMENT_LG
146};
147
148void aty_st_lcd(int index, u32 val, const struct atyfb_par *par)
149{
150 if (M64_HAS(LT_LCD_REGS)) {
151 aty_st_le32(lt_lcd_regs[index], val, par);
152 } else {
153 unsigned long temp;
154
155 /* write addr byte */
156 temp = aty_ld_le32(LCD_INDEX, par);
157 aty_st_le32(LCD_INDEX, (temp & ~LCD_INDEX_MASK) | index, par);
158 /* write the register value */
159 aty_st_le32(LCD_DATA, val, par);
160 }
161}
162
163u32 aty_ld_lcd(int index, const struct atyfb_par *par)
164{
165 if (M64_HAS(LT_LCD_REGS)) {
166 return aty_ld_le32(lt_lcd_regs[index], par);
167 } else {
168 unsigned long temp;
169
170 /* write addr byte */
171 temp = aty_ld_le32(LCD_INDEX, par);
172 aty_st_le32(LCD_INDEX, (temp & ~LCD_INDEX_MASK) | index, par);
173 /* read the register value */
174 return aty_ld_le32(LCD_DATA, par);
175 }
176}
177#endif /* defined(CONFIG_PM) || defined(CONFIG_PMAC_BACKLIGHT) || defined (CONFIG_FB_ATY_GENERIC_LCD) */
178
179#ifdef CONFIG_FB_ATY_GENERIC_LCD
180/*
181 * ATIReduceRatio --
182 *
183 * Reduce a fraction by factoring out the largest common divider of the
184 * fraction's numerator and denominator.
185 */
186static void ATIReduceRatio(int *Numerator, int *Denominator)
187{
188 int Multiplier, Divider, Remainder;
189
190 Multiplier = *Numerator;
191 Divider = *Denominator;
192
193 while ((Remainder = Multiplier % Divider))
194 {
195 Multiplier = Divider;
196 Divider = Remainder;
197 }
198
199 *Numerator /= Divider;
200 *Denominator /= Divider;
201}
202#endif
203 /*
204 * The Hardware parameters for each card
205 */
206
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207struct pci_mmap_map {
208 unsigned long voff;
209 unsigned long poff;
210 unsigned long size;
211 unsigned long prot_flag;
212 unsigned long prot_mask;
213};
214
215static struct fb_fix_screeninfo atyfb_fix __devinitdata = {
216 .id = "ATY Mach64",
217 .type = FB_TYPE_PACKED_PIXELS,
218 .visual = FB_VISUAL_PSEUDOCOLOR,
219 .xpanstep = 8,
220 .ypanstep = 1,
221};
222
223 /*
224 * Frame buffer device API
225 */
226
227static int atyfb_open(struct fb_info *info, int user);
228static int atyfb_release(struct fb_info *info, int user);
229static int atyfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info);
230static int atyfb_set_par(struct fb_info *info);
231static int atyfb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
232 u_int transp, struct fb_info *info);
233static int atyfb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info);
234static int atyfb_blank(int blank, struct fb_info *info);
Christoph Hellwig67a66802006-01-14 13:21:25 -0800235static int atyfb_ioctl(struct fb_info *info, u_int cmd, u_long arg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236#ifdef __sparc__
Christoph Hellwig216d5262006-01-14 13:21:25 -0800237static int atyfb_mmap(struct fb_info *info, struct vm_area_struct *vma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238#endif
239static int atyfb_sync(struct fb_info *info);
240
241 /*
242 * Internal routines
243 */
244
Ville Syrjala044aaa32006-12-08 02:40:41 -0800245static int aty_init(struct fb_info *info);
Ville Syrjalaefc08a72006-12-08 02:40:45 -0800246static void aty_resume_chip(struct fb_info *info);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247#ifdef CONFIG_ATARI
248static int store_video_par(char *videopar, unsigned char m64_num);
249#endif
250
251static struct crtc saved_crtc;
252static union aty_pll saved_pll;
253static void aty_get_crtc(const struct atyfb_par *par, struct crtc *crtc);
254
255static void aty_set_crtc(const struct atyfb_par *par, const struct crtc *crtc);
256static int aty_var_to_crtc(const struct fb_info *info, const struct fb_var_screeninfo *var, struct crtc *crtc);
257static int aty_crtc_to_var(const struct crtc *crtc, struct fb_var_screeninfo *var);
258static void set_off_pitch(struct atyfb_par *par, const struct fb_info *info);
259#ifdef CONFIG_PPC
260static int read_aty_sense(const struct atyfb_par *par);
261#endif
262
263
264 /*
265 * Interface used by the world
266 */
267
268static struct fb_var_screeninfo default_var = {
269 /* 640x480, 60 Hz, Non-Interlaced (25.175 MHz dotclock) */
270 640, 480, 640, 480, 0, 0, 8, 0,
271 {0, 8, 0}, {0, 8, 0}, {0, 8, 0}, {0, 0, 0},
272 0, 0, -1, -1, 0, 39722, 48, 16, 33, 10, 96, 2,
273 0, FB_VMODE_NONINTERLACED
274};
275
276static struct fb_videomode defmode = {
277 /* 640x480 @ 60 Hz, 31.5 kHz hsync */
278 NULL, 60, 640, 480, 39721, 40, 24, 32, 11, 96, 2,
279 0, FB_VMODE_NONINTERLACED
280};
281
282static struct fb_ops atyfb_ops = {
283 .owner = THIS_MODULE,
284 .fb_open = atyfb_open,
285 .fb_release = atyfb_release,
286 .fb_check_var = atyfb_check_var,
287 .fb_set_par = atyfb_set_par,
288 .fb_setcolreg = atyfb_setcolreg,
289 .fb_pan_display = atyfb_pan_display,
290 .fb_blank = atyfb_blank,
291 .fb_ioctl = atyfb_ioctl,
292 .fb_fillrect = atyfb_fillrect,
293 .fb_copyarea = atyfb_copyarea,
294 .fb_imageblit = atyfb_imageblit,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295#ifdef __sparc__
296 .fb_mmap = atyfb_mmap,
297#endif
298 .fb_sync = atyfb_sync,
299};
300
301static int noaccel;
302#ifdef CONFIG_MTRR
303static int nomtrr;
304#endif
305static int vram;
306static int pll;
307static int mclk;
308static int xclk;
Antonino A. Daplas1a8c9792006-06-26 00:26:58 -0700309static int comp_sync __devinitdata = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310static char *mode;
311
Richard Purdie202d4e62007-03-03 17:43:52 +0000312#ifdef CONFIG_PMAC_BACKLIGHT
313static int backlight __devinitdata = 1;
314#else
315static int backlight __devinitdata = 0;
316#endif
317
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318#ifdef CONFIG_PPC
Antonino A. Daplas1a8c9792006-06-26 00:26:58 -0700319static int default_vmode __devinitdata = VMODE_CHOOSE;
320static int default_cmode __devinitdata = CMODE_CHOOSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
322module_param_named(vmode, default_vmode, int, 0);
323MODULE_PARM_DESC(vmode, "int: video mode for mac");
324module_param_named(cmode, default_cmode, int, 0);
325MODULE_PARM_DESC(cmode, "int: color mode for mac");
326#endif
327
328#ifdef CONFIG_ATARI
Antonino A. Daplas1a8c9792006-06-26 00:26:58 -0700329static unsigned int mach64_count __devinitdata = 0;
330static unsigned long phys_vmembase[FB_MAX] __devinitdata = { 0, };
331static unsigned long phys_size[FB_MAX] __devinitdata = { 0, };
332static unsigned long phys_guiregbase[FB_MAX] __devinitdata = { 0, };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333#endif
334
335/* top -> down is an evolution of mach64 chipset, any corrections? */
336#define ATI_CHIP_88800GX (M64F_GX)
337#define ATI_CHIP_88800CX (M64F_GX)
338
339#define ATI_CHIP_264CT (M64F_CT | M64F_INTEGRATED | M64F_CT_BUS | M64F_MAGIC_FIFO)
340#define ATI_CHIP_264ET (M64F_CT | M64F_INTEGRATED | M64F_CT_BUS | M64F_MAGIC_FIFO)
341
342#define ATI_CHIP_264VT (M64F_VT | M64F_INTEGRATED | M64F_VT_BUS | M64F_MAGIC_FIFO)
343#define ATI_CHIP_264GT (M64F_GT | M64F_INTEGRATED | M64F_MAGIC_FIFO | M64F_EXTRA_BRIGHT)
344
345#define ATI_CHIP_264VTB (M64F_VT | M64F_INTEGRATED | M64F_VT_BUS | M64F_GTB_DSP)
346#define ATI_CHIP_264VT3 (M64F_VT | M64F_INTEGRATED | M64F_VT_BUS | M64F_GTB_DSP | M64F_SDRAM_MAGIC_PLL)
347#define ATI_CHIP_264VT4 (M64F_VT | M64F_INTEGRATED | M64F_GTB_DSP)
348
Ville Syrjäläa14b2282006-01-09 20:53:32 -0800349/* FIXME what is this chip? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350#define ATI_CHIP_264LT (M64F_GT | M64F_INTEGRATED | M64F_GTB_DSP)
351
352/* make sets shorter */
353#define ATI_MODERN_SET (M64F_GT | M64F_INTEGRATED | M64F_GTB_DSP | M64F_EXTRA_BRIGHT)
354
355#define ATI_CHIP_264GTB (ATI_MODERN_SET | M64F_SDRAM_MAGIC_PLL)
356/*#define ATI_CHIP_264GTDVD ?*/
357#define ATI_CHIP_264LTG (ATI_MODERN_SET | M64F_SDRAM_MAGIC_PLL)
358
359#define ATI_CHIP_264GT2C (ATI_MODERN_SET | M64F_SDRAM_MAGIC_PLL | M64F_HW_TRIPLE)
360#define ATI_CHIP_264GTPRO (ATI_MODERN_SET | M64F_SDRAM_MAGIC_PLL | M64F_HW_TRIPLE | M64F_FIFO_32 | M64F_RESET_3D)
361#define ATI_CHIP_264LTPRO (ATI_MODERN_SET | M64F_HW_TRIPLE | M64F_FIFO_32 | M64F_RESET_3D)
362
363#define ATI_CHIP_264XL (ATI_MODERN_SET | M64F_HW_TRIPLE | M64F_FIFO_32 | M64F_RESET_3D | M64F_XL_DLL | M64F_MFB_FORCE_4)
364#define ATI_CHIP_MOBILITY (ATI_MODERN_SET | M64F_HW_TRIPLE | M64F_FIFO_32 | M64F_RESET_3D | M64F_XL_DLL | M64F_MFB_FORCE_4 | M64F_MOBIL_BUS)
365
366static struct {
367 u16 pci_id;
368 const char *name;
Ville Syrjälä25163c52006-01-09 20:53:27 -0800369 int pll, mclk, xclk, ecp_max;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 u32 features;
371} aty_chips[] __devinitdata = {
372#ifdef CONFIG_FB_ATY_GX
373 /* Mach64 GX */
Ville Syrjälä25163c52006-01-09 20:53:27 -0800374 { PCI_CHIP_MACH64GX, "ATI888GX00 (Mach64 GX)", 135, 50, 50, 0, ATI_CHIP_88800GX },
375 { PCI_CHIP_MACH64CX, "ATI888CX00 (Mach64 CX)", 135, 50, 50, 0, ATI_CHIP_88800CX },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376#endif /* CONFIG_FB_ATY_GX */
377
378#ifdef CONFIG_FB_ATY_CT
Ville Syrjälä25163c52006-01-09 20:53:27 -0800379 { PCI_CHIP_MACH64CT, "ATI264CT (Mach64 CT)", 135, 60, 60, 0, ATI_CHIP_264CT },
380 { PCI_CHIP_MACH64ET, "ATI264ET (Mach64 ET)", 135, 60, 60, 0, ATI_CHIP_264ET },
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800381
Ville Syrjäläa14b2282006-01-09 20:53:32 -0800382 /* FIXME what is this chip? */
383 { PCI_CHIP_MACH64LT, "ATI264LT (Mach64 LT)", 135, 63, 63, 0, ATI_CHIP_264LT },
384
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800385 { PCI_CHIP_MACH64VT, "ATI264VT (Mach64 VT)", 170, 67, 67, 80, ATI_CHIP_264VT },
Ville Syrjälä25163c52006-01-09 20:53:27 -0800386 { PCI_CHIP_MACH64GT, "3D RAGE (Mach64 GT)", 135, 63, 63, 80, ATI_CHIP_264GT },
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800387
388 { PCI_CHIP_MACH64VU, "ATI264VT3 (Mach64 VU)", 200, 67, 67, 80, ATI_CHIP_264VT3 },
389 { PCI_CHIP_MACH64GU, "3D RAGE II+ (Mach64 GU)", 200, 67, 67, 100, ATI_CHIP_264GTB },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
Ville Syrjäläa14b2282006-01-09 20:53:32 -0800391 { PCI_CHIP_MACH64LG, "3D RAGE LT (Mach64 LG)", 230, 63, 63, 100, ATI_CHIP_264LTG | M64F_LT_LCD_REGS | M64F_G3_PB_1024x768 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Ville Syrjälä25163c52006-01-09 20:53:27 -0800393 { PCI_CHIP_MACH64VV, "ATI264VT4 (Mach64 VV)", 230, 83, 83, 100, ATI_CHIP_264VT4 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
Ville Syrjälä25163c52006-01-09 20:53:27 -0800395 { PCI_CHIP_MACH64GV, "3D RAGE IIC (Mach64 GV, PCI)", 230, 83, 83, 100, ATI_CHIP_264GT2C },
396 { PCI_CHIP_MACH64GW, "3D RAGE IIC (Mach64 GW, AGP)", 230, 83, 83, 100, ATI_CHIP_264GT2C },
397 { PCI_CHIP_MACH64GY, "3D RAGE IIC (Mach64 GY, PCI)", 230, 83, 83, 100, ATI_CHIP_264GT2C },
398 { PCI_CHIP_MACH64GZ, "3D RAGE IIC (Mach64 GZ, AGP)", 230, 83, 83, 100, ATI_CHIP_264GT2C },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Ville Syrjälä25163c52006-01-09 20:53:27 -0800400 { PCI_CHIP_MACH64GB, "3D RAGE PRO (Mach64 GB, BGA, AGP)", 230, 100, 100, 125, ATI_CHIP_264GTPRO },
401 { PCI_CHIP_MACH64GD, "3D RAGE PRO (Mach64 GD, BGA, AGP 1x)", 230, 100, 100, 125, ATI_CHIP_264GTPRO },
402 { PCI_CHIP_MACH64GI, "3D RAGE PRO (Mach64 GI, BGA, PCI)", 230, 100, 100, 125, ATI_CHIP_264GTPRO | M64F_MAGIC_VRAM_SIZE },
403 { PCI_CHIP_MACH64GP, "3D RAGE PRO (Mach64 GP, PQFP, PCI)", 230, 100, 100, 125, ATI_CHIP_264GTPRO },
404 { PCI_CHIP_MACH64GQ, "3D RAGE PRO (Mach64 GQ, PQFP, PCI, limited 3D)", 230, 100, 100, 125, ATI_CHIP_264GTPRO },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
Ville Syrjälä25163c52006-01-09 20:53:27 -0800406 { PCI_CHIP_MACH64LB, "3D RAGE LT PRO (Mach64 LB, AGP)", 236, 75, 100, 135, ATI_CHIP_264LTPRO },
407 { PCI_CHIP_MACH64LD, "3D RAGE LT PRO (Mach64 LD, AGP)", 230, 100, 100, 135, ATI_CHIP_264LTPRO },
408 { PCI_CHIP_MACH64LI, "3D RAGE LT PRO (Mach64 LI, PCI)", 230, 100, 100, 135, ATI_CHIP_264LTPRO | M64F_G3_PB_1_1 | M64F_G3_PB_1024x768 },
Olaf Hering3b46f032006-11-16 01:19:17 -0800409 { PCI_CHIP_MACH64LP, "3D RAGE LT PRO (Mach64 LP, PCI)", 230, 100, 100, 135, ATI_CHIP_264LTPRO | M64F_G3_PB_1024x768 },
Ville Syrjälä25163c52006-01-09 20:53:27 -0800410 { PCI_CHIP_MACH64LQ, "3D RAGE LT PRO (Mach64 LQ, PCI)", 230, 100, 100, 135, ATI_CHIP_264LTPRO },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
Ville Syrjälä69b569f2006-01-09 20:53:30 -0800412 { PCI_CHIP_MACH64GM, "3D RAGE XL (Mach64 GM, AGP 2x)", 230, 83, 63, 135, ATI_CHIP_264XL },
413 { PCI_CHIP_MACH64GN, "3D RAGE XC (Mach64 GN, AGP 2x)", 230, 83, 63, 135, ATI_CHIP_264XL },
414 { PCI_CHIP_MACH64GO, "3D RAGE XL (Mach64 GO, PCI-66)", 230, 83, 63, 135, ATI_CHIP_264XL },
415 { PCI_CHIP_MACH64GL, "3D RAGE XC (Mach64 GL, PCI-66)", 230, 83, 63, 135, ATI_CHIP_264XL },
416 { PCI_CHIP_MACH64GR, "3D RAGE XL (Mach64 GR, PCI-33)", 230, 83, 63, 135, ATI_CHIP_264XL | M64F_SDRAM_MAGIC_PLL },
417 { PCI_CHIP_MACH64GS, "3D RAGE XC (Mach64 GS, PCI-33)", 230, 83, 63, 135, ATI_CHIP_264XL },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
Ville Syrjälä25163c52006-01-09 20:53:27 -0800419 { PCI_CHIP_MACH64LM, "3D RAGE Mobility P/M (Mach64 LM, AGP 2x)", 230, 83, 125, 135, ATI_CHIP_MOBILITY },
420 { PCI_CHIP_MACH64LN, "3D RAGE Mobility L (Mach64 LN, AGP 2x)", 230, 83, 125, 135, ATI_CHIP_MOBILITY },
421 { PCI_CHIP_MACH64LR, "3D RAGE Mobility P/M (Mach64 LR, PCI)", 230, 83, 125, 135, ATI_CHIP_MOBILITY },
422 { PCI_CHIP_MACH64LS, "3D RAGE Mobility L (Mach64 LS, PCI)", 230, 83, 125, 135, ATI_CHIP_MOBILITY },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423#endif /* CONFIG_FB_ATY_CT */
424};
425
426/* can not fail */
427static int __devinit correct_chipset(struct atyfb_par *par)
428{
429 u8 rev;
430 u16 type;
431 u32 chip_id;
432 const char *name;
433 int i;
434
Tobias Klauserd1ae4182006-03-27 01:17:39 -0800435 for (i = ARRAY_SIZE(aty_chips) - 1; i >= 0; i--)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 if (par->pci_id == aty_chips[i].pci_id)
437 break;
438
439 name = aty_chips[i].name;
440 par->pll_limits.pll_max = aty_chips[i].pll;
441 par->pll_limits.mclk = aty_chips[i].mclk;
442 par->pll_limits.xclk = aty_chips[i].xclk;
Ville Syrjälä25163c52006-01-09 20:53:27 -0800443 par->pll_limits.ecp_max = aty_chips[i].ecp_max;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 par->features = aty_chips[i].features;
445
446 chip_id = aty_ld_le32(CONFIG_CHIP_ID, par);
447 type = chip_id & CFG_CHIP_TYPE;
448 rev = (chip_id & CFG_CHIP_REV) >> 24;
449
450 switch(par->pci_id) {
451#ifdef CONFIG_FB_ATY_GX
452 case PCI_CHIP_MACH64GX:
453 if(type != 0x00d7)
454 return -ENODEV;
455 break;
456 case PCI_CHIP_MACH64CX:
457 if(type != 0x0057)
458 return -ENODEV;
459 break;
460#endif
461#ifdef CONFIG_FB_ATY_CT
462 case PCI_CHIP_MACH64VT:
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800463 switch (rev & 0x07) {
464 case 0x00:
465 switch (rev & 0xc0) {
466 case 0x00:
467 name = "ATI264VT (A3) (Mach64 VT)";
468 par->pll_limits.pll_max = 170;
469 par->pll_limits.mclk = 67;
470 par->pll_limits.xclk = 67;
471 par->pll_limits.ecp_max = 80;
472 par->features = ATI_CHIP_264VT;
473 break;
474 case 0x40:
475 name = "ATI264VT2 (A4) (Mach64 VT)";
476 par->pll_limits.pll_max = 200;
477 par->pll_limits.mclk = 67;
478 par->pll_limits.xclk = 67;
479 par->pll_limits.ecp_max = 80;
480 par->features = ATI_CHIP_264VT | M64F_MAGIC_POSTDIV;
481 break;
482 }
483 break;
484 case 0x01:
485 name = "ATI264VT3 (B1) (Mach64 VT)";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 par->pll_limits.pll_max = 200;
487 par->pll_limits.mclk = 67;
488 par->pll_limits.xclk = 67;
Ville Syrjälä25163c52006-01-09 20:53:27 -0800489 par->pll_limits.ecp_max = 80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 par->features = ATI_CHIP_264VTB;
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800491 break;
492 case 0x02:
493 name = "ATI264VT3 (B2) (Mach64 VT)";
494 par->pll_limits.pll_max = 200;
495 par->pll_limits.mclk = 67;
496 par->pll_limits.xclk = 67;
497 par->pll_limits.ecp_max = 80;
498 par->features = ATI_CHIP_264VT3;
499 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 }
501 break;
502 case PCI_CHIP_MACH64GT:
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800503 switch (rev & 0x07) {
504 case 0x01:
505 name = "3D RAGE II (Mach64 GT)";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 par->pll_limits.pll_max = 170;
507 par->pll_limits.mclk = 67;
508 par->pll_limits.xclk = 67;
Ville Syrjälä25163c52006-01-09 20:53:27 -0800509 par->pll_limits.ecp_max = 80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 par->features = ATI_CHIP_264GTB;
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800511 break;
512 case 0x02:
513 name = "3D RAGE II+ (Mach64 GT)";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 par->pll_limits.pll_max = 200;
515 par->pll_limits.mclk = 67;
516 par->pll_limits.xclk = 67;
Ville Syrjälä25163c52006-01-09 20:53:27 -0800517 par->pll_limits.ecp_max = 100;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 par->features = ATI_CHIP_264GTB;
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800519 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 }
521 break;
522#endif
523 }
524
525 PRINTKI("%s [0x%04x rev 0x%02x]\n", name, type, rev);
526 return 0;
527}
528
529static char ram_dram[] __devinitdata = "DRAM";
530static char ram_resv[] __devinitdata = "RESV";
531#ifdef CONFIG_FB_ATY_GX
532static char ram_vram[] __devinitdata = "VRAM";
533#endif /* CONFIG_FB_ATY_GX */
534#ifdef CONFIG_FB_ATY_CT
535static char ram_edo[] __devinitdata = "EDO";
536static char ram_sdram[] __devinitdata = "SDRAM (1:1)";
537static char ram_sgram[] __devinitdata = "SGRAM (1:1)";
538static char ram_sdram32[] __devinitdata = "SDRAM (2:1) (32-bit)";
539static char ram_off[] __devinitdata = "OFF";
540#endif /* CONFIG_FB_ATY_CT */
541
542
543static u32 pseudo_palette[17];
544
545#ifdef CONFIG_FB_ATY_GX
546static char *aty_gx_ram[8] __devinitdata = {
547 ram_dram, ram_vram, ram_vram, ram_dram,
548 ram_dram, ram_vram, ram_vram, ram_resv
549};
550#endif /* CONFIG_FB_ATY_GX */
551
552#ifdef CONFIG_FB_ATY_CT
553static char *aty_ct_ram[8] __devinitdata = {
554 ram_off, ram_dram, ram_edo, ram_edo,
555 ram_sdram, ram_sgram, ram_sdram32, ram_resv
556};
557#endif /* CONFIG_FB_ATY_CT */
558
559static u32 atyfb_get_pixclock(struct fb_var_screeninfo *var, struct atyfb_par *par)
560{
561 u32 pixclock = var->pixclock;
562#ifdef CONFIG_FB_ATY_GENERIC_LCD
563 u32 lcd_on_off;
564 par->pll.ct.xres = 0;
565 if (par->lcd_table != 0) {
566 lcd_on_off = aty_ld_lcd(LCD_GEN_CNTL, par);
567 if(lcd_on_off & LCD_ON) {
568 par->pll.ct.xres = var->xres;
569 pixclock = par->lcd_pixclock;
570 }
571 }
572#endif
573 return pixclock;
574}
575
576#if defined(CONFIG_PPC)
577
578/*
579 * Apple monitor sense
580 */
581
Antonino A. Daplas1a8c9792006-06-26 00:26:58 -0700582static int __devinit read_aty_sense(const struct atyfb_par *par)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583{
584 int sense, i;
585
586 aty_st_le32(GP_IO, 0x31003100, par); /* drive outputs high */
587 __delay(200);
588 aty_st_le32(GP_IO, 0, par); /* turn off outputs */
589 __delay(2000);
590 i = aty_ld_le32(GP_IO, par); /* get primary sense value */
591 sense = ((i & 0x3000) >> 3) | (i & 0x100);
592
593 /* drive each sense line low in turn and collect the other 2 */
594 aty_st_le32(GP_IO, 0x20000000, par); /* drive A low */
595 __delay(2000);
596 i = aty_ld_le32(GP_IO, par);
597 sense |= ((i & 0x1000) >> 7) | ((i & 0x100) >> 4);
598 aty_st_le32(GP_IO, 0x20002000, par); /* drive A high again */
599 __delay(200);
600
601 aty_st_le32(GP_IO, 0x10000000, par); /* drive B low */
602 __delay(2000);
603 i = aty_ld_le32(GP_IO, par);
604 sense |= ((i & 0x2000) >> 10) | ((i & 0x100) >> 6);
605 aty_st_le32(GP_IO, 0x10001000, par); /* drive B high again */
606 __delay(200);
607
608 aty_st_le32(GP_IO, 0x01000000, par); /* drive C low */
609 __delay(2000);
610 sense |= (aty_ld_le32(GP_IO, par) & 0x3000) >> 12;
611 aty_st_le32(GP_IO, 0, par); /* turn off outputs */
612 return sense;
613}
614
615#endif /* defined(CONFIG_PPC) */
616
617/* ------------------------------------------------------------------------- */
618
619/*
620 * CRTC programming
621 */
622
623static void aty_get_crtc(const struct atyfb_par *par, struct crtc *crtc)
624{
625#ifdef CONFIG_FB_ATY_GENERIC_LCD
626 if (par->lcd_table != 0) {
627 if(!M64_HAS(LT_LCD_REGS)) {
628 crtc->lcd_index = aty_ld_le32(LCD_INDEX, par);
629 aty_st_le32(LCD_INDEX, crtc->lcd_index, par);
630 }
631 crtc->lcd_config_panel = aty_ld_lcd(CONFIG_PANEL, par);
632 crtc->lcd_gen_cntl = aty_ld_lcd(LCD_GEN_CNTL, par);
633
634
635 /* switch to non shadow registers */
636 aty_st_lcd(LCD_GEN_CNTL, crtc->lcd_gen_cntl &
637 ~(CRTC_RW_SELECT | SHADOW_EN | SHADOW_RW_EN), par);
638
639 /* save stretching */
640 crtc->horz_stretching = aty_ld_lcd(HORZ_STRETCHING, par);
641 crtc->vert_stretching = aty_ld_lcd(VERT_STRETCHING, par);
642 if (!M64_HAS(LT_LCD_REGS))
643 crtc->ext_vert_stretch = aty_ld_lcd(EXT_VERT_STRETCH, par);
644 }
645#endif
646 crtc->h_tot_disp = aty_ld_le32(CRTC_H_TOTAL_DISP, par);
647 crtc->h_sync_strt_wid = aty_ld_le32(CRTC_H_SYNC_STRT_WID, par);
648 crtc->v_tot_disp = aty_ld_le32(CRTC_V_TOTAL_DISP, par);
649 crtc->v_sync_strt_wid = aty_ld_le32(CRTC_V_SYNC_STRT_WID, par);
650 crtc->vline_crnt_vline = aty_ld_le32(CRTC_VLINE_CRNT_VLINE, par);
651 crtc->off_pitch = aty_ld_le32(CRTC_OFF_PITCH, par);
652 crtc->gen_cntl = aty_ld_le32(CRTC_GEN_CNTL, par);
653
654#ifdef CONFIG_FB_ATY_GENERIC_LCD
655 if (par->lcd_table != 0) {
656 /* switch to shadow registers */
657 aty_st_lcd(LCD_GEN_CNTL, (crtc->lcd_gen_cntl & ~CRTC_RW_SELECT) |
658 SHADOW_EN | SHADOW_RW_EN, par);
659
660 crtc->shadow_h_tot_disp = aty_ld_le32(CRTC_H_TOTAL_DISP, par);
661 crtc->shadow_h_sync_strt_wid = aty_ld_le32(CRTC_H_SYNC_STRT_WID, par);
662 crtc->shadow_v_tot_disp = aty_ld_le32(CRTC_V_TOTAL_DISP, par);
663 crtc->shadow_v_sync_strt_wid = aty_ld_le32(CRTC_V_SYNC_STRT_WID, par);
664
665 aty_st_le32(LCD_GEN_CNTL, crtc->lcd_gen_cntl, par);
666 }
667#endif /* CONFIG_FB_ATY_GENERIC_LCD */
668}
669
670static void aty_set_crtc(const struct atyfb_par *par, const struct crtc *crtc)
671{
672#ifdef CONFIG_FB_ATY_GENERIC_LCD
673 if (par->lcd_table != 0) {
674 /* stop CRTC */
675 aty_st_le32(CRTC_GEN_CNTL, crtc->gen_cntl & ~(CRTC_EXT_DISP_EN | CRTC_EN), par);
676
677 /* update non-shadow registers first */
678 aty_st_lcd(CONFIG_PANEL, crtc->lcd_config_panel, par);
679 aty_st_lcd(LCD_GEN_CNTL, crtc->lcd_gen_cntl &
680 ~(CRTC_RW_SELECT | SHADOW_EN | SHADOW_RW_EN), par);
681
682 /* temporarily disable stretching */
683 aty_st_lcd(HORZ_STRETCHING,
684 crtc->horz_stretching &
685 ~(HORZ_STRETCH_MODE | HORZ_STRETCH_EN), par);
686 aty_st_lcd(VERT_STRETCHING,
687 crtc->vert_stretching &
688 ~(VERT_STRETCH_RATIO1 | VERT_STRETCH_RATIO2 |
689 VERT_STRETCH_USE0 | VERT_STRETCH_EN), par);
690 }
691#endif
692 /* turn off CRT */
693 aty_st_le32(CRTC_GEN_CNTL, crtc->gen_cntl & ~CRTC_EN, par);
694
695 DPRINTK("setting up CRTC\n");
696 DPRINTK("set primary CRT to %ix%i %c%c composite %c\n",
697 ((((crtc->h_tot_disp>>16) & 0xff) + 1)<<3), (((crtc->v_tot_disp>>16) & 0x7ff) + 1),
698 (crtc->h_sync_strt_wid & 0x200000)?'N':'P', (crtc->v_sync_strt_wid & 0x200000)?'N':'P',
699 (crtc->gen_cntl & CRTC_CSYNC_EN)?'P':'N');
700
701 DPRINTK("CRTC_H_TOTAL_DISP: %x\n",crtc->h_tot_disp);
702 DPRINTK("CRTC_H_SYNC_STRT_WID: %x\n",crtc->h_sync_strt_wid);
703 DPRINTK("CRTC_V_TOTAL_DISP: %x\n",crtc->v_tot_disp);
704 DPRINTK("CRTC_V_SYNC_STRT_WID: %x\n",crtc->v_sync_strt_wid);
705 DPRINTK("CRTC_OFF_PITCH: %x\n", crtc->off_pitch);
706 DPRINTK("CRTC_VLINE_CRNT_VLINE: %x\n", crtc->vline_crnt_vline);
707 DPRINTK("CRTC_GEN_CNTL: %x\n",crtc->gen_cntl);
708
709 aty_st_le32(CRTC_H_TOTAL_DISP, crtc->h_tot_disp, par);
710 aty_st_le32(CRTC_H_SYNC_STRT_WID, crtc->h_sync_strt_wid, par);
711 aty_st_le32(CRTC_V_TOTAL_DISP, crtc->v_tot_disp, par);
712 aty_st_le32(CRTC_V_SYNC_STRT_WID, crtc->v_sync_strt_wid, par);
713 aty_st_le32(CRTC_OFF_PITCH, crtc->off_pitch, par);
714 aty_st_le32(CRTC_VLINE_CRNT_VLINE, crtc->vline_crnt_vline, par);
715
716 aty_st_le32(CRTC_GEN_CNTL, crtc->gen_cntl, par);
717#if 0
718 FIXME
719 if (par->accel_flags & FB_ACCELF_TEXT)
720 aty_init_engine(par, info);
721#endif
722#ifdef CONFIG_FB_ATY_GENERIC_LCD
723 /* after setting the CRTC registers we should set the LCD registers. */
724 if (par->lcd_table != 0) {
725 /* switch to shadow registers */
726 aty_st_lcd(LCD_GEN_CNTL, (crtc->lcd_gen_cntl & ~CRTC_RW_SELECT) |
727 (SHADOW_EN | SHADOW_RW_EN), par);
728
Ville Syrjäläcd4617b2006-01-09 20:53:21 -0800729 DPRINTK("set shadow CRT to %ix%i %c%c\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 ((((crtc->shadow_h_tot_disp>>16) & 0xff) + 1)<<3), (((crtc->shadow_v_tot_disp>>16) & 0x7ff) + 1),
731 (crtc->shadow_h_sync_strt_wid & 0x200000)?'N':'P', (crtc->shadow_v_sync_strt_wid & 0x200000)?'N':'P');
732
733 DPRINTK("SHADOW CRTC_H_TOTAL_DISP: %x\n", crtc->shadow_h_tot_disp);
734 DPRINTK("SHADOW CRTC_H_SYNC_STRT_WID: %x\n", crtc->shadow_h_sync_strt_wid);
735 DPRINTK("SHADOW CRTC_V_TOTAL_DISP: %x\n", crtc->shadow_v_tot_disp);
736 DPRINTK("SHADOW CRTC_V_SYNC_STRT_WID: %x\n", crtc->shadow_v_sync_strt_wid);
737
738 aty_st_le32(CRTC_H_TOTAL_DISP, crtc->shadow_h_tot_disp, par);
739 aty_st_le32(CRTC_H_SYNC_STRT_WID, crtc->shadow_h_sync_strt_wid, par);
740 aty_st_le32(CRTC_V_TOTAL_DISP, crtc->shadow_v_tot_disp, par);
741 aty_st_le32(CRTC_V_SYNC_STRT_WID, crtc->shadow_v_sync_strt_wid, par);
742
743 /* restore CRTC selection & shadow state and enable stretching */
744 DPRINTK("LCD_GEN_CNTL: %x\n", crtc->lcd_gen_cntl);
745 DPRINTK("HORZ_STRETCHING: %x\n", crtc->horz_stretching);
746 DPRINTK("VERT_STRETCHING: %x\n", crtc->vert_stretching);
747 if(!M64_HAS(LT_LCD_REGS))
748 DPRINTK("EXT_VERT_STRETCH: %x\n", crtc->ext_vert_stretch);
749
750 aty_st_lcd(LCD_GEN_CNTL, crtc->lcd_gen_cntl, par);
751 aty_st_lcd(HORZ_STRETCHING, crtc->horz_stretching, par);
752 aty_st_lcd(VERT_STRETCHING, crtc->vert_stretching, par);
753 if(!M64_HAS(LT_LCD_REGS)) {
754 aty_st_lcd(EXT_VERT_STRETCH, crtc->ext_vert_stretch, par);
755 aty_ld_le32(LCD_INDEX, par);
756 aty_st_le32(LCD_INDEX, crtc->lcd_index, par);
757 }
758 }
759#endif /* CONFIG_FB_ATY_GENERIC_LCD */
760}
761
762static int aty_var_to_crtc(const struct fb_info *info,
763 const struct fb_var_screeninfo *var, struct crtc *crtc)
764{
765 struct atyfb_par *par = (struct atyfb_par *) info->par;
766 u32 xres, yres, vxres, vyres, xoffset, yoffset, bpp;
767 u32 sync, vmode, vdisplay;
768 u32 h_total, h_disp, h_sync_strt, h_sync_end, h_sync_dly, h_sync_wid, h_sync_pol;
769 u32 v_total, v_disp, v_sync_strt, v_sync_end, v_sync_wid, v_sync_pol, c_sync;
770 u32 pix_width, dp_pix_width, dp_chain_mask;
771
772 /* input */
773 xres = var->xres;
774 yres = var->yres;
775 vxres = var->xres_virtual;
776 vyres = var->yres_virtual;
777 xoffset = var->xoffset;
778 yoffset = var->yoffset;
779 bpp = var->bits_per_pixel;
780 if (bpp == 16)
781 bpp = (var->green.length == 5) ? 15 : 16;
782 sync = var->sync;
783 vmode = var->vmode;
784
785 /* convert (and round up) and validate */
786 if (vxres < xres + xoffset)
787 vxres = xres + xoffset;
788 h_disp = xres;
789
790 if (vyres < yres + yoffset)
791 vyres = yres + yoffset;
792 v_disp = yres;
793
794 if (bpp <= 8) {
795 bpp = 8;
796 pix_width = CRTC_PIX_WIDTH_8BPP;
797 dp_pix_width =
798 HOST_8BPP | SRC_8BPP | DST_8BPP |
799 BYTE_ORDER_LSB_TO_MSB;
800 dp_chain_mask = DP_CHAIN_8BPP;
801 } else if (bpp <= 15) {
802 bpp = 16;
803 pix_width = CRTC_PIX_WIDTH_15BPP;
804 dp_pix_width = HOST_15BPP | SRC_15BPP | DST_15BPP |
805 BYTE_ORDER_LSB_TO_MSB;
806 dp_chain_mask = DP_CHAIN_15BPP;
807 } else if (bpp <= 16) {
808 bpp = 16;
809 pix_width = CRTC_PIX_WIDTH_16BPP;
810 dp_pix_width = HOST_16BPP | SRC_16BPP | DST_16BPP |
811 BYTE_ORDER_LSB_TO_MSB;
812 dp_chain_mask = DP_CHAIN_16BPP;
813 } else if (bpp <= 24 && M64_HAS(INTEGRATED)) {
814 bpp = 24;
815 pix_width = CRTC_PIX_WIDTH_24BPP;
816 dp_pix_width =
817 HOST_8BPP | SRC_8BPP | DST_8BPP |
818 BYTE_ORDER_LSB_TO_MSB;
819 dp_chain_mask = DP_CHAIN_24BPP;
820 } else if (bpp <= 32) {
821 bpp = 32;
822 pix_width = CRTC_PIX_WIDTH_32BPP;
823 dp_pix_width = HOST_32BPP | SRC_32BPP | DST_32BPP |
824 BYTE_ORDER_LSB_TO_MSB;
825 dp_chain_mask = DP_CHAIN_32BPP;
826 } else
827 FAIL("invalid bpp");
828
829 if (vxres * vyres * bpp / 8 > info->fix.smem_len)
830 FAIL("not enough video RAM");
831
832 h_sync_pol = sync & FB_SYNC_HOR_HIGH_ACT ? 0 : 1;
833 v_sync_pol = sync & FB_SYNC_VERT_HIGH_ACT ? 0 : 1;
834
835 if((xres > 1600) || (yres > 1200)) {
836 FAIL("MACH64 chips are designed for max 1600x1200\n"
837 "select anoter resolution.");
838 }
839 h_sync_strt = h_disp + var->right_margin;
840 h_sync_end = h_sync_strt + var->hsync_len;
841 h_sync_dly = var->right_margin & 7;
842 h_total = h_sync_end + h_sync_dly + var->left_margin;
843
844 v_sync_strt = v_disp + var->lower_margin;
845 v_sync_end = v_sync_strt + var->vsync_len;
846 v_total = v_sync_end + var->upper_margin;
847
848#ifdef CONFIG_FB_ATY_GENERIC_LCD
849 if (par->lcd_table != 0) {
850 if(!M64_HAS(LT_LCD_REGS)) {
851 u32 lcd_index = aty_ld_le32(LCD_INDEX, par);
852 crtc->lcd_index = lcd_index &
853 ~(LCD_INDEX_MASK | LCD_DISPLAY_DIS | LCD_SRC_SEL | CRTC2_DISPLAY_DIS);
854 aty_st_le32(LCD_INDEX, lcd_index, par);
855 }
856
857 if (!M64_HAS(MOBIL_BUS))
858 crtc->lcd_index |= CRTC2_DISPLAY_DIS;
859
860 crtc->lcd_config_panel = aty_ld_lcd(CONFIG_PANEL, par) | 0x4000;
861 crtc->lcd_gen_cntl = aty_ld_lcd(LCD_GEN_CNTL, par) & ~CRTC_RW_SELECT;
862
863 crtc->lcd_gen_cntl &=
864 ~(HORZ_DIVBY2_EN | DIS_HOR_CRT_DIVBY2 | TVCLK_PM_EN |
865 /*VCLK_DAC_PM_EN | USE_SHADOWED_VEND |*/
866 USE_SHADOWED_ROWCUR | SHADOW_EN | SHADOW_RW_EN);
867 crtc->lcd_gen_cntl |= DONT_SHADOW_VPAR | LOCK_8DOT;
868
869 if((crtc->lcd_gen_cntl & LCD_ON) &&
870 ((xres > par->lcd_width) || (yres > par->lcd_height))) {
871 /* We cannot display the mode on the LCD. If the CRT is enabled
872 we can turn off the LCD.
873 If the CRT is off, it isn't a good idea to switch it on; we don't
874 know if one is connected. So it's better to fail then.
875 */
876 if (crtc->lcd_gen_cntl & CRT_ON) {
Ville Syrjälä866d84c2006-01-09 20:53:22 -0800877 if (!(var->activate & FB_ACTIVATE_TEST))
878 PRINTKI("Disable LCD panel, because video mode does not fit.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879 crtc->lcd_gen_cntl &= ~LCD_ON;
880 /*aty_st_lcd(LCD_GEN_CNTL, crtc->lcd_gen_cntl, par);*/
881 } else {
Ville Syrjälä866d84c2006-01-09 20:53:22 -0800882 if (!(var->activate & FB_ACTIVATE_TEST))
883 PRINTKE("Video mode exceeds size of LCD panel.\nConnect this computer to a conventional monitor if you really need this mode.\n");
884 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 }
886 }
887 }
888
889 if ((par->lcd_table != 0) && (crtc->lcd_gen_cntl & LCD_ON)) {
890 int VScan = 1;
891 /* bpp -> bytespp, 1,4 -> 0; 8 -> 2; 15,16 -> 1; 24 -> 6; 32 -> 5
892 const u8 DFP_h_sync_dly_LT[] = { 0, 2, 1, 6, 5 };
893 const u8 ADD_to_strt_wid_and_dly_LT_DAC[] = { 0, 5, 6, 9, 9, 12, 12 }; */
894
895 vmode &= ~(FB_VMODE_DOUBLE | FB_VMODE_INTERLACED);
896
897 /* This is horror! When we simulate, say 640x480 on an 800x600
Ville Syrjäläcd4617b2006-01-09 20:53:21 -0800898 LCD monitor, the CRTC should be programmed 800x600 values for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 the non visible part, but 640x480 for the visible part.
Ville Syrjäläcd4617b2006-01-09 20:53:21 -0800900 This code has been tested on a laptop with it's 1400x1050 LCD
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 monitor and a conventional monitor both switched on.
902 Tested modes: 1280x1024, 1152x864, 1024x768, 800x600,
903 works with little glitches also with DOUBLESCAN modes
904 */
905 if (yres < par->lcd_height) {
906 VScan = par->lcd_height / yres;
907 if(VScan > 1) {
908 VScan = 2;
909 vmode |= FB_VMODE_DOUBLE;
910 }
911 }
912
913 h_sync_strt = h_disp + par->lcd_right_margin;
914 h_sync_end = h_sync_strt + par->lcd_hsync_len;
915 h_sync_dly = /*DFP_h_sync_dly[ ( bpp + 1 ) / 3 ]; */par->lcd_hsync_dly;
916 h_total = h_disp + par->lcd_hblank_len;
917
918 v_sync_strt = v_disp + par->lcd_lower_margin / VScan;
919 v_sync_end = v_sync_strt + par->lcd_vsync_len / VScan;
920 v_total = v_disp + par->lcd_vblank_len / VScan;
921 }
922#endif /* CONFIG_FB_ATY_GENERIC_LCD */
923
924 h_disp = (h_disp >> 3) - 1;
925 h_sync_strt = (h_sync_strt >> 3) - 1;
926 h_sync_end = (h_sync_end >> 3) - 1;
927 h_total = (h_total >> 3) - 1;
928 h_sync_wid = h_sync_end - h_sync_strt;
929
930 FAIL_MAX("h_disp too large", h_disp, 0xff);
931 FAIL_MAX("h_sync_strt too large", h_sync_strt, 0x1ff);
932 /*FAIL_MAX("h_sync_wid too large", h_sync_wid, 0x1f);*/
933 if(h_sync_wid > 0x1f)
934 h_sync_wid = 0x1f;
935 FAIL_MAX("h_total too large", h_total, 0x1ff);
936
937 if (vmode & FB_VMODE_DOUBLE) {
938 v_disp <<= 1;
939 v_sync_strt <<= 1;
940 v_sync_end <<= 1;
941 v_total <<= 1;
942 }
943
944 vdisplay = yres;
945#ifdef CONFIG_FB_ATY_GENERIC_LCD
946 if ((par->lcd_table != 0) && (crtc->lcd_gen_cntl & LCD_ON))
947 vdisplay = par->lcd_height;
948#endif
949
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 v_disp--;
951 v_sync_strt--;
952 v_sync_end--;
953 v_total--;
954 v_sync_wid = v_sync_end - v_sync_strt;
955
956 FAIL_MAX("v_disp too large", v_disp, 0x7ff);
957 FAIL_MAX("v_sync_stsrt too large", v_sync_strt, 0x7ff);
958 /*FAIL_MAX("v_sync_wid too large", v_sync_wid, 0x1f);*/
959 if(v_sync_wid > 0x1f)
960 v_sync_wid = 0x1f;
961 FAIL_MAX("v_total too large", v_total, 0x7ff);
962
963 c_sync = sync & FB_SYNC_COMP_HIGH_ACT ? CRTC_CSYNC_EN : 0;
964
965 /* output */
966 crtc->vxres = vxres;
967 crtc->vyres = vyres;
968 crtc->xoffset = xoffset;
969 crtc->yoffset = yoffset;
970 crtc->bpp = bpp;
971 crtc->off_pitch = ((yoffset*vxres+xoffset)*bpp/64) | (vxres<<19);
972 crtc->vline_crnt_vline = 0;
973
974 crtc->h_tot_disp = h_total | (h_disp<<16);
975 crtc->h_sync_strt_wid = (h_sync_strt & 0xff) | (h_sync_dly<<8) |
976 ((h_sync_strt & 0x100)<<4) | (h_sync_wid<<16) | (h_sync_pol<<21);
977 crtc->v_tot_disp = v_total | (v_disp<<16);
978 crtc->v_sync_strt_wid = v_sync_strt | (v_sync_wid<<16) | (v_sync_pol<<21);
979
980 /* crtc->gen_cntl = aty_ld_le32(CRTC_GEN_CNTL, par) & CRTC_PRESERVED_MASK; */
981 crtc->gen_cntl = CRTC_EXT_DISP_EN | CRTC_EN | pix_width | c_sync;
982 crtc->gen_cntl |= CRTC_VGA_LINEAR;
983
984 /* Enable doublescan mode if requested */
985 if (vmode & FB_VMODE_DOUBLE)
986 crtc->gen_cntl |= CRTC_DBL_SCAN_EN;
987 /* Enable interlaced mode if requested */
988 if (vmode & FB_VMODE_INTERLACED)
989 crtc->gen_cntl |= CRTC_INTERLACE_EN;
990#ifdef CONFIG_FB_ATY_GENERIC_LCD
991 if (par->lcd_table != 0) {
992 vdisplay = yres;
993 if(vmode & FB_VMODE_DOUBLE)
994 vdisplay <<= 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 crtc->gen_cntl &= ~(CRTC2_EN | CRTC2_PIX_WIDTH);
996 crtc->lcd_gen_cntl &= ~(HORZ_DIVBY2_EN | DIS_HOR_CRT_DIVBY2 |
997 /*TVCLK_PM_EN | VCLK_DAC_PM_EN |*/
998 USE_SHADOWED_VEND | USE_SHADOWED_ROWCUR | SHADOW_EN | SHADOW_RW_EN);
999 crtc->lcd_gen_cntl |= (DONT_SHADOW_VPAR/* | LOCK_8DOT*/);
1000
1001 /* MOBILITY M1 tested, FIXME: LT */
1002 crtc->horz_stretching = aty_ld_lcd(HORZ_STRETCHING, par);
1003 if (!M64_HAS(LT_LCD_REGS))
1004 crtc->ext_vert_stretch = aty_ld_lcd(EXT_VERT_STRETCH, par) &
1005 ~(AUTO_VERT_RATIO | VERT_STRETCH_MODE | VERT_STRETCH_RATIO3);
1006
1007 crtc->horz_stretching &=
1008 ~(HORZ_STRETCH_RATIO | HORZ_STRETCH_LOOP | AUTO_HORZ_RATIO |
1009 HORZ_STRETCH_MODE | HORZ_STRETCH_EN);
Ville Syrjäläe98cef12006-01-09 20:53:26 -08001010 if (xres < par->lcd_width && crtc->lcd_gen_cntl & LCD_ON) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 do {
1012 /*
1013 * The horizontal blender misbehaves when HDisplay is less than a
1014 * a certain threshold (440 for a 1024-wide panel). It doesn't
1015 * stretch such modes enough. Use pixel replication instead of
1016 * blending to stretch modes that can be made to exactly fit the
1017 * panel width. The undocumented "NoLCDBlend" option allows the
1018 * pixel-replicated mode to be slightly wider or narrower than the
1019 * panel width. It also causes a mode that is exactly half as wide
1020 * as the panel to be pixel-replicated, rather than blended.
1021 */
1022 int HDisplay = xres & ~7;
1023 int nStretch = par->lcd_width / HDisplay;
1024 int Remainder = par->lcd_width % HDisplay;
1025
1026 if ((!Remainder && ((nStretch > 2))) ||
1027 (((HDisplay * 16) / par->lcd_width) < 7)) {
1028 static const char StretchLoops[] = {10, 12, 13, 15, 16};
1029 int horz_stretch_loop = -1, BestRemainder;
1030 int Numerator = HDisplay, Denominator = par->lcd_width;
1031 int Index = 5;
1032 ATIReduceRatio(&Numerator, &Denominator);
1033
1034 BestRemainder = (Numerator * 16) / Denominator;
1035 while (--Index >= 0) {
1036 Remainder = ((Denominator - Numerator) * StretchLoops[Index]) %
1037 Denominator;
1038 if (Remainder < BestRemainder) {
1039 horz_stretch_loop = Index;
1040 if (!(BestRemainder = Remainder))
1041 break;
1042 }
1043 }
1044
1045 if ((horz_stretch_loop >= 0) && !BestRemainder) {
1046 int horz_stretch_ratio = 0, Accumulator = 0;
1047 int reuse_previous = 1;
1048
1049 Index = StretchLoops[horz_stretch_loop];
1050
1051 while (--Index >= 0) {
1052 if (Accumulator > 0)
1053 horz_stretch_ratio |= reuse_previous;
1054 else
1055 Accumulator += Denominator;
1056 Accumulator -= Numerator;
1057 reuse_previous <<= 1;
1058 }
1059
1060 crtc->horz_stretching |= (HORZ_STRETCH_EN |
1061 ((horz_stretch_loop & HORZ_STRETCH_LOOP) << 16) |
1062 (horz_stretch_ratio & HORZ_STRETCH_RATIO));
1063 break; /* Out of the do { ... } while (0) */
1064 }
1065 }
1066
1067 crtc->horz_stretching |= (HORZ_STRETCH_MODE | HORZ_STRETCH_EN |
1068 (((HDisplay * (HORZ_STRETCH_BLEND + 1)) / par->lcd_width) & HORZ_STRETCH_BLEND));
1069 } while (0);
1070 }
1071
Ville Syrjäläe98cef12006-01-09 20:53:26 -08001072 if (vdisplay < par->lcd_height && crtc->lcd_gen_cntl & LCD_ON) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 crtc->vert_stretching = (VERT_STRETCH_USE0 | VERT_STRETCH_EN |
1074 (((vdisplay * (VERT_STRETCH_RATIO0 + 1)) / par->lcd_height) & VERT_STRETCH_RATIO0));
1075
1076 if (!M64_HAS(LT_LCD_REGS) &&
1077 xres <= (M64_HAS(MOBIL_BUS)?1024:800))
1078 crtc->ext_vert_stretch |= VERT_STRETCH_MODE;
1079 } else {
1080 /*
1081 * Don't use vertical blending if the mode is too wide or not
1082 * vertically stretched.
1083 */
1084 crtc->vert_stretching = 0;
1085 }
1086 /* copy to shadow crtc */
1087 crtc->shadow_h_tot_disp = crtc->h_tot_disp;
1088 crtc->shadow_h_sync_strt_wid = crtc->h_sync_strt_wid;
1089 crtc->shadow_v_tot_disp = crtc->v_tot_disp;
1090 crtc->shadow_v_sync_strt_wid = crtc->v_sync_strt_wid;
1091 }
1092#endif /* CONFIG_FB_ATY_GENERIC_LCD */
1093
1094 if (M64_HAS(MAGIC_FIFO)) {
Ville Syrjälä50c839c2006-01-09 20:53:23 -08001095 /* FIXME: display FIFO low watermark values */
1096 crtc->gen_cntl |= (aty_ld_le32(CRTC_GEN_CNTL, par) & CRTC_FIFO_LWM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097 }
1098 crtc->dp_pix_width = dp_pix_width;
1099 crtc->dp_chain_mask = dp_chain_mask;
1100
1101 return 0;
1102}
1103
1104static int aty_crtc_to_var(const struct crtc *crtc, struct fb_var_screeninfo *var)
1105{
1106 u32 xres, yres, bpp, left, right, upper, lower, hslen, vslen, sync;
1107 u32 h_total, h_disp, h_sync_strt, h_sync_dly, h_sync_wid,
1108 h_sync_pol;
1109 u32 v_total, v_disp, v_sync_strt, v_sync_wid, v_sync_pol, c_sync;
1110 u32 pix_width;
1111 u32 double_scan, interlace;
1112
1113 /* input */
1114 h_total = crtc->h_tot_disp & 0x1ff;
1115 h_disp = (crtc->h_tot_disp >> 16) & 0xff;
1116 h_sync_strt = (crtc->h_sync_strt_wid & 0xff) | ((crtc->h_sync_strt_wid >> 4) & 0x100);
1117 h_sync_dly = (crtc->h_sync_strt_wid >> 8) & 0x7;
1118 h_sync_wid = (crtc->h_sync_strt_wid >> 16) & 0x1f;
1119 h_sync_pol = (crtc->h_sync_strt_wid >> 21) & 0x1;
1120 v_total = crtc->v_tot_disp & 0x7ff;
1121 v_disp = (crtc->v_tot_disp >> 16) & 0x7ff;
1122 v_sync_strt = crtc->v_sync_strt_wid & 0x7ff;
1123 v_sync_wid = (crtc->v_sync_strt_wid >> 16) & 0x1f;
1124 v_sync_pol = (crtc->v_sync_strt_wid >> 21) & 0x1;
1125 c_sync = crtc->gen_cntl & CRTC_CSYNC_EN ? 1 : 0;
1126 pix_width = crtc->gen_cntl & CRTC_PIX_WIDTH_MASK;
1127 double_scan = crtc->gen_cntl & CRTC_DBL_SCAN_EN;
1128 interlace = crtc->gen_cntl & CRTC_INTERLACE_EN;
1129
1130 /* convert */
1131 xres = (h_disp + 1) * 8;
1132 yres = v_disp + 1;
1133 left = (h_total - h_sync_strt - h_sync_wid) * 8 - h_sync_dly;
1134 right = (h_sync_strt - h_disp) * 8 + h_sync_dly;
1135 hslen = h_sync_wid * 8;
1136 upper = v_total - v_sync_strt - v_sync_wid;
1137 lower = v_sync_strt - v_disp;
1138 vslen = v_sync_wid;
1139 sync = (h_sync_pol ? 0 : FB_SYNC_HOR_HIGH_ACT) |
1140 (v_sync_pol ? 0 : FB_SYNC_VERT_HIGH_ACT) |
1141 (c_sync ? FB_SYNC_COMP_HIGH_ACT : 0);
1142
1143 switch (pix_width) {
1144#if 0
1145 case CRTC_PIX_WIDTH_4BPP:
1146 bpp = 4;
1147 var->red.offset = 0;
1148 var->red.length = 8;
1149 var->green.offset = 0;
1150 var->green.length = 8;
1151 var->blue.offset = 0;
1152 var->blue.length = 8;
1153 var->transp.offset = 0;
1154 var->transp.length = 0;
1155 break;
1156#endif
1157 case CRTC_PIX_WIDTH_8BPP:
1158 bpp = 8;
1159 var->red.offset = 0;
1160 var->red.length = 8;
1161 var->green.offset = 0;
1162 var->green.length = 8;
1163 var->blue.offset = 0;
1164 var->blue.length = 8;
1165 var->transp.offset = 0;
1166 var->transp.length = 0;
1167 break;
1168 case CRTC_PIX_WIDTH_15BPP: /* RGB 555 */
1169 bpp = 16;
1170 var->red.offset = 10;
1171 var->red.length = 5;
1172 var->green.offset = 5;
1173 var->green.length = 5;
1174 var->blue.offset = 0;
1175 var->blue.length = 5;
1176 var->transp.offset = 0;
1177 var->transp.length = 0;
1178 break;
1179 case CRTC_PIX_WIDTH_16BPP: /* RGB 565 */
1180 bpp = 16;
1181 var->red.offset = 11;
1182 var->red.length = 5;
1183 var->green.offset = 5;
1184 var->green.length = 6;
1185 var->blue.offset = 0;
1186 var->blue.length = 5;
1187 var->transp.offset = 0;
1188 var->transp.length = 0;
1189 break;
1190 case CRTC_PIX_WIDTH_24BPP: /* RGB 888 */
1191 bpp = 24;
1192 var->red.offset = 16;
1193 var->red.length = 8;
1194 var->green.offset = 8;
1195 var->green.length = 8;
1196 var->blue.offset = 0;
1197 var->blue.length = 8;
1198 var->transp.offset = 0;
1199 var->transp.length = 0;
1200 break;
1201 case CRTC_PIX_WIDTH_32BPP: /* ARGB 8888 */
1202 bpp = 32;
1203 var->red.offset = 16;
1204 var->red.length = 8;
1205 var->green.offset = 8;
1206 var->green.length = 8;
1207 var->blue.offset = 0;
1208 var->blue.length = 8;
1209 var->transp.offset = 24;
1210 var->transp.length = 8;
1211 break;
1212 default:
Ville Syrjälä866d84c2006-01-09 20:53:22 -08001213 PRINTKE("Invalid pixel width\n");
1214 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 }
1216
1217 /* output */
1218 var->xres = xres;
1219 var->yres = yres;
1220 var->xres_virtual = crtc->vxres;
1221 var->yres_virtual = crtc->vyres;
1222 var->bits_per_pixel = bpp;
1223 var->left_margin = left;
1224 var->right_margin = right;
1225 var->upper_margin = upper;
1226 var->lower_margin = lower;
1227 var->hsync_len = hslen;
1228 var->vsync_len = vslen;
1229 var->sync = sync;
1230 var->vmode = FB_VMODE_NONINTERLACED;
1231 /* In double scan mode, the vertical parameters are doubled, so we need to
1232 half them to get the right values.
1233 In interlaced mode the values are already correct, so no correction is
1234 necessary.
1235 */
1236 if (interlace)
1237 var->vmode = FB_VMODE_INTERLACED;
1238
1239 if (double_scan) {
1240 var->vmode = FB_VMODE_DOUBLE;
1241 var->yres>>=1;
1242 var->upper_margin>>=1;
1243 var->lower_margin>>=1;
1244 var->vsync_len>>=1;
1245 }
1246
1247 return 0;
1248}
1249
1250/* ------------------------------------------------------------------------- */
1251
1252static int atyfb_set_par(struct fb_info *info)
1253{
1254 struct atyfb_par *par = (struct atyfb_par *) info->par;
1255 struct fb_var_screeninfo *var = &info->var;
1256 u32 tmp, pixclock;
1257 int err;
1258#ifdef DEBUG
1259 struct fb_var_screeninfo debug;
1260 u32 pixclock_in_ps;
1261#endif
1262 if (par->asleep)
1263 return 0;
1264
1265 if ((err = aty_var_to_crtc(info, var, &par->crtc)))
1266 return err;
1267
1268 pixclock = atyfb_get_pixclock(var, par);
1269
1270 if (pixclock == 0) {
Ville Syrjälä866d84c2006-01-09 20:53:22 -08001271 PRINTKE("Invalid pixclock\n");
1272 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 } else {
1274 if((err = par->pll_ops->var_to_pll(info, pixclock, var->bits_per_pixel, &par->pll)))
1275 return err;
1276 }
1277
1278 par->accel_flags = var->accel_flags; /* hack */
1279
Antonino A. Daplas7914cb22006-06-26 00:26:32 -07001280 if (var->accel_flags) {
1281 info->fbops->fb_sync = atyfb_sync;
1282 info->flags &= ~FBINFO_HWACCEL_DISABLED;
1283 } else {
1284 info->fbops->fb_sync = NULL;
1285 info->flags |= FBINFO_HWACCEL_DISABLED;
1286 }
1287
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288 if (par->blitter_may_be_busy)
1289 wait_for_idle(par);
1290
1291 aty_set_crtc(par, &par->crtc);
1292 par->dac_ops->set_dac(info, &par->pll, var->bits_per_pixel, par->accel_flags);
1293 par->pll_ops->set_pll(info, &par->pll);
1294
1295#ifdef DEBUG
1296 if(par->pll_ops && par->pll_ops->pll_to_var)
1297 pixclock_in_ps = par->pll_ops->pll_to_var(info, &(par->pll));
1298 else
1299 pixclock_in_ps = 0;
1300
1301 if(0 == pixclock_in_ps) {
1302 PRINTKE("ALERT ops->pll_to_var get 0\n");
1303 pixclock_in_ps = pixclock;
1304 }
1305
1306 memset(&debug, 0, sizeof(debug));
1307 if(!aty_crtc_to_var(&(par->crtc), &debug)) {
1308 u32 hSync, vRefresh;
1309 u32 h_disp, h_sync_strt, h_sync_end, h_total;
1310 u32 v_disp, v_sync_strt, v_sync_end, v_total;
1311
1312 h_disp = debug.xres;
1313 h_sync_strt = h_disp + debug.right_margin;
1314 h_sync_end = h_sync_strt + debug.hsync_len;
1315 h_total = h_sync_end + debug.left_margin;
1316 v_disp = debug.yres;
1317 v_sync_strt = v_disp + debug.lower_margin;
1318 v_sync_end = v_sync_strt + debug.vsync_len;
1319 v_total = v_sync_end + debug.upper_margin;
1320
1321 hSync = 1000000000 / (pixclock_in_ps * h_total);
1322 vRefresh = (hSync * 1000) / v_total;
1323 if (par->crtc.gen_cntl & CRTC_INTERLACE_EN)
1324 vRefresh *= 2;
1325 if (par->crtc.gen_cntl & CRTC_DBL_SCAN_EN)
1326 vRefresh /= 2;
1327
1328 DPRINTK("atyfb_set_par\n");
1329 DPRINTK(" Set Visible Mode to %ix%i-%i\n", var->xres, var->yres, var->bits_per_pixel);
1330 DPRINTK(" Virtual resolution %ix%i, pixclock_in_ps %i (calculated %i)\n",
1331 var->xres_virtual, var->yres_virtual, pixclock, pixclock_in_ps);
1332 DPRINTK(" Dot clock: %i MHz\n", 1000000 / pixclock_in_ps);
1333 DPRINTK(" Horizontal sync: %i kHz\n", hSync);
1334 DPRINTK(" Vertical refresh: %i Hz\n", vRefresh);
1335 DPRINTK(" x style: %i.%03i %i %i %i %i %i %i %i %i\n",
1336 1000000 / pixclock_in_ps, 1000000 % pixclock_in_ps,
1337 h_disp, h_sync_strt, h_sync_end, h_total,
1338 v_disp, v_sync_strt, v_sync_end, v_total);
1339 DPRINTK(" fb style: %i %i %i %i %i %i %i %i %i\n",
1340 pixclock_in_ps,
1341 debug.left_margin, h_disp, debug.right_margin, debug.hsync_len,
1342 debug.upper_margin, v_disp, debug.lower_margin, debug.vsync_len);
1343 }
1344#endif /* DEBUG */
1345
1346 if (!M64_HAS(INTEGRATED)) {
1347 /* Don't forget MEM_CNTL */
1348 tmp = aty_ld_le32(MEM_CNTL, par) & 0xf0ffffff;
1349 switch (var->bits_per_pixel) {
1350 case 8:
1351 tmp |= 0x02000000;
1352 break;
1353 case 16:
1354 tmp |= 0x03000000;
1355 break;
1356 case 32:
1357 tmp |= 0x06000000;
1358 break;
1359 }
1360 aty_st_le32(MEM_CNTL, tmp, par);
1361 } else {
1362 tmp = aty_ld_le32(MEM_CNTL, par) & 0xf00fffff;
1363 if (!M64_HAS(MAGIC_POSTDIV))
1364 tmp |= par->mem_refresh_rate << 20;
1365 switch (var->bits_per_pixel) {
1366 case 8:
1367 case 24:
1368 tmp |= 0x00000000;
1369 break;
1370 case 16:
1371 tmp |= 0x04000000;
1372 break;
1373 case 32:
1374 tmp |= 0x08000000;
1375 break;
1376 }
1377 if (M64_HAS(CT_BUS)) {
1378 aty_st_le32(DAC_CNTL, 0x87010184, par);
1379 aty_st_le32(BUS_CNTL, 0x680000f9, par);
1380 } else if (M64_HAS(VT_BUS)) {
1381 aty_st_le32(DAC_CNTL, 0x87010184, par);
1382 aty_st_le32(BUS_CNTL, 0x680000f9, par);
1383 } else if (M64_HAS(MOBIL_BUS)) {
1384 aty_st_le32(DAC_CNTL, 0x80010102, par);
1385 aty_st_le32(BUS_CNTL, 0x7b33a040 | (par->aux_start ? BUS_APER_REG_DIS : 0), par);
1386 } else {
1387 /* GT */
1388 aty_st_le32(DAC_CNTL, 0x86010102, par);
1389 aty_st_le32(BUS_CNTL, 0x7b23a040 | (par->aux_start ? BUS_APER_REG_DIS : 0), par);
1390 aty_st_le32(EXT_MEM_CNTL, aty_ld_le32(EXT_MEM_CNTL, par) | 0x5000001, par);
1391 }
1392 aty_st_le32(MEM_CNTL, tmp, par);
1393 }
1394 aty_st_8(DAC_MASK, 0xff, par);
1395
1396 info->fix.line_length = var->xres_virtual * var->bits_per_pixel/8;
1397 info->fix.visual = var->bits_per_pixel <= 8 ?
1398 FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_DIRECTCOLOR;
1399
1400 /* Initialize the graphics engine */
1401 if (par->accel_flags & FB_ACCELF_TEXT)
1402 aty_init_engine(par, info);
1403
1404#ifdef CONFIG_BOOTX_TEXT
1405 btext_update_display(info->fix.smem_start,
1406 (((par->crtc.h_tot_disp >> 16) & 0xff) + 1) * 8,
1407 ((par->crtc.v_tot_disp >> 16) & 0x7ff) + 1,
1408 var->bits_per_pixel,
1409 par->crtc.vxres * var->bits_per_pixel / 8);
1410#endif /* CONFIG_BOOTX_TEXT */
1411#if 0
1412 /* switch to accelerator mode */
1413 if (!(par->crtc.gen_cntl & CRTC_EXT_DISP_EN))
1414 aty_st_le32(CRTC_GEN_CNTL, par->crtc.gen_cntl | CRTC_EXT_DISP_EN, par);
1415#endif
1416#ifdef DEBUG
1417{
1418 /* dump non shadow CRTC, pll, LCD registers */
1419 int i; u32 base;
1420
1421 /* CRTC registers */
1422 base = 0x2000;
1423 printk("debug atyfb: Mach64 non-shadow register values:");
1424 for (i = 0; i < 256; i = i+4) {
1425 if(i%16 == 0) printk("\ndebug atyfb: 0x%04X: ", base + i);
1426 printk(" %08X", aty_ld_le32(i, par));
1427 }
1428 printk("\n\n");
1429
1430#ifdef CONFIG_FB_ATY_CT
1431 /* PLL registers */
1432 base = 0x00;
1433 printk("debug atyfb: Mach64 PLL register values:");
1434 for (i = 0; i < 64; i++) {
1435 if(i%16 == 0) printk("\ndebug atyfb: 0x%02X: ", base + i);
1436 if(i%4 == 0) printk(" ");
1437 printk("%02X", aty_ld_pll_ct(i, par));
1438 }
1439 printk("\n\n");
1440#endif /* CONFIG_FB_ATY_CT */
1441
1442#ifdef CONFIG_FB_ATY_GENERIC_LCD
1443 if (par->lcd_table != 0) {
1444 /* LCD registers */
1445 base = 0x00;
1446 printk("debug atyfb: LCD register values:");
1447 if(M64_HAS(LT_LCD_REGS)) {
1448 for(i = 0; i <= POWER_MANAGEMENT; i++) {
1449 if(i == EXT_VERT_STRETCH)
1450 continue;
1451 printk("\ndebug atyfb: 0x%04X: ", lt_lcd_regs[i]);
1452 printk(" %08X", aty_ld_lcd(i, par));
1453 }
1454
1455 } else {
1456 for (i = 0; i < 64; i++) {
1457 if(i%4 == 0) printk("\ndebug atyfb: 0x%02X: ", base + i);
1458 printk(" %08X", aty_ld_lcd(i, par));
1459 }
1460 }
1461 printk("\n\n");
1462 }
1463#endif /* CONFIG_FB_ATY_GENERIC_LCD */
1464}
1465#endif /* DEBUG */
1466 return 0;
1467}
1468
1469static int atyfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
1470{
1471 struct atyfb_par *par = (struct atyfb_par *) info->par;
1472 int err;
1473 struct crtc crtc;
1474 union aty_pll pll;
1475 u32 pixclock;
1476
1477 memcpy(&pll, &(par->pll), sizeof(pll));
1478
1479 if((err = aty_var_to_crtc(info, var, &crtc)))
1480 return err;
1481
1482 pixclock = atyfb_get_pixclock(var, par);
1483
1484 if (pixclock == 0) {
Ville Syrjälä866d84c2006-01-09 20:53:22 -08001485 if (!(var->activate & FB_ACTIVATE_TEST))
1486 PRINTKE("Invalid pixclock\n");
1487 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488 } else {
1489 if((err = par->pll_ops->var_to_pll(info, pixclock, var->bits_per_pixel, &pll)))
1490 return err;
1491 }
1492
1493 if (var->accel_flags & FB_ACCELF_TEXT)
1494 info->var.accel_flags = FB_ACCELF_TEXT;
1495 else
1496 info->var.accel_flags = 0;
1497
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498 aty_crtc_to_var(&crtc, var);
1499 var->pixclock = par->pll_ops->pll_to_var(info, &pll);
1500 return 0;
1501}
1502
1503static void set_off_pitch(struct atyfb_par *par, const struct fb_info *info)
1504{
1505 u32 xoffset = info->var.xoffset;
1506 u32 yoffset = info->var.yoffset;
1507 u32 vxres = par->crtc.vxres;
1508 u32 bpp = info->var.bits_per_pixel;
1509
1510 par->crtc.off_pitch = ((yoffset * vxres + xoffset) * bpp / 64) | (vxres << 19);
1511}
1512
1513
1514 /*
1515 * Open/Release the frame buffer device
1516 */
1517
1518static int atyfb_open(struct fb_info *info, int user)
1519{
1520 struct atyfb_par *par = (struct atyfb_par *) info->par;
1521
1522 if (user) {
1523 par->open++;
1524#ifdef __sparc__
1525 par->mmaped = 0;
1526#endif
1527 }
1528 return (0);
1529}
1530
David Howells7d12e782006-10-05 14:55:46 +01001531static irqreturn_t aty_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532{
1533 struct atyfb_par *par = dev_id;
1534 int handled = 0;
1535 u32 int_cntl;
1536
1537 spin_lock(&par->int_lock);
1538
1539 int_cntl = aty_ld_le32(CRTC_INT_CNTL, par);
1540
1541 if (int_cntl & CRTC_VBLANK_INT) {
1542 /* clear interrupt */
1543 aty_st_le32(CRTC_INT_CNTL, (int_cntl & CRTC_INT_EN_MASK) | CRTC_VBLANK_INT_AK, par);
1544 par->vblank.count++;
1545 if (par->vblank.pan_display) {
1546 par->vblank.pan_display = 0;
1547 aty_st_le32(CRTC_OFF_PITCH, par->crtc.off_pitch, par);
1548 }
1549 wake_up_interruptible(&par->vblank.wait);
1550 handled = 1;
1551 }
1552
1553 spin_unlock(&par->int_lock);
1554
1555 return IRQ_RETVAL(handled);
1556}
1557
1558static int aty_enable_irq(struct atyfb_par *par, int reenable)
1559{
1560 u32 int_cntl;
1561
1562 if (!test_and_set_bit(0, &par->irq_flags)) {
Thomas Gleixner63a43392006-07-01 19:29:45 -07001563 if (request_irq(par->irq, aty_irq, IRQF_SHARED, "atyfb", par)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564 clear_bit(0, &par->irq_flags);
1565 return -EINVAL;
1566 }
1567 spin_lock_irq(&par->int_lock);
1568 int_cntl = aty_ld_le32(CRTC_INT_CNTL, par) & CRTC_INT_EN_MASK;
1569 /* clear interrupt */
1570 aty_st_le32(CRTC_INT_CNTL, int_cntl | CRTC_VBLANK_INT_AK, par);
1571 /* enable interrupt */
1572 aty_st_le32(CRTC_INT_CNTL, int_cntl | CRTC_VBLANK_INT_EN, par);
1573 spin_unlock_irq(&par->int_lock);
1574 } else if (reenable) {
1575 spin_lock_irq(&par->int_lock);
1576 int_cntl = aty_ld_le32(CRTC_INT_CNTL, par) & CRTC_INT_EN_MASK;
1577 if (!(int_cntl & CRTC_VBLANK_INT_EN)) {
1578 printk("atyfb: someone disabled IRQ [%08x]\n", int_cntl);
1579 /* re-enable interrupt */
1580 aty_st_le32(CRTC_INT_CNTL, int_cntl | CRTC_VBLANK_INT_EN, par );
1581 }
1582 spin_unlock_irq(&par->int_lock);
1583 }
1584
1585 return 0;
1586}
1587
1588static int aty_disable_irq(struct atyfb_par *par)
1589{
1590 u32 int_cntl;
1591
1592 if (test_and_clear_bit(0, &par->irq_flags)) {
1593 if (par->vblank.pan_display) {
1594 par->vblank.pan_display = 0;
1595 aty_st_le32(CRTC_OFF_PITCH, par->crtc.off_pitch, par);
1596 }
1597 spin_lock_irq(&par->int_lock);
1598 int_cntl = aty_ld_le32(CRTC_INT_CNTL, par) & CRTC_INT_EN_MASK;
1599 /* disable interrupt */
1600 aty_st_le32(CRTC_INT_CNTL, int_cntl & ~CRTC_VBLANK_INT_EN, par );
1601 spin_unlock_irq(&par->int_lock);
1602 free_irq(par->irq, par);
1603 }
1604
1605 return 0;
1606}
1607
1608static int atyfb_release(struct fb_info *info, int user)
1609{
1610 struct atyfb_par *par = (struct atyfb_par *) info->par;
1611 if (user) {
1612 par->open--;
1613 mdelay(1);
1614 wait_for_idle(par);
1615 if (!par->open) {
1616#ifdef __sparc__
1617 int was_mmaped = par->mmaped;
1618
1619 par->mmaped = 0;
1620
1621 if (was_mmaped) {
1622 struct fb_var_screeninfo var;
1623
1624 /* Now reset the default display config, we have no
1625 * idea what the program(s) which mmap'd the chip did
1626 * to the configuration, nor whether it restored it
1627 * correctly.
1628 */
1629 var = default_var;
1630 if (noaccel)
1631 var.accel_flags &= ~FB_ACCELF_TEXT;
1632 else
1633 var.accel_flags |= FB_ACCELF_TEXT;
1634 if (var.yres == var.yres_virtual) {
1635 u32 videoram = (info->fix.smem_len - (PAGE_SIZE << 2));
1636 var.yres_virtual = ((videoram * 8) / var.bits_per_pixel) / var.xres_virtual;
1637 if (var.yres_virtual < var.yres)
1638 var.yres_virtual = var.yres;
1639 }
1640 }
1641#endif
1642 aty_disable_irq(par);
1643 }
1644 }
1645 return (0);
1646}
1647
1648 /*
1649 * Pan or Wrap the Display
1650 *
1651 * This call looks only at xoffset, yoffset and the FB_VMODE_YWRAP flag
1652 */
1653
1654static int atyfb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
1655{
1656 struct atyfb_par *par = (struct atyfb_par *) info->par;
1657 u32 xres, yres, xoffset, yoffset;
1658
1659 xres = (((par->crtc.h_tot_disp >> 16) & 0xff) + 1) * 8;
1660 yres = ((par->crtc.v_tot_disp >> 16) & 0x7ff) + 1;
1661 if (par->crtc.gen_cntl & CRTC_DBL_SCAN_EN)
1662 yres >>= 1;
1663 xoffset = (var->xoffset + 7) & ~7;
1664 yoffset = var->yoffset;
1665 if (xoffset + xres > par->crtc.vxres || yoffset + yres > par->crtc.vyres)
1666 return -EINVAL;
1667 info->var.xoffset = xoffset;
1668 info->var.yoffset = yoffset;
1669 if (par->asleep)
1670 return 0;
1671
1672 set_off_pitch(par, info);
1673 if ((var->activate & FB_ACTIVATE_VBL) && !aty_enable_irq(par, 0)) {
1674 par->vblank.pan_display = 1;
1675 } else {
1676 par->vblank.pan_display = 0;
1677 aty_st_le32(CRTC_OFF_PITCH, par->crtc.off_pitch, par);
1678 }
1679
1680 return 0;
1681}
1682
1683static int aty_waitforvblank(struct atyfb_par *par, u32 crtc)
1684{
1685 struct aty_interrupt *vbl;
1686 unsigned int count;
1687 int ret;
1688
1689 switch (crtc) {
1690 case 0:
1691 vbl = &par->vblank;
1692 break;
1693 default:
1694 return -ENODEV;
1695 }
1696
1697 ret = aty_enable_irq(par, 0);
1698 if (ret)
1699 return ret;
1700
1701 count = vbl->count;
1702 ret = wait_event_interruptible_timeout(vbl->wait, count != vbl->count, HZ/10);
1703 if (ret < 0) {
1704 return ret;
1705 }
1706 if (ret == 0) {
1707 aty_enable_irq(par, 1);
1708 return -ETIMEDOUT;
1709 }
1710
1711 return 0;
1712}
1713
1714
1715#ifdef DEBUG
1716#define ATYIO_CLKR 0x41545900 /* ATY\00 */
1717#define ATYIO_CLKW 0x41545901 /* ATY\01 */
1718
1719struct atyclk {
1720 u32 ref_clk_per;
1721 u8 pll_ref_div;
1722 u8 mclk_fb_div;
1723 u8 mclk_post_div; /* 1,2,3,4,8 */
1724 u8 mclk_fb_mult; /* 2 or 4 */
1725 u8 xclk_post_div; /* 1,2,3,4,8 */
1726 u8 vclk_fb_div;
1727 u8 vclk_post_div; /* 1,2,3,4,6,8,12 */
1728 u32 dsp_xclks_per_row; /* 0-16383 */
1729 u32 dsp_loop_latency; /* 0-15 */
1730 u32 dsp_precision; /* 0-7 */
1731 u32 dsp_on; /* 0-2047 */
1732 u32 dsp_off; /* 0-2047 */
1733};
1734
1735#define ATYIO_FEATR 0x41545902 /* ATY\02 */
1736#define ATYIO_FEATW 0x41545903 /* ATY\03 */
1737#endif
1738
1739#ifndef FBIO_WAITFORVSYNC
1740#define FBIO_WAITFORVSYNC _IOW('F', 0x20, __u32)
1741#endif
1742
Christoph Hellwig67a66802006-01-14 13:21:25 -08001743static int atyfb_ioctl(struct fb_info *info, u_int cmd, u_long arg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744{
1745 struct atyfb_par *par = (struct atyfb_par *) info->par;
1746#ifdef __sparc__
1747 struct fbtype fbtyp;
1748#endif
1749
1750 switch (cmd) {
1751#ifdef __sparc__
1752 case FBIOGTYPE:
1753 fbtyp.fb_type = FBTYPE_PCI_GENERIC;
1754 fbtyp.fb_width = par->crtc.vxres;
1755 fbtyp.fb_height = par->crtc.vyres;
1756 fbtyp.fb_depth = info->var.bits_per_pixel;
1757 fbtyp.fb_cmsize = info->cmap.len;
1758 fbtyp.fb_size = info->fix.smem_len;
1759 if (copy_to_user((struct fbtype __user *) arg, &fbtyp, sizeof(fbtyp)))
1760 return -EFAULT;
1761 break;
1762#endif /* __sparc__ */
1763
1764 case FBIO_WAITFORVSYNC:
1765 {
1766 u32 crtc;
1767
1768 if (get_user(crtc, (__u32 __user *) arg))
1769 return -EFAULT;
1770
1771 return aty_waitforvblank(par, crtc);
1772 }
1773 break;
1774
1775#if defined(DEBUG) && defined(CONFIG_FB_ATY_CT)
1776 case ATYIO_CLKR:
1777 if (M64_HAS(INTEGRATED)) {
1778 struct atyclk clk;
1779 union aty_pll *pll = &(par->pll);
1780 u32 dsp_config = pll->ct.dsp_config;
1781 u32 dsp_on_off = pll->ct.dsp_on_off;
1782 clk.ref_clk_per = par->ref_clk_per;
1783 clk.pll_ref_div = pll->ct.pll_ref_div;
1784 clk.mclk_fb_div = pll->ct.mclk_fb_div;
1785 clk.mclk_post_div = pll->ct.mclk_post_div_real;
1786 clk.mclk_fb_mult = pll->ct.mclk_fb_mult;
1787 clk.xclk_post_div = pll->ct.xclk_post_div_real;
1788 clk.vclk_fb_div = pll->ct.vclk_fb_div;
1789 clk.vclk_post_div = pll->ct.vclk_post_div_real;
1790 clk.dsp_xclks_per_row = dsp_config & 0x3fff;
1791 clk.dsp_loop_latency = (dsp_config >> 16) & 0xf;
1792 clk.dsp_precision = (dsp_config >> 20) & 7;
1793 clk.dsp_off = dsp_on_off & 0x7ff;
1794 clk.dsp_on = (dsp_on_off >> 16) & 0x7ff;
1795 if (copy_to_user((struct atyclk __user *) arg, &clk,
1796 sizeof(clk)))
1797 return -EFAULT;
1798 } else
1799 return -EINVAL;
1800 break;
1801 case ATYIO_CLKW:
1802 if (M64_HAS(INTEGRATED)) {
1803 struct atyclk clk;
1804 union aty_pll *pll = &(par->pll);
1805 if (copy_from_user(&clk, (struct atyclk __user *) arg, sizeof(clk)))
1806 return -EFAULT;
1807 par->ref_clk_per = clk.ref_clk_per;
1808 pll->ct.pll_ref_div = clk.pll_ref_div;
1809 pll->ct.mclk_fb_div = clk.mclk_fb_div;
1810 pll->ct.mclk_post_div_real = clk.mclk_post_div;
1811 pll->ct.mclk_fb_mult = clk.mclk_fb_mult;
1812 pll->ct.xclk_post_div_real = clk.xclk_post_div;
1813 pll->ct.vclk_fb_div = clk.vclk_fb_div;
1814 pll->ct.vclk_post_div_real = clk.vclk_post_div;
1815 pll->ct.dsp_config = (clk.dsp_xclks_per_row & 0x3fff) |
1816 ((clk.dsp_loop_latency & 0xf)<<16)| ((clk.dsp_precision & 7)<<20);
1817 pll->ct.dsp_on_off = (clk.dsp_off & 0x7ff) | ((clk.dsp_on & 0x7ff)<<16);
1818 /*aty_calc_pll_ct(info, &pll->ct);*/
1819 aty_set_pll_ct(info, pll);
1820 } else
1821 return -EINVAL;
1822 break;
1823 case ATYIO_FEATR:
1824 if (get_user(par->features, (u32 __user *) arg))
1825 return -EFAULT;
1826 break;
1827 case ATYIO_FEATW:
1828 if (put_user(par->features, (u32 __user *) arg))
1829 return -EFAULT;
1830 break;
1831#endif /* DEBUG && CONFIG_FB_ATY_CT */
1832 default:
1833 return -EINVAL;
1834 }
1835 return 0;
1836}
1837
1838static int atyfb_sync(struct fb_info *info)
1839{
1840 struct atyfb_par *par = (struct atyfb_par *) info->par;
1841
1842 if (par->blitter_may_be_busy)
1843 wait_for_idle(par);
1844 return 0;
1845}
1846
1847#ifdef __sparc__
Christoph Hellwig216d5262006-01-14 13:21:25 -08001848static int atyfb_mmap(struct fb_info *info, struct vm_area_struct *vma)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849{
1850 struct atyfb_par *par = (struct atyfb_par *) info->par;
1851 unsigned int size, page, map_size = 0;
1852 unsigned long map_offset = 0;
1853 unsigned long off;
1854 int i;
1855
1856 if (!par->mmap_map)
1857 return -ENXIO;
1858
1859 if (vma->vm_pgoff > (~0UL >> PAGE_SHIFT))
1860 return -EINVAL;
1861
1862 off = vma->vm_pgoff << PAGE_SHIFT;
1863 size = vma->vm_end - vma->vm_start;
1864
1865 /* To stop the swapper from even considering these pages. */
1866 vma->vm_flags |= (VM_IO | VM_RESERVED);
1867
1868 if (((vma->vm_pgoff == 0) && (size == info->fix.smem_len)) ||
1869 ((off == info->fix.smem_len) && (size == PAGE_SIZE)))
1870 off += 0x8000000000000000UL;
1871
1872 vma->vm_pgoff = off >> PAGE_SHIFT; /* propagate off changes */
1873
1874 /* Each page, see which map applies */
1875 for (page = 0; page < size;) {
1876 map_size = 0;
1877 for (i = 0; par->mmap_map[i].size; i++) {
1878 unsigned long start = par->mmap_map[i].voff;
1879 unsigned long end = start + par->mmap_map[i].size;
1880 unsigned long offset = off + page;
1881
1882 if (start > offset)
1883 continue;
1884 if (offset >= end)
1885 continue;
1886
1887 map_size = par->mmap_map[i].size - (offset - start);
1888 map_offset =
1889 par->mmap_map[i].poff + (offset - start);
1890 break;
1891 }
1892 if (!map_size) {
1893 page += PAGE_SIZE;
1894 continue;
1895 }
1896 if (page + map_size > size)
1897 map_size = size - page;
1898
1899 pgprot_val(vma->vm_page_prot) &=
1900 ~(par->mmap_map[i].prot_mask);
1901 pgprot_val(vma->vm_page_prot) |= par->mmap_map[i].prot_flag;
1902
1903 if (remap_pfn_range(vma, vma->vm_start + page,
1904 map_offset >> PAGE_SHIFT, map_size, vma->vm_page_prot))
1905 return -EAGAIN;
1906
1907 page += map_size;
1908 }
1909
1910 if (!map_size)
1911 return -EINVAL;
1912
1913 if (!par->mmaped)
1914 par->mmaped = 1;
1915 return 0;
1916}
1917
1918static struct {
1919 u32 yoffset;
1920 u8 r[2][256];
1921 u8 g[2][256];
1922 u8 b[2][256];
1923} atyfb_save;
1924
1925static void atyfb_save_palette(struct atyfb_par *par, int enter)
1926{
1927 int i, tmp;
1928
1929 for (i = 0; i < 256; i++) {
1930 tmp = aty_ld_8(DAC_CNTL, par) & 0xfc;
1931 if (M64_HAS(EXTRA_BRIGHT))
1932 tmp |= 0x2;
1933 aty_st_8(DAC_CNTL, tmp, par);
1934 aty_st_8(DAC_MASK, 0xff, par);
1935
Ville Syrjalacab59012006-12-08 02:40:43 -08001936 aty_st_8(DAC_R_INDEX, i, par);
1937 atyfb_save.r[enter][i] = aty_ld_8(DAC_DATA, par);
1938 atyfb_save.g[enter][i] = aty_ld_8(DAC_DATA, par);
1939 atyfb_save.b[enter][i] = aty_ld_8(DAC_DATA, par);
1940 aty_st_8(DAC_W_INDEX, i, par);
1941 aty_st_8(DAC_DATA, atyfb_save.r[1 - enter][i], par);
1942 aty_st_8(DAC_DATA, atyfb_save.g[1 - enter][i], par);
1943 aty_st_8(DAC_DATA, atyfb_save.b[1 - enter][i], par);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944 }
1945}
1946
1947static void atyfb_palette(int enter)
1948{
1949 struct atyfb_par *par;
1950 struct fb_info *info;
1951 int i;
1952
1953 for (i = 0; i < FB_MAX; i++) {
1954 info = registered_fb[i];
1955 if (info && info->fbops == &atyfb_ops) {
1956 par = (struct atyfb_par *) info->par;
1957
1958 atyfb_save_palette(par, enter);
1959 if (enter) {
1960 atyfb_save.yoffset = info->var.yoffset;
1961 info->var.yoffset = 0;
1962 set_off_pitch(par, info);
1963 } else {
1964 info->var.yoffset = atyfb_save.yoffset;
1965 set_off_pitch(par, info);
1966 }
1967 aty_st_le32(CRTC_OFF_PITCH, par->crtc.off_pitch, par);
1968 break;
1969 }
1970 }
1971}
1972#endif /* __sparc__ */
1973
1974
1975
1976#if defined(CONFIG_PM) && defined(CONFIG_PCI)
1977
Ville Syrjalaefc08a72006-12-08 02:40:45 -08001978#ifdef CONFIG_PPC_PMAC
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979/* Power management routines. Those are used for PowerBook sleep.
1980 */
1981static int aty_power_mgmt(int sleep, struct atyfb_par *par)
1982{
1983 u32 pm;
1984 int timeout;
1985
1986 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
1987 pm = (pm & ~PWR_MGT_MODE_MASK) | PWR_MGT_MODE_REG;
1988 aty_st_lcd(POWER_MANAGEMENT, pm, par);
1989 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
1990
1991 timeout = 2000;
1992 if (sleep) {
1993 /* Sleep */
1994 pm &= ~PWR_MGT_ON;
1995 aty_st_lcd(POWER_MANAGEMENT, pm, par);
1996 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
1997 udelay(10);
1998 pm &= ~(PWR_BLON | AUTO_PWR_UP);
1999 pm |= SUSPEND_NOW;
2000 aty_st_lcd(POWER_MANAGEMENT, pm, par);
2001 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
2002 udelay(10);
2003 pm |= PWR_MGT_ON;
2004 aty_st_lcd(POWER_MANAGEMENT, pm, par);
2005 do {
2006 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
2007 mdelay(1);
2008 if ((--timeout) == 0)
2009 break;
2010 } while ((pm & PWR_MGT_STATUS_MASK) != PWR_MGT_STATUS_SUSPEND);
2011 } else {
2012 /* Wakeup */
2013 pm &= ~PWR_MGT_ON;
2014 aty_st_lcd(POWER_MANAGEMENT, pm, par);
2015 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
2016 udelay(10);
2017 pm &= ~SUSPEND_NOW;
2018 pm |= (PWR_BLON | AUTO_PWR_UP);
2019 aty_st_lcd(POWER_MANAGEMENT, pm, par);
2020 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
2021 udelay(10);
2022 pm |= PWR_MGT_ON;
2023 aty_st_lcd(POWER_MANAGEMENT, pm, par);
2024 do {
2025 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
2026 mdelay(1);
2027 if ((--timeout) == 0)
2028 break;
2029 } while ((pm & PWR_MGT_STATUS_MASK) != 0);
2030 }
2031 mdelay(500);
2032
2033 return timeout ? 0 : -EIO;
2034}
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002035#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036
2037static int atyfb_pci_suspend(struct pci_dev *pdev, pm_message_t state)
2038{
2039 struct fb_info *info = pci_get_drvdata(pdev);
2040 struct atyfb_par *par = (struct atyfb_par *) info->par;
2041
Pavel Machekca078ba2005-09-03 15:56:57 -07002042 if (state.event == pdev->dev.power.power_state.event)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043 return 0;
2044
2045 acquire_console_sem();
2046
2047 fb_set_suspend(info, 1);
2048
2049 /* Idle & reset engine */
2050 wait_for_idle(par);
2051 aty_reset_engine(par);
2052
2053 /* Blank display and LCD */
2054 atyfb_blank(FB_BLANK_POWERDOWN, info);
2055
2056 par->asleep = 1;
2057 par->lock_blank = 1;
2058
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002059#ifdef CONFIG_PPC_PMAC
Linus Torvalds1da177e2005-04-16 15:20:36 -07002060 /* Set chip to "suspend" mode */
2061 if (aty_power_mgmt(1, par)) {
2062 par->asleep = 0;
2063 par->lock_blank = 0;
2064 atyfb_blank(FB_BLANK_UNBLANK, info);
2065 fb_set_suspend(info, 0);
2066 release_console_sem();
2067 return -EIO;
2068 }
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002069#else
2070 pci_set_power_state(pdev, pci_choose_state(pdev, state));
2071#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002072
2073 release_console_sem();
2074
2075 pdev->dev.power.power_state = state;
2076
2077 return 0;
2078}
2079
2080static int atyfb_pci_resume(struct pci_dev *pdev)
2081{
2082 struct fb_info *info = pci_get_drvdata(pdev);
2083 struct atyfb_par *par = (struct atyfb_par *) info->par;
2084
Pavel Machekca078ba2005-09-03 15:56:57 -07002085 if (pdev->dev.power.power_state.event == PM_EVENT_ON)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086 return 0;
2087
2088 acquire_console_sem();
2089
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002090#ifdef CONFIG_PPC_PMAC
Pavel Machekca078ba2005-09-03 15:56:57 -07002091 if (pdev->dev.power.power_state.event == 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092 aty_power_mgmt(0, par);
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002093#else
2094 pci_set_power_state(pdev, PCI_D0);
2095#endif
2096
2097 aty_resume_chip(info);
2098
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099 par->asleep = 0;
2100
2101 /* Restore display */
2102 atyfb_set_par(info);
2103
2104 /* Refresh */
2105 fb_set_suspend(info, 0);
2106
2107 /* Unblank */
2108 par->lock_blank = 0;
2109 atyfb_blank(FB_BLANK_UNBLANK, info);
2110
2111 release_console_sem();
2112
2113 pdev->dev.power.power_state = PMSG_ON;
2114
2115 return 0;
2116}
2117
2118#endif /* defined(CONFIG_PM) && defined(CONFIG_PCI) */
2119
Michael Hanselmann5474c122006-06-25 05:47:08 -07002120/* Backlight */
2121#ifdef CONFIG_FB_ATY_BACKLIGHT
2122#define MAX_LEVEL 0xFF
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123
Michael Hanselmann5474c122006-06-25 05:47:08 -07002124static int aty_bl_get_level_brightness(struct atyfb_par *par, int level)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002125{
Michael Hanselmann5474c122006-06-25 05:47:08 -07002126 struct fb_info *info = pci_get_drvdata(par->pdev);
2127 int atylevel;
2128
2129 /* Get and convert the value */
Richard Purdie37ce69a2007-02-10 14:10:33 +00002130 /* No locking of bl_curve since we read a single value */
Michael Hanselmann5474c122006-06-25 05:47:08 -07002131 atylevel = info->bl_curve[level] * FB_BACKLIGHT_MAX / MAX_LEVEL;
Michael Hanselmann5474c122006-06-25 05:47:08 -07002132
2133 if (atylevel < 0)
2134 atylevel = 0;
2135 else if (atylevel > MAX_LEVEL)
2136 atylevel = MAX_LEVEL;
2137
2138 return atylevel;
2139}
2140
Richard Purdie37ce69a2007-02-10 14:10:33 +00002141static int aty_bl_update_status(struct backlight_device *bd)
Michael Hanselmann5474c122006-06-25 05:47:08 -07002142{
2143 struct atyfb_par *par = class_get_devdata(&bd->class_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144 unsigned int reg = aty_ld_lcd(LCD_MISC_CNTL, par);
Michael Hanselmann5474c122006-06-25 05:47:08 -07002145 int level;
2146
Richard Purdie599a52d2007-02-10 23:07:48 +00002147 if (bd->props.power != FB_BLANK_UNBLANK ||
2148 bd->props.fb_blank != FB_BLANK_UNBLANK)
Michael Hanselmann5474c122006-06-25 05:47:08 -07002149 level = 0;
2150 else
Richard Purdie599a52d2007-02-10 23:07:48 +00002151 level = bd->props.brightness;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002152
2153 reg |= (BLMOD_EN | BIASMOD_EN);
Michael Hanselmann5474c122006-06-25 05:47:08 -07002154 if (level > 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002155 reg &= ~BIAS_MOD_LEVEL_MASK;
Michael Hanselmann5474c122006-06-25 05:47:08 -07002156 reg |= (aty_bl_get_level_brightness(par, level) << BIAS_MOD_LEVEL_SHIFT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002157 } else {
2158 reg &= ~BIAS_MOD_LEVEL_MASK;
Michael Hanselmann5474c122006-06-25 05:47:08 -07002159 reg |= (aty_bl_get_level_brightness(par, 0) << BIAS_MOD_LEVEL_SHIFT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160 }
2161 aty_st_lcd(LCD_MISC_CNTL, reg, par);
Michael Hanselmann5474c122006-06-25 05:47:08 -07002162
Linus Torvalds1da177e2005-04-16 15:20:36 -07002163 return 0;
2164}
2165
Michael Hanselmann5474c122006-06-25 05:47:08 -07002166static int aty_bl_get_brightness(struct backlight_device *bd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002167{
Richard Purdie599a52d2007-02-10 23:07:48 +00002168 return bd->props.brightness;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002169}
2170
Richard Purdie599a52d2007-02-10 23:07:48 +00002171static struct backlight_ops aty_bl_data = {
Michael Hanselmann5474c122006-06-25 05:47:08 -07002172 .get_brightness = aty_bl_get_brightness,
2173 .update_status = aty_bl_update_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002174};
Michael Hanselmann5474c122006-06-25 05:47:08 -07002175
2176static void aty_bl_init(struct atyfb_par *par)
2177{
2178 struct fb_info *info = pci_get_drvdata(par->pdev);
2179 struct backlight_device *bd;
2180 char name[12];
2181
2182#ifdef CONFIG_PMAC_BACKLIGHT
2183 if (!pmac_has_backlight_type("ati"))
2184 return;
2185#endif
2186
2187 snprintf(name, sizeof(name), "atybl%d", info->node);
2188
James Simmonsa8274d52006-12-19 12:56:16 -08002189 bd = backlight_device_register(name, info->dev, par, &aty_bl_data);
Michael Hanselmann5474c122006-06-25 05:47:08 -07002190 if (IS_ERR(bd)) {
2191 info->bl_dev = NULL;
Benjamin Herrenschmidt98a3c782006-08-31 14:04:34 +10002192 printk(KERN_WARNING "aty: Backlight registration failed\n");
Michael Hanselmann5474c122006-06-25 05:47:08 -07002193 goto error;
2194 }
2195
Michael Hanselmann5474c122006-06-25 05:47:08 -07002196 info->bl_dev = bd;
2197 fb_bl_default_curve(info, 0,
2198 0x3F * FB_BACKLIGHT_MAX / MAX_LEVEL,
2199 0xFF * FB_BACKLIGHT_MAX / MAX_LEVEL);
Michael Hanselmann5474c122006-06-25 05:47:08 -07002200
Richard Purdie599a52d2007-02-10 23:07:48 +00002201 bd->props.max_brightness = FB_BACKLIGHT_LEVELS - 1;
2202 bd->props.brightness = bd->props.max_brightness;
2203 bd->props.power = FB_BLANK_UNBLANK;
Richard Purdie28ee0862007-02-08 22:25:09 +00002204 backlight_update_status(bd);
Michael Hanselmann5474c122006-06-25 05:47:08 -07002205
Michael Hanselmann5474c122006-06-25 05:47:08 -07002206 printk("aty: Backlight initialized (%s)\n", name);
2207
2208 return;
2209
2210error:
2211 return;
2212}
2213
Richard Purdie37ce69a2007-02-10 14:10:33 +00002214static void aty_bl_exit(struct backlight_device *bd)
Michael Hanselmann5474c122006-06-25 05:47:08 -07002215{
Richard Purdie321709c2007-02-10 15:04:08 +00002216 backlight_device_unregister(bd);
2217 printk("aty: Backlight unloaded\n");
Michael Hanselmann5474c122006-06-25 05:47:08 -07002218}
2219
2220#endif /* CONFIG_FB_ATY_BACKLIGHT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221
Antonino A. Daplas1a8c9792006-06-26 00:26:58 -07002222static void __devinit aty_calc_mem_refresh(struct atyfb_par *par, int xclk)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223{
2224 const int ragepro_tbl[] = {
2225 44, 50, 55, 66, 75, 80, 100
2226 };
2227 const int ragexl_tbl[] = {
2228 50, 66, 75, 83, 90, 95, 100, 105,
2229 110, 115, 120, 125, 133, 143, 166
2230 };
2231 const int *refresh_tbl;
2232 int i, size;
2233
2234 if (IS_XL(par->pci_id) || IS_MOBILITY(par->pci_id)) {
2235 refresh_tbl = ragexl_tbl;
Tobias Klauserd1ae4182006-03-27 01:17:39 -08002236 size = ARRAY_SIZE(ragexl_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237 } else {
2238 refresh_tbl = ragepro_tbl;
Tobias Klauserd1ae4182006-03-27 01:17:39 -08002239 size = ARRAY_SIZE(ragepro_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002240 }
2241
2242 for (i=0; i < size; i++) {
2243 if (xclk < refresh_tbl[i])
2244 break;
2245 }
2246 par->mem_refresh_rate = i;
2247}
2248
2249 /*
2250 * Initialisation
2251 */
2252
2253static struct fb_info *fb_list = NULL;
2254
Antonino A. Daplas1013d262005-11-07 01:00:41 -08002255#if defined(__i386__) && defined(CONFIG_FB_ATY_GENERIC_LCD)
2256static int __devinit atyfb_get_timings_from_lcd(struct atyfb_par *par,
2257 struct fb_var_screeninfo *var)
2258{
2259 int ret = -EINVAL;
2260
2261 if (par->lcd_table != 0 && (aty_ld_lcd(LCD_GEN_CNTL, par) & LCD_ON)) {
2262 *var = default_var;
2263 var->xres = var->xres_virtual = par->lcd_hdisp;
2264 var->right_margin = par->lcd_right_margin;
2265 var->left_margin = par->lcd_hblank_len -
2266 (par->lcd_right_margin + par->lcd_hsync_dly +
2267 par->lcd_hsync_len);
2268 var->hsync_len = par->lcd_hsync_len + par->lcd_hsync_dly;
2269 var->yres = var->yres_virtual = par->lcd_vdisp;
2270 var->lower_margin = par->lcd_lower_margin;
2271 var->upper_margin = par->lcd_vblank_len -
2272 (par->lcd_lower_margin + par->lcd_vsync_len);
2273 var->vsync_len = par->lcd_vsync_len;
2274 var->pixclock = par->lcd_pixclock;
2275 ret = 0;
2276 }
2277
2278 return ret;
2279}
2280#endif /* defined(__i386__) && defined(CONFIG_FB_ATY_GENERIC_LCD) */
2281
Ville Syrjala044aaa32006-12-08 02:40:41 -08002282static int __devinit aty_init(struct fb_info *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283{
2284 struct atyfb_par *par = (struct atyfb_par *) info->par;
2285 const char *ramname = NULL, *xtal;
Antonino A. Daplas1013d262005-11-07 01:00:41 -08002286 int gtb_memsize, has_var = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002287 struct fb_var_screeninfo var;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002288
2289 init_waitqueue_head(&par->vblank.wait);
2290 spin_lock_init(&par->int_lock);
2291
Linus Torvalds1da177e2005-04-16 15:20:36 -07002292#ifdef CONFIG_PPC_PMAC
2293 /* The Apple iBook1 uses non-standard memory frequencies. We detect it
2294 * and set the frequency manually. */
2295 if (machine_is_compatible("PowerBook2,1")) {
2296 par->pll_limits.mclk = 70;
2297 par->pll_limits.xclk = 53;
2298 }
2299#endif
2300 if (pll)
2301 par->pll_limits.pll_max = pll;
2302 if (mclk)
2303 par->pll_limits.mclk = mclk;
2304 if (xclk)
2305 par->pll_limits.xclk = xclk;
2306
2307 aty_calc_mem_refresh(par, par->pll_limits.xclk);
2308 par->pll_per = 1000000/par->pll_limits.pll_max;
2309 par->mclk_per = 1000000/par->pll_limits.mclk;
2310 par->xclk_per = 1000000/par->pll_limits.xclk;
2311
2312 par->ref_clk_per = 1000000000000ULL / 14318180;
2313 xtal = "14.31818";
2314
2315#ifdef CONFIG_FB_ATY_GX
2316 if (!M64_HAS(INTEGRATED)) {
2317 u32 stat0;
2318 u8 dac_type, dac_subtype, clk_type;
2319 stat0 = aty_ld_le32(CONFIG_STAT0, par);
2320 par->bus_type = (stat0 >> 0) & 0x07;
2321 par->ram_type = (stat0 >> 3) & 0x07;
2322 ramname = aty_gx_ram[par->ram_type];
2323 /* FIXME: clockchip/RAMDAC probing? */
2324 dac_type = (aty_ld_le32(DAC_CNTL, par) >> 16) & 0x07;
2325#ifdef CONFIG_ATARI
2326 clk_type = CLK_ATI18818_1;
2327 dac_type = (stat0 >> 9) & 0x07;
2328 if (dac_type == 0x07)
2329 dac_subtype = DAC_ATT20C408;
2330 else
2331 dac_subtype = (aty_ld_8(SCRATCH_REG1 + 1, par) & 0xF0) | dac_type;
2332#else
2333 dac_type = DAC_IBMRGB514;
2334 dac_subtype = DAC_IBMRGB514;
2335 clk_type = CLK_IBMRGB514;
2336#endif
2337 switch (dac_subtype) {
2338 case DAC_IBMRGB514:
2339 par->dac_ops = &aty_dac_ibm514;
2340 break;
Antonino A. Daplas3a284242007-05-08 00:37:34 -07002341#ifdef CONFIG_ATARI
Linus Torvalds1da177e2005-04-16 15:20:36 -07002342 case DAC_ATI68860_B:
2343 case DAC_ATI68860_C:
2344 par->dac_ops = &aty_dac_ati68860b;
2345 break;
2346 case DAC_ATT20C408:
2347 case DAC_ATT21C498:
2348 par->dac_ops = &aty_dac_att21c498;
2349 break;
Antonino A. Daplas3a284242007-05-08 00:37:34 -07002350#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002351 default:
2352 PRINTKI("aty_init: DAC type not implemented yet!\n");
2353 par->dac_ops = &aty_dac_unsupported;
2354 break;
2355 }
2356 switch (clk_type) {
Antonino A. Daplas0fa67f82006-06-26 00:26:43 -07002357#ifdef CONFIG_ATARI
Linus Torvalds1da177e2005-04-16 15:20:36 -07002358 case CLK_ATI18818_1:
2359 par->pll_ops = &aty_pll_ati18818_1;
2360 break;
Antonino A. Daplas0fa67f82006-06-26 00:26:43 -07002361#else
Antonino A. Daplaseba87e82006-03-27 01:17:35 -08002362 case CLK_IBMRGB514:
2363 par->pll_ops = &aty_pll_ibm514;
2364 break;
Antonino A. Daplas0fa67f82006-06-26 00:26:43 -07002365#endif
Antonino A. Daplaseba87e82006-03-27 01:17:35 -08002366#if 0 /* dead code */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367 case CLK_STG1703:
2368 par->pll_ops = &aty_pll_stg1703;
2369 break;
2370 case CLK_CH8398:
2371 par->pll_ops = &aty_pll_ch8398;
2372 break;
2373 case CLK_ATT20C408:
2374 par->pll_ops = &aty_pll_att20c408;
2375 break;
Antonino A. Daplaseba87e82006-03-27 01:17:35 -08002376#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002377 default:
2378 PRINTKI("aty_init: CLK type not implemented yet!");
2379 par->pll_ops = &aty_pll_unsupported;
2380 break;
2381 }
2382 }
2383#endif /* CONFIG_FB_ATY_GX */
2384#ifdef CONFIG_FB_ATY_CT
2385 if (M64_HAS(INTEGRATED)) {
2386 par->dac_ops = &aty_dac_ct;
2387 par->pll_ops = &aty_pll_ct;
2388 par->bus_type = PCI;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002389 par->ram_type = (aty_ld_le32(CONFIG_STAT0, par) & 0x07);
2390 ramname = aty_ct_ram[par->ram_type];
2391 /* for many chips, the mclk is 67 MHz for SDRAM, 63 MHz otherwise */
2392 if (par->pll_limits.mclk == 67 && par->ram_type < SDRAM)
2393 par->pll_limits.mclk = 63;
2394 }
2395
Ville Syrjalac98959f2006-12-08 02:40:39 -08002396 if (M64_HAS(GTB_DSP)) {
2397 u8 pll_ref_div = aty_ld_pll_ct(PLL_REF_DIV, par);
2398
2399 if (pll_ref_div) {
2400 int diff1, diff2;
2401 diff1 = 510 * 14 / pll_ref_div - par->pll_limits.pll_max;
2402 diff2 = 510 * 29 / pll_ref_div - par->pll_limits.pll_max;
2403 if (diff1 < 0)
2404 diff1 = -diff1;
2405 if (diff2 < 0)
2406 diff2 = -diff2;
2407 if (diff2 < diff1) {
2408 par->ref_clk_per = 1000000000000ULL / 29498928;
2409 xtal = "29.498928";
2410 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002411 }
2412 }
2413#endif /* CONFIG_FB_ATY_CT */
2414
2415 /* save previous video mode */
2416 aty_get_crtc(par, &saved_crtc);
2417 if(par->pll_ops->get_pll)
2418 par->pll_ops->get_pll(info, &saved_pll);
2419
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002420 par->mem_cntl = aty_ld_le32(MEM_CNTL, par);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421 gtb_memsize = M64_HAS(GTB_DSP);
2422 if (gtb_memsize)
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002423 switch (par->mem_cntl & 0xF) { /* 0xF used instead of MEM_SIZE_ALIAS */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002424 case MEM_SIZE_512K:
2425 info->fix.smem_len = 0x80000;
2426 break;
2427 case MEM_SIZE_1M:
2428 info->fix.smem_len = 0x100000;
2429 break;
2430 case MEM_SIZE_2M_GTB:
2431 info->fix.smem_len = 0x200000;
2432 break;
2433 case MEM_SIZE_4M_GTB:
2434 info->fix.smem_len = 0x400000;
2435 break;
2436 case MEM_SIZE_6M_GTB:
2437 info->fix.smem_len = 0x600000;
2438 break;
2439 case MEM_SIZE_8M_GTB:
2440 info->fix.smem_len = 0x800000;
2441 break;
2442 default:
2443 info->fix.smem_len = 0x80000;
2444 } else
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002445 switch (par->mem_cntl & MEM_SIZE_ALIAS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002446 case MEM_SIZE_512K:
2447 info->fix.smem_len = 0x80000;
2448 break;
2449 case MEM_SIZE_1M:
2450 info->fix.smem_len = 0x100000;
2451 break;
2452 case MEM_SIZE_2M:
2453 info->fix.smem_len = 0x200000;
2454 break;
2455 case MEM_SIZE_4M:
2456 info->fix.smem_len = 0x400000;
2457 break;
2458 case MEM_SIZE_6M:
2459 info->fix.smem_len = 0x600000;
2460 break;
2461 case MEM_SIZE_8M:
2462 info->fix.smem_len = 0x800000;
2463 break;
2464 default:
2465 info->fix.smem_len = 0x80000;
2466 }
2467
2468 if (M64_HAS(MAGIC_VRAM_SIZE)) {
2469 if (aty_ld_le32(CONFIG_STAT1, par) & 0x40000000)
2470 info->fix.smem_len += 0x400000;
2471 }
2472
2473 if (vram) {
2474 info->fix.smem_len = vram * 1024;
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002475 par->mem_cntl &= ~(gtb_memsize ? 0xF : MEM_SIZE_ALIAS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002476 if (info->fix.smem_len <= 0x80000)
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002477 par->mem_cntl |= MEM_SIZE_512K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478 else if (info->fix.smem_len <= 0x100000)
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002479 par->mem_cntl |= MEM_SIZE_1M;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480 else if (info->fix.smem_len <= 0x200000)
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002481 par->mem_cntl |= gtb_memsize ? MEM_SIZE_2M_GTB : MEM_SIZE_2M;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482 else if (info->fix.smem_len <= 0x400000)
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002483 par->mem_cntl |= gtb_memsize ? MEM_SIZE_4M_GTB : MEM_SIZE_4M;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002484 else if (info->fix.smem_len <= 0x600000)
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002485 par->mem_cntl |= gtb_memsize ? MEM_SIZE_6M_GTB : MEM_SIZE_6M;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002486 else
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002487 par->mem_cntl |= gtb_memsize ? MEM_SIZE_8M_GTB : MEM_SIZE_8M;
2488 aty_st_le32(MEM_CNTL, par->mem_cntl, par);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002489 }
2490
2491 /*
2492 * Reg Block 0 (CT-compatible block) is at mmio_start
2493 * Reg Block 1 (multimedia extensions) is at mmio_start - 0x400
2494 */
2495 if (M64_HAS(GX)) {
2496 info->fix.mmio_len = 0x400;
2497 info->fix.accel = FB_ACCEL_ATI_MACH64GX;
2498 } else if (M64_HAS(CT)) {
2499 info->fix.mmio_len = 0x400;
2500 info->fix.accel = FB_ACCEL_ATI_MACH64CT;
2501 } else if (M64_HAS(VT)) {
2502 info->fix.mmio_start -= 0x400;
2503 info->fix.mmio_len = 0x800;
2504 info->fix.accel = FB_ACCEL_ATI_MACH64VT;
2505 } else {/* GT */
2506 info->fix.mmio_start -= 0x400;
2507 info->fix.mmio_len = 0x800;
2508 info->fix.accel = FB_ACCEL_ATI_MACH64GT;
2509 }
2510
2511 PRINTKI("%d%c %s, %s MHz XTAL, %d MHz PLL, %d Mhz MCLK, %d MHz XCLK\n",
2512 info->fix.smem_len == 0x80000 ? 512 : (info->fix.smem_len >> 20),
2513 info->fix.smem_len == 0x80000 ? 'K' : 'M', ramname, xtal, par->pll_limits.pll_max,
2514 par->pll_limits.mclk, par->pll_limits.xclk);
2515
Robert P. J. Day33e321b2007-02-12 00:55:03 -08002516#if defined(DEBUG) && defined(CONFIG_FB_ATY_CT)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002517 if (M64_HAS(INTEGRATED)) {
2518 int i;
2519 printk("debug atyfb: BUS_CNTL DAC_CNTL MEM_CNTL EXT_MEM_CNTL CRTC_GEN_CNTL "
2520 "DSP_CONFIG DSP_ON_OFF CLOCK_CNTL\n"
2521 "debug atyfb: %08x %08x %08x %08x %08x %08x %08x %08x\n"
2522 "debug atyfb: PLL",
2523 aty_ld_le32(BUS_CNTL, par), aty_ld_le32(DAC_CNTL, par),
2524 aty_ld_le32(MEM_CNTL, par), aty_ld_le32(EXT_MEM_CNTL, par),
2525 aty_ld_le32(CRTC_GEN_CNTL, par), aty_ld_le32(DSP_CONFIG, par),
2526 aty_ld_le32(DSP_ON_OFF, par), aty_ld_le32(CLOCK_CNTL, par));
2527 for (i = 0; i < 40; i++)
2528 printk(" %02x", aty_ld_pll_ct(i, par));
2529 printk("\n");
2530 }
2531#endif
2532 if(par->pll_ops->init_pll)
2533 par->pll_ops->init_pll(info, &par->pll);
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002534 if (par->pll_ops->resume_pll)
2535 par->pll_ops->resume_pll(info, &par->pll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002536
2537 /*
Ville Syrjala05978502006-12-08 02:40:37 -08002538 * Last page of 8 MB (4 MB on ISA) aperture is MMIO,
2539 * unless the auxiliary register aperture is used.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002540 */
2541
2542 if (!par->aux_start &&
2543 (info->fix.smem_len == 0x800000 || (par->bus_type == ISA && info->fix.smem_len == 0x400000)))
2544 info->fix.smem_len -= GUI_RESERVE;
2545
2546 /*
2547 * Disable register access through the linear aperture
2548 * if the auxiliary aperture is used so we can access
2549 * the full 8 MB of video RAM on 8 MB boards.
2550 */
2551 if (par->aux_start)
2552 aty_st_le32(BUS_CNTL, aty_ld_le32(BUS_CNTL, par) | BUS_APER_REG_DIS, par);
2553
2554#ifdef CONFIG_MTRR
2555 par->mtrr_aper = -1;
2556 par->mtrr_reg = -1;
2557 if (!nomtrr) {
2558 /* Cover the whole resource. */
2559 par->mtrr_aper = mtrr_add(par->res_start, par->res_size, MTRR_TYPE_WRCOMB, 1);
2560 if (par->mtrr_aper >= 0 && !par->aux_start) {
2561 /* Make a hole for mmio. */
2562 par->mtrr_reg = mtrr_add(par->res_start + 0x800000 - GUI_RESERVE,
2563 GUI_RESERVE, MTRR_TYPE_UNCACHABLE, 1);
2564 if (par->mtrr_reg < 0) {
2565 mtrr_del(par->mtrr_aper, 0, 0);
2566 par->mtrr_aper = -1;
2567 }
2568 }
2569 }
2570#endif
2571
2572 info->fbops = &atyfb_ops;
2573 info->pseudo_palette = pseudo_palette;
Antonino A. Daplas7914cb22006-06-26 00:26:32 -07002574 info->flags = FBINFO_DEFAULT |
2575 FBINFO_HWACCEL_IMAGEBLIT |
2576 FBINFO_HWACCEL_FILLRECT |
2577 FBINFO_HWACCEL_COPYAREA |
2578 FBINFO_HWACCEL_YPAN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002579
2580#ifdef CONFIG_PMAC_BACKLIGHT
2581 if (M64_HAS(G3_PB_1_1) && machine_is_compatible("PowerBook1,1")) {
2582 /* these bits let the 101 powerbook wake up from sleep -- paulus */
2583 aty_st_lcd(POWER_MANAGEMENT, aty_ld_lcd(POWER_MANAGEMENT, par)
2584 | (USE_F32KHZ | TRISTATE_MEM_EN), par);
Michael Hanselmann5474c122006-06-25 05:47:08 -07002585 } else
2586#endif
Richard Purdie202d4e62007-03-03 17:43:52 +00002587 if (M64_HAS(MOBIL_BUS) && backlight) {
Michael Hanselmann5474c122006-06-25 05:47:08 -07002588#ifdef CONFIG_FB_ATY_BACKLIGHT
2589 aty_bl_init (par);
2590#endif
2591 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002592
2593 memset(&var, 0, sizeof(var));
2594#ifdef CONFIG_PPC
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +11002595 if (machine_is(powermac)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002596 /*
2597 * FIXME: The NVRAM stuff should be put in a Mac-specific file, as it
2598 * applies to all Mac video cards
2599 */
2600 if (mode) {
Antonino A. Daplas1013d262005-11-07 01:00:41 -08002601 if (mac_find_mode(&var, info, mode, 8))
2602 has_var = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002603 } else {
2604 if (default_vmode == VMODE_CHOOSE) {
Ville Syrjalac98959f2006-12-08 02:40:39 -08002605 int sense;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002606 if (M64_HAS(G3_PB_1024x768))
2607 /* G3 PowerBook with 1024x768 LCD */
2608 default_vmode = VMODE_1024_768_60;
2609 else if (machine_is_compatible("iMac"))
2610 default_vmode = VMODE_1024_768_75;
2611 else if (machine_is_compatible
2612 ("PowerBook2,1"))
2613 /* iBook with 800x600 LCD */
2614 default_vmode = VMODE_800_600_60;
2615 else
2616 default_vmode = VMODE_640_480_67;
2617 sense = read_aty_sense(par);
2618 PRINTKI("monitor sense=%x, mode %d\n",
2619 sense, mac_map_monitor_sense(sense));
2620 }
2621 if (default_vmode <= 0 || default_vmode > VMODE_MAX)
2622 default_vmode = VMODE_640_480_60;
2623 if (default_cmode < CMODE_8 || default_cmode > CMODE_32)
2624 default_cmode = CMODE_8;
Antonino A. Daplas1013d262005-11-07 01:00:41 -08002625 if (!mac_vmode_to_var(default_vmode, default_cmode,
2626 &var))
2627 has_var = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002628 }
Antonino A. Daplas1013d262005-11-07 01:00:41 -08002629 }
2630
Linus Torvalds1da177e2005-04-16 15:20:36 -07002631#endif /* !CONFIG_PPC */
Antonino A. Daplas1013d262005-11-07 01:00:41 -08002632
2633#if defined(__i386__) && defined(CONFIG_FB_ATY_GENERIC_LCD)
2634 if (!atyfb_get_timings_from_lcd(par, &var))
2635 has_var = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002636#endif
Antonino A. Daplas1013d262005-11-07 01:00:41 -08002637
2638 if (mode && fb_find_mode(&var, info, mode, NULL, 0, &defmode, 8))
2639 has_var = 1;
2640
2641 if (!has_var)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002642 var = default_var;
2643
2644 if (noaccel)
2645 var.accel_flags &= ~FB_ACCELF_TEXT;
2646 else
2647 var.accel_flags |= FB_ACCELF_TEXT;
2648
2649 if (comp_sync != -1) {
2650 if (!comp_sync)
2651 var.sync &= ~FB_SYNC_COMP_HIGH_ACT;
2652 else
2653 var.sync |= FB_SYNC_COMP_HIGH_ACT;
2654 }
2655
2656 if (var.yres == var.yres_virtual) {
2657 u32 videoram = (info->fix.smem_len - (PAGE_SIZE << 2));
2658 var.yres_virtual = ((videoram * 8) / var.bits_per_pixel) / var.xres_virtual;
2659 if (var.yres_virtual < var.yres)
2660 var.yres_virtual = var.yres;
2661 }
2662
2663 if (atyfb_check_var(&var, info)) {
2664 PRINTKE("can't set default video mode\n");
2665 goto aty_init_exit;
2666 }
2667
2668#ifdef __sparc__
2669 atyfb_save_palette(par, 0);
2670#endif
2671
2672#ifdef CONFIG_FB_ATY_CT
2673 if (!noaccel && M64_HAS(INTEGRATED))
2674 aty_init_cursor(info);
2675#endif /* CONFIG_FB_ATY_CT */
2676 info->var = var;
2677
2678 fb_alloc_cmap(&info->cmap, 256, 0);
2679
2680 if (register_framebuffer(info) < 0)
2681 goto aty_init_exit;
2682
2683 fb_list = info;
2684
2685 PRINTKI("fb%d: %s frame buffer device on %s\n",
Ville Syrjala044aaa32006-12-08 02:40:41 -08002686 info->node, info->fix.id, par->bus_type == ISA ? "ISA" : "PCI");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002687 return 0;
2688
2689aty_init_exit:
2690 /* restore video mode */
2691 aty_set_crtc(par, &saved_crtc);
2692 par->pll_ops->set_pll(info, &saved_pll);
2693
2694#ifdef CONFIG_MTRR
2695 if (par->mtrr_reg >= 0) {
2696 mtrr_del(par->mtrr_reg, 0, 0);
2697 par->mtrr_reg = -1;
2698 }
2699 if (par->mtrr_aper >= 0) {
2700 mtrr_del(par->mtrr_aper, 0, 0);
2701 par->mtrr_aper = -1;
2702 }
2703#endif
2704 return -1;
2705}
2706
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002707static void aty_resume_chip(struct fb_info *info)
2708{
2709 struct atyfb_par *par = info->par;
2710
2711 aty_st_le32(MEM_CNTL, par->mem_cntl, par);
2712
2713 if (par->pll_ops->resume_pll)
2714 par->pll_ops->resume_pll(info, &par->pll);
2715
2716 if (par->aux_start)
2717 aty_st_le32(BUS_CNTL, aty_ld_le32(BUS_CNTL, par) | BUS_APER_REG_DIS, par);
2718}
2719
Linus Torvalds1da177e2005-04-16 15:20:36 -07002720#ifdef CONFIG_ATARI
Antonino A. Daplas1a8c9792006-06-26 00:26:58 -07002721static int __devinit store_video_par(char *video_str, unsigned char m64_num)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002722{
2723 char *p;
2724 unsigned long vmembase, size, guiregbase;
2725
2726 PRINTKI("store_video_par() '%s' \n", video_str);
2727
2728 if (!(p = strsep(&video_str, ";")) || !*p)
2729 goto mach64_invalid;
2730 vmembase = simple_strtoul(p, NULL, 0);
2731 if (!(p = strsep(&video_str, ";")) || !*p)
2732 goto mach64_invalid;
2733 size = simple_strtoul(p, NULL, 0);
2734 if (!(p = strsep(&video_str, ";")) || !*p)
2735 goto mach64_invalid;
2736 guiregbase = simple_strtoul(p, NULL, 0);
2737
2738 phys_vmembase[m64_num] = vmembase;
2739 phys_size[m64_num] = size;
2740 phys_guiregbase[m64_num] = guiregbase;
2741 PRINTKI("stored them all: $%08lX $%08lX $%08lX \n", vmembase, size,
2742 guiregbase);
2743 return 0;
2744
2745 mach64_invalid:
2746 phys_vmembase[m64_num] = 0;
2747 return -1;
2748}
2749#endif /* CONFIG_ATARI */
2750
2751 /*
2752 * Blank the display.
2753 */
2754
2755static int atyfb_blank(int blank, struct fb_info *info)
2756{
2757 struct atyfb_par *par = (struct atyfb_par *) info->par;
Ville Syrjälä480913f2006-01-09 20:53:28 -08002758 u32 gen_cntl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002759
2760 if (par->lock_blank || par->asleep)
2761 return 0;
2762
Michael Hanselmann4b755992006-07-30 03:04:19 -07002763#ifdef CONFIG_FB_ATY_BACKLIGHT
Linus Torvalds1da177e2005-04-16 15:20:36 -07002764#elif defined(CONFIG_FB_ATY_GENERIC_LCD)
Ville Syrjälä480913f2006-01-09 20:53:28 -08002765 if (par->lcd_table && blank > FB_BLANK_NORMAL &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07002766 (aty_ld_lcd(LCD_GEN_CNTL, par) & LCD_ON)) {
2767 u32 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
2768 pm &= ~PWR_BLON;
2769 aty_st_lcd(POWER_MANAGEMENT, pm, par);
2770 }
2771#endif
2772
Ville Syrjälä480913f2006-01-09 20:53:28 -08002773 gen_cntl = aty_ld_le32(CRTC_GEN_CNTL, par);
Ville Syrjala27b68592006-12-08 02:40:41 -08002774 gen_cntl &= ~0x400004c;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002775 switch (blank) {
Ville Syrjala27b68592006-12-08 02:40:41 -08002776 case FB_BLANK_UNBLANK:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002777 break;
2778 case FB_BLANK_NORMAL:
Ville Syrjälä480913f2006-01-09 20:53:28 -08002779 gen_cntl |= 0x4000040;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002780 break;
2781 case FB_BLANK_VSYNC_SUSPEND:
Ville Syrjälä480913f2006-01-09 20:53:28 -08002782 gen_cntl |= 0x4000048;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002783 break;
2784 case FB_BLANK_HSYNC_SUSPEND:
Ville Syrjälä480913f2006-01-09 20:53:28 -08002785 gen_cntl |= 0x4000044;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002786 break;
2787 case FB_BLANK_POWERDOWN:
Ville Syrjälä480913f2006-01-09 20:53:28 -08002788 gen_cntl |= 0x400004c;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002789 break;
2790 }
Ville Syrjälä480913f2006-01-09 20:53:28 -08002791 aty_st_le32(CRTC_GEN_CNTL, gen_cntl, par);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002792
Michael Hanselmann4b755992006-07-30 03:04:19 -07002793#ifdef CONFIG_FB_ATY_BACKLIGHT
Linus Torvalds1da177e2005-04-16 15:20:36 -07002794#elif defined(CONFIG_FB_ATY_GENERIC_LCD)
Ville Syrjälä480913f2006-01-09 20:53:28 -08002795 if (par->lcd_table && blank <= FB_BLANK_NORMAL &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07002796 (aty_ld_lcd(LCD_GEN_CNTL, par) & LCD_ON)) {
2797 u32 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
2798 pm |= PWR_BLON;
2799 aty_st_lcd(POWER_MANAGEMENT, pm, par);
2800 }
2801#endif
2802
2803 return 0;
2804}
2805
2806static void aty_st_pal(u_int regno, u_int red, u_int green, u_int blue,
2807 const struct atyfb_par *par)
2808{
Ville Syrjalacab59012006-12-08 02:40:43 -08002809 aty_st_8(DAC_W_INDEX, regno, par);
2810 aty_st_8(DAC_DATA, red, par);
2811 aty_st_8(DAC_DATA, green, par);
2812 aty_st_8(DAC_DATA, blue, par);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002813}
2814
2815 /*
2816 * Set a single color register. The values supplied are already
2817 * rounded down to the hardware's capabilities (according to the
2818 * entries in the var structure). Return != 0 for invalid regno.
2819 * !! 4 & 8 = PSEUDO, > 8 = DIRECTCOLOR
2820 */
2821
2822static int atyfb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
2823 u_int transp, struct fb_info *info)
2824{
2825 struct atyfb_par *par = (struct atyfb_par *) info->par;
2826 int i, depth;
2827 u32 *pal = info->pseudo_palette;
2828
2829 depth = info->var.bits_per_pixel;
2830 if (depth == 16)
2831 depth = (info->var.green.length == 5) ? 15 : 16;
2832
2833 if (par->asleep)
2834 return 0;
2835
2836 if (regno > 255 ||
2837 (depth == 16 && regno > 63) ||
2838 (depth == 15 && regno > 31))
2839 return 1;
2840
2841 red >>= 8;
2842 green >>= 8;
2843 blue >>= 8;
2844
2845 par->palette[regno].red = red;
2846 par->palette[regno].green = green;
2847 par->palette[regno].blue = blue;
2848
2849 if (regno < 16) {
2850 switch (depth) {
2851 case 15:
2852 pal[regno] = (regno << 10) | (regno << 5) | regno;
2853 break;
2854 case 16:
2855 pal[regno] = (regno << 11) | (regno << 5) | regno;
2856 break;
2857 case 24:
2858 pal[regno] = (regno << 16) | (regno << 8) | regno;
2859 break;
2860 case 32:
2861 i = (regno << 8) | regno;
2862 pal[regno] = (i << 16) | i;
2863 break;
2864 }
2865 }
2866
2867 i = aty_ld_8(DAC_CNTL, par) & 0xfc;
2868 if (M64_HAS(EXTRA_BRIGHT))
2869 i |= 0x2; /* DAC_CNTL | 0x2 turns off the extra brightness for gt */
2870 aty_st_8(DAC_CNTL, i, par);
2871 aty_st_8(DAC_MASK, 0xff, par);
2872
2873 if (M64_HAS(INTEGRATED)) {
2874 if (depth == 16) {
2875 if (regno < 32)
2876 aty_st_pal(regno << 3, red,
2877 par->palette[regno<<1].green,
2878 blue, par);
2879 red = par->palette[regno>>1].red;
2880 blue = par->palette[regno>>1].blue;
2881 regno <<= 2;
2882 } else if (depth == 15) {
2883 regno <<= 3;
2884 for(i = 0; i < 8; i++) {
2885 aty_st_pal(regno + i, red, green, blue, par);
2886 }
2887 }
2888 }
2889 aty_st_pal(regno, red, green, blue, par);
2890
2891 return 0;
2892}
2893
2894#ifdef CONFIG_PCI
2895
2896#ifdef __sparc__
2897
2898extern void (*prom_palette) (int);
2899
2900static int __devinit atyfb_setup_sparc(struct pci_dev *pdev,
2901 struct fb_info *info, unsigned long addr)
2902{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002903 struct atyfb_par *par = info->par;
David S. Millera02079c2007-02-28 17:02:45 -08002904 struct device_node *dp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002905 char prop[128];
2906 int node, len, i, j, ret;
2907 u32 mem, chip_id;
2908
2909 /* Do not attach when we have a serial console. */
2910 if (!con_is_present())
2911 return -ENXIO;
2912
2913 /*
2914 * Map memory-mapped registers.
2915 */
2916 par->ati_regbase = (void *)addr + 0x7ffc00UL;
2917 info->fix.mmio_start = addr + 0x7ffc00UL;
2918
2919 /*
2920 * Map in big-endian aperture.
2921 */
2922 info->screen_base = (char *) (addr + 0x800000UL);
2923 info->fix.smem_start = addr + 0x800000UL;
2924
2925 /*
2926 * Figure mmap addresses from PCI config space.
2927 * Split Framebuffer in big- and little-endian halfs.
2928 */
2929 for (i = 0; i < 6 && pdev->resource[i].start; i++)
2930 /* nothing */ ;
2931 j = i + 4;
2932
2933 par->mmap_map = kmalloc(j * sizeof(*par->mmap_map), GFP_ATOMIC);
2934 if (!par->mmap_map) {
2935 PRINTKE("atyfb_setup_sparc() can't alloc mmap_map\n");
2936 return -ENOMEM;
2937 }
2938 memset(par->mmap_map, 0, j * sizeof(*par->mmap_map));
2939
2940 for (i = 0, j = 2; i < 6 && pdev->resource[i].start; i++) {
2941 struct resource *rp = &pdev->resource[i];
2942 int io, breg = PCI_BASE_ADDRESS_0 + (i << 2);
2943 unsigned long base;
2944 u32 size, pbase;
2945
2946 base = rp->start;
2947
2948 io = (rp->flags & IORESOURCE_IO);
2949
2950 size = rp->end - base + 1;
2951
2952 pci_read_config_dword(pdev, breg, &pbase);
2953
2954 if (io)
2955 size &= ~1;
2956
2957 /*
2958 * Map the framebuffer a second time, this time without
2959 * the braindead _PAGE_IE setting. This is used by the
2960 * fixed Xserver, but we need to maintain the old mapping
2961 * to stay compatible with older ones...
2962 */
2963 if (base == addr) {
2964 par->mmap_map[j].voff = (pbase + 0x10000000) & PAGE_MASK;
2965 par->mmap_map[j].poff = base & PAGE_MASK;
2966 par->mmap_map[j].size = (size + ~PAGE_MASK) & PAGE_MASK;
2967 par->mmap_map[j].prot_mask = _PAGE_CACHE;
2968 par->mmap_map[j].prot_flag = _PAGE_E;
2969 j++;
2970 }
2971
2972 /*
2973 * Here comes the old framebuffer mapping with _PAGE_IE
2974 * set for the big endian half of the framebuffer...
2975 */
2976 if (base == addr) {
2977 par->mmap_map[j].voff = (pbase + 0x800000) & PAGE_MASK;
2978 par->mmap_map[j].poff = (base + 0x800000) & PAGE_MASK;
2979 par->mmap_map[j].size = 0x800000;
2980 par->mmap_map[j].prot_mask = _PAGE_CACHE;
2981 par->mmap_map[j].prot_flag = _PAGE_E | _PAGE_IE;
2982 size -= 0x800000;
2983 j++;
2984 }
2985
2986 par->mmap_map[j].voff = pbase & PAGE_MASK;
2987 par->mmap_map[j].poff = base & PAGE_MASK;
2988 par->mmap_map[j].size = (size + ~PAGE_MASK) & PAGE_MASK;
2989 par->mmap_map[j].prot_mask = _PAGE_CACHE;
2990 par->mmap_map[j].prot_flag = _PAGE_E;
2991 j++;
2992 }
2993
2994 if((ret = correct_chipset(par)))
2995 return ret;
2996
2997 if (IS_XL(pdev->device)) {
2998 /*
2999 * Fix PROMs idea of MEM_CNTL settings...
3000 */
3001 mem = aty_ld_le32(MEM_CNTL, par);
3002 chip_id = aty_ld_le32(CONFIG_CHIP_ID, par);
3003 if (((chip_id & CFG_CHIP_TYPE) == VT_CHIP_ID) && !((chip_id >> 24) & 1)) {
3004 switch (mem & 0x0f) {
3005 case 3:
3006 mem = (mem & ~(0x0f)) | 2;
3007 break;
3008 case 7:
3009 mem = (mem & ~(0x0f)) | 3;
3010 break;
3011 case 9:
3012 mem = (mem & ~(0x0f)) | 4;
3013 break;
3014 case 11:
3015 mem = (mem & ~(0x0f)) | 5;
3016 break;
3017 default:
3018 break;
3019 }
3020 if ((aty_ld_le32(CONFIG_STAT0, par) & 7) >= SDRAM)
3021 mem &= ~(0x00700000);
3022 }
3023 mem &= ~(0xcf80e000); /* Turn off all undocumented bits. */
3024 aty_st_le32(MEM_CNTL, mem, par);
3025 }
3026
3027 /*
3028 * If this is the console device, we will set default video
3029 * settings to what the PROM left us with.
3030 */
3031 node = prom_getchild(prom_root_node);
3032 node = prom_searchsiblings(node, "aliases");
3033 if (node) {
3034 len = prom_getproperty(node, "screen", prop, sizeof(prop));
3035 if (len > 0) {
3036 prop[len] = '\0';
3037 node = prom_finddevice(prop);
3038 } else
3039 node = 0;
3040 }
3041
David S. Millera02079c2007-02-28 17:02:45 -08003042 dp = pci_device_to_OF_node(pdev);
3043 if (node == dp->node) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003044 struct fb_var_screeninfo *var = &default_var;
3045 unsigned int N, P, Q, M, T, R;
3046 u32 v_total, h_total;
3047 struct crtc crtc;
3048 u8 pll_regs[16];
3049 u8 clock_cntl;
3050
3051 crtc.vxres = prom_getintdefault(node, "width", 1024);
3052 crtc.vyres = prom_getintdefault(node, "height", 768);
3053 var->bits_per_pixel = prom_getintdefault(node, "depth", 8);
3054 var->xoffset = var->yoffset = 0;
3055 crtc.h_tot_disp = aty_ld_le32(CRTC_H_TOTAL_DISP, par);
3056 crtc.h_sync_strt_wid = aty_ld_le32(CRTC_H_SYNC_STRT_WID, par);
3057 crtc.v_tot_disp = aty_ld_le32(CRTC_V_TOTAL_DISP, par);
3058 crtc.v_sync_strt_wid = aty_ld_le32(CRTC_V_SYNC_STRT_WID, par);
3059 crtc.gen_cntl = aty_ld_le32(CRTC_GEN_CNTL, par);
3060 aty_crtc_to_var(&crtc, var);
3061
3062 h_total = var->xres + var->right_margin + var->hsync_len + var->left_margin;
3063 v_total = var->yres + var->lower_margin + var->vsync_len + var->upper_margin;
3064
3065 /*
3066 * Read the PLL to figure actual Refresh Rate.
3067 */
3068 clock_cntl = aty_ld_8(CLOCK_CNTL, par);
3069 /* DPRINTK("CLOCK_CNTL %02x\n", clock_cntl); */
3070 for (i = 0; i < 16; i++)
3071 pll_regs[i] = aty_ld_pll_ct(i, par);
3072
3073 /*
3074 * PLL Reference Divider M:
3075 */
3076 M = pll_regs[2];
3077
3078 /*
3079 * PLL Feedback Divider N (Dependant on CLOCK_CNTL):
3080 */
3081 N = pll_regs[7 + (clock_cntl & 3)];
3082
3083 /*
3084 * PLL Post Divider P (Dependant on CLOCK_CNTL):
3085 */
3086 P = 1 << (pll_regs[6] >> ((clock_cntl & 3) << 1));
3087
3088 /*
3089 * PLL Divider Q:
3090 */
3091 Q = N / P;
3092
3093 /*
3094 * Target Frequency:
3095 *
3096 * T * M
3097 * Q = -------
3098 * 2 * R
3099 *
3100 * where R is XTALIN (= 14318 or 29498 kHz).
3101 */
3102 if (IS_XL(pdev->device))
3103 R = 29498;
3104 else
3105 R = 14318;
3106
3107 T = 2 * Q * R / M;
3108
3109 default_var.pixclock = 1000000000 / T;
3110 }
3111
3112 return 0;
3113}
3114
3115#else /* __sparc__ */
3116
3117#ifdef __i386__
3118#ifdef CONFIG_FB_ATY_GENERIC_LCD
Ville Syrjala5850e0c2006-12-08 02:40:42 -08003119static void __devinit aty_init_lcd(struct atyfb_par *par, u32 bios_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003120{
3121 u32 driv_inf_tab, sig;
3122 u16 lcd_ofs;
3123
3124 /* To support an LCD panel, we should know it's dimensions and
3125 * it's desired pixel clock.
3126 * There are two ways to do it:
3127 * - Check the startup video mode and calculate the panel
3128 * size from it. This is unreliable.
3129 * - Read it from the driver information table in the video BIOS.
3130 */
3131 /* Address of driver information table is at offset 0x78. */
3132 driv_inf_tab = bios_base + *((u16 *)(bios_base+0x78));
3133
3134 /* Check for the driver information table signature. */
3135 sig = (*(u32 *)driv_inf_tab);
3136 if ((sig == 0x54504c24) || /* Rage LT pro */
3137 (sig == 0x544d5224) || /* Rage mobility */
3138 (sig == 0x54435824) || /* Rage XC */
3139 (sig == 0x544c5824)) { /* Rage XL */
3140 PRINTKI("BIOS contains driver information table.\n");
3141 lcd_ofs = (*(u16 *)(driv_inf_tab + 10));
3142 par->lcd_table = 0;
3143 if (lcd_ofs != 0) {
3144 par->lcd_table = bios_base + lcd_ofs;
3145 }
3146 }
3147
3148 if (par->lcd_table != 0) {
3149 char model[24];
3150 char strbuf[16];
3151 char refresh_rates_buf[100];
3152 int id, tech, f, i, m, default_refresh_rate;
3153 char *txtcolour;
3154 char *txtmonitor;
3155 char *txtdual;
3156 char *txtformat;
3157 u16 width, height, panel_type, refresh_rates;
3158 u16 *lcdmodeptr;
3159 u32 format;
3160 u8 lcd_refresh_rates[16] = {50,56,60,67,70,72,75,76,85,90,100,120,140,150,160,200};
3161 /* The most important information is the panel size at
3162 * offset 25 and 27, but there's some other nice information
3163 * which we print to the screen.
3164 */
3165 id = *(u8 *)par->lcd_table;
3166 strncpy(model,(char *)par->lcd_table+1,24);
3167 model[23]=0;
3168
3169 width = par->lcd_width = *(u16 *)(par->lcd_table+25);
3170 height = par->lcd_height = *(u16 *)(par->lcd_table+27);
3171 panel_type = *(u16 *)(par->lcd_table+29);
3172 if (panel_type & 1)
3173 txtcolour = "colour";
3174 else
3175 txtcolour = "monochrome";
3176 if (panel_type & 2)
3177 txtdual = "dual (split) ";
3178 else
3179 txtdual = "";
3180 tech = (panel_type>>2) & 63;
3181 switch (tech) {
3182 case 0:
3183 txtmonitor = "passive matrix";
3184 break;
3185 case 1:
3186 txtmonitor = "active matrix";
3187 break;
3188 case 2:
3189 txtmonitor = "active addressed STN";
3190 break;
3191 case 3:
3192 txtmonitor = "EL";
3193 break;
3194 case 4:
3195 txtmonitor = "plasma";
3196 break;
3197 default:
3198 txtmonitor = "unknown";
3199 }
3200 format = *(u32 *)(par->lcd_table+57);
3201 if (tech == 0 || tech == 2) {
3202 switch (format & 7) {
3203 case 0:
3204 txtformat = "12 bit interface";
3205 break;
3206 case 1:
3207 txtformat = "16 bit interface";
3208 break;
3209 case 2:
3210 txtformat = "24 bit interface";
3211 break;
3212 default:
3213 txtformat = "unkown format";
3214 }
3215 } else {
3216 switch (format & 7) {
3217 case 0:
3218 txtformat = "8 colours";
3219 break;
3220 case 1:
3221 txtformat = "512 colours";
3222 break;
3223 case 2:
3224 txtformat = "4096 colours";
3225 break;
3226 case 4:
3227 txtformat = "262144 colours (LT mode)";
3228 break;
3229 case 5:
3230 txtformat = "16777216 colours";
3231 break;
3232 case 6:
3233 txtformat = "262144 colours (FDPI-2 mode)";
3234 break;
3235 default:
3236 txtformat = "unkown format";
3237 }
3238 }
3239 PRINTKI("%s%s %s monitor detected: %s\n",
3240 txtdual ,txtcolour, txtmonitor, model);
3241 PRINTKI(" id=%d, %dx%d pixels, %s\n",
3242 id, width, height, txtformat);
3243 refresh_rates_buf[0] = 0;
3244 refresh_rates = *(u16 *)(par->lcd_table+62);
3245 m = 1;
3246 f = 0;
3247 for (i=0;i<16;i++) {
3248 if (refresh_rates & m) {
3249 if (f == 0) {
3250 sprintf(strbuf, "%d", lcd_refresh_rates[i]);
3251 f++;
3252 } else {
3253 sprintf(strbuf, ",%d", lcd_refresh_rates[i]);
3254 }
3255 strcat(refresh_rates_buf,strbuf);
3256 }
3257 m = m << 1;
3258 }
3259 default_refresh_rate = (*(u8 *)(par->lcd_table+61) & 0xf0) >> 4;
3260 PRINTKI(" supports refresh rates [%s], default %d Hz\n",
3261 refresh_rates_buf, lcd_refresh_rates[default_refresh_rate]);
3262 par->lcd_refreshrate = lcd_refresh_rates[default_refresh_rate];
3263 /* We now need to determine the crtc parameters for the
Ville Syrjäläcd4617b2006-01-09 20:53:21 -08003264 * LCD monitor. This is tricky, because they are not stored
Linus Torvalds1da177e2005-04-16 15:20:36 -07003265 * individually in the BIOS. Instead, the BIOS contains a
3266 * table of display modes that work for this monitor.
3267 *
3268 * The idea is that we search for a mode of the same dimensions
Ville Syrjäläcd4617b2006-01-09 20:53:21 -08003269 * as the dimensions of the LCD monitor. Say our LCD monitor
Linus Torvalds1da177e2005-04-16 15:20:36 -07003270 * is 800x600 pixels, we search for a 800x600 monitor.
3271 * The CRTC parameters we find here are the ones that we need
Ville Syrjäläcd4617b2006-01-09 20:53:21 -08003272 * to use to simulate other resolutions on the LCD screen.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003273 */
3274 lcdmodeptr = (u16 *)(par->lcd_table + 64);
3275 while (*lcdmodeptr != 0) {
3276 u32 modeptr;
3277 u16 mwidth, mheight, lcd_hsync_start, lcd_vsync_start;
3278 modeptr = bios_base + *lcdmodeptr;
3279
3280 mwidth = *((u16 *)(modeptr+0));
3281 mheight = *((u16 *)(modeptr+2));
3282
3283 if (mwidth == width && mheight == height) {
3284 par->lcd_pixclock = 100000000 / *((u16 *)(modeptr+9));
3285 par->lcd_htotal = *((u16 *)(modeptr+17)) & 511;
3286 par->lcd_hdisp = *((u16 *)(modeptr+19)) & 511;
3287 lcd_hsync_start = *((u16 *)(modeptr+21)) & 511;
3288 par->lcd_hsync_dly = (*((u16 *)(modeptr+21)) >> 9) & 7;
3289 par->lcd_hsync_len = *((u8 *)(modeptr+23)) & 63;
3290
3291 par->lcd_vtotal = *((u16 *)(modeptr+24)) & 2047;
3292 par->lcd_vdisp = *((u16 *)(modeptr+26)) & 2047;
3293 lcd_vsync_start = *((u16 *)(modeptr+28)) & 2047;
3294 par->lcd_vsync_len = (*((u16 *)(modeptr+28)) >> 11) & 31;
3295
3296 par->lcd_htotal = (par->lcd_htotal + 1) * 8;
3297 par->lcd_hdisp = (par->lcd_hdisp + 1) * 8;
3298 lcd_hsync_start = (lcd_hsync_start + 1) * 8;
3299 par->lcd_hsync_len = par->lcd_hsync_len * 8;
3300
3301 par->lcd_vtotal++;
3302 par->lcd_vdisp++;
3303 lcd_vsync_start++;
3304
3305 par->lcd_right_margin = lcd_hsync_start - par->lcd_hdisp;
3306 par->lcd_lower_margin = lcd_vsync_start - par->lcd_vdisp;
3307 par->lcd_hblank_len = par->lcd_htotal - par->lcd_hdisp;
3308 par->lcd_vblank_len = par->lcd_vtotal - par->lcd_vdisp;
3309 break;
3310 }
3311
3312 lcdmodeptr++;
3313 }
3314 if (*lcdmodeptr == 0) {
3315 PRINTKE("LCD monitor CRTC parameters not found!!!\n");
3316 /* To do: Switch to CRT if possible. */
3317 } else {
3318 PRINTKI(" LCD CRTC parameters: %d.%d %d %d %d %d %d %d %d %d\n",
3319 1000000 / par->lcd_pixclock, 1000000 % par->lcd_pixclock,
3320 par->lcd_hdisp,
3321 par->lcd_hdisp + par->lcd_right_margin,
3322 par->lcd_hdisp + par->lcd_right_margin
3323 + par->lcd_hsync_dly + par->lcd_hsync_len,
3324 par->lcd_htotal,
3325 par->lcd_vdisp,
3326 par->lcd_vdisp + par->lcd_lower_margin,
3327 par->lcd_vdisp + par->lcd_lower_margin + par->lcd_vsync_len,
3328 par->lcd_vtotal);
3329 PRINTKI(" : %d %d %d %d %d %d %d %d %d\n",
3330 par->lcd_pixclock,
3331 par->lcd_hblank_len - (par->lcd_right_margin +
3332 par->lcd_hsync_dly + par->lcd_hsync_len),
3333 par->lcd_hdisp,
3334 par->lcd_right_margin,
3335 par->lcd_hsync_len,
3336 par->lcd_vblank_len - (par->lcd_lower_margin + par->lcd_vsync_len),
3337 par->lcd_vdisp,
3338 par->lcd_lower_margin,
3339 par->lcd_vsync_len);
3340 }
3341 }
3342}
3343#endif /* CONFIG_FB_ATY_GENERIC_LCD */
3344
3345static int __devinit init_from_bios(struct atyfb_par *par)
3346{
3347 u32 bios_base, rom_addr;
3348 int ret;
3349
3350 rom_addr = 0xc0000 + ((aty_ld_le32(SCRATCH_REG1, par) & 0x7f) << 11);
3351 bios_base = (unsigned long)ioremap(rom_addr, 0x10000);
3352
3353 /* The BIOS starts with 0xaa55. */
3354 if (*((u16 *)bios_base) == 0xaa55) {
3355
3356 u8 *bios_ptr;
3357 u16 rom_table_offset, freq_table_offset;
3358 PLL_BLOCK_MACH64 pll_block;
3359
3360 PRINTKI("Mach64 BIOS is located at %x, mapped at %x.\n", rom_addr, bios_base);
3361
3362 /* check for frequncy table */
3363 bios_ptr = (u8*)bios_base;
3364 rom_table_offset = (u16)(bios_ptr[0x48] | (bios_ptr[0x49] << 8));
3365 freq_table_offset = bios_ptr[rom_table_offset + 16] | (bios_ptr[rom_table_offset + 17] << 8);
3366 memcpy(&pll_block, bios_ptr + freq_table_offset, sizeof(PLL_BLOCK_MACH64));
3367
3368 PRINTKI("BIOS frequency table:\n");
3369 PRINTKI("PCLK_min_freq %d, PCLK_max_freq %d, ref_freq %d, ref_divider %d\n",
3370 pll_block.PCLK_min_freq, pll_block.PCLK_max_freq,
3371 pll_block.ref_freq, pll_block.ref_divider);
3372 PRINTKI("MCLK_pwd %d, MCLK_max_freq %d, XCLK_max_freq %d, SCLK_freq %d\n",
3373 pll_block.MCLK_pwd, pll_block.MCLK_max_freq,
3374 pll_block.XCLK_max_freq, pll_block.SCLK_freq);
3375
3376 par->pll_limits.pll_min = pll_block.PCLK_min_freq/100;
3377 par->pll_limits.pll_max = pll_block.PCLK_max_freq/100;
3378 par->pll_limits.ref_clk = pll_block.ref_freq/100;
3379 par->pll_limits.ref_div = pll_block.ref_divider;
3380 par->pll_limits.sclk = pll_block.SCLK_freq/100;
3381 par->pll_limits.mclk = pll_block.MCLK_max_freq/100;
3382 par->pll_limits.mclk_pm = pll_block.MCLK_pwd/100;
3383 par->pll_limits.xclk = pll_block.XCLK_max_freq/100;
3384#ifdef CONFIG_FB_ATY_GENERIC_LCD
3385 aty_init_lcd(par, bios_base);
3386#endif
3387 ret = 0;
3388 } else {
3389 PRINTKE("no BIOS frequency table found, use parameters\n");
3390 ret = -ENXIO;
3391 }
3392 iounmap((void* __iomem )bios_base);
3393
3394 return ret;
3395}
3396#endif /* __i386__ */
3397
3398static int __devinit atyfb_setup_generic(struct pci_dev *pdev, struct fb_info *info, unsigned long addr)
3399{
3400 struct atyfb_par *par = info->par;
3401 u16 tmp;
3402 unsigned long raddr;
3403 struct resource *rrp;
3404 int ret = 0;
3405
3406 raddr = addr + 0x7ff000UL;
3407 rrp = &pdev->resource[2];
3408 if ((rrp->flags & IORESOURCE_MEM) && request_mem_region(rrp->start, rrp->end - rrp->start + 1, "atyfb")) {
3409 par->aux_start = rrp->start;
3410 par->aux_size = rrp->end - rrp->start + 1;
3411 raddr = rrp->start;
3412 PRINTKI("using auxiliary register aperture\n");
3413 }
3414
3415 info->fix.mmio_start = raddr;
3416 par->ati_regbase = ioremap(info->fix.mmio_start, 0x1000);
3417 if (par->ati_regbase == 0)
3418 return -ENOMEM;
3419
3420 info->fix.mmio_start += par->aux_start ? 0x400 : 0xc00;
3421 par->ati_regbase += par->aux_start ? 0x400 : 0xc00;
3422
3423 /*
3424 * Enable memory-space accesses using config-space
3425 * command register.
3426 */
3427 pci_read_config_word(pdev, PCI_COMMAND, &tmp);
3428 if (!(tmp & PCI_COMMAND_MEMORY)) {
3429 tmp |= PCI_COMMAND_MEMORY;
3430 pci_write_config_word(pdev, PCI_COMMAND, tmp);
3431 }
3432#ifdef __BIG_ENDIAN
3433 /* Use the big-endian aperture */
3434 addr += 0x800000;
3435#endif
3436
3437 /* Map in frame buffer */
3438 info->fix.smem_start = addr;
3439 info->screen_base = ioremap(addr, 0x800000);
3440 if (info->screen_base == NULL) {
3441 ret = -ENOMEM;
3442 goto atyfb_setup_generic_fail;
3443 }
3444
3445 if((ret = correct_chipset(par)))
3446 goto atyfb_setup_generic_fail;
3447#ifdef __i386__
3448 if((ret = init_from_bios(par)))
3449 goto atyfb_setup_generic_fail;
3450#endif
3451 if (!(aty_ld_le32(CRTC_GEN_CNTL, par) & CRTC_EXT_DISP_EN))
3452 par->clk_wr_offset = (inb(R_GENMO) & 0x0CU) >> 2;
3453 else
3454 par->clk_wr_offset = aty_ld_8(CLOCK_CNTL, par) & 0x03U;
3455
3456 /* according to ATI, we should use clock 3 for acelerated mode */
3457 par->clk_wr_offset = 3;
3458
3459 return 0;
3460
3461atyfb_setup_generic_fail:
3462 iounmap(par->ati_regbase);
3463 par->ati_regbase = NULL;
Amol Ladb2a85ae2006-12-08 02:40:14 -08003464 if (info->screen_base) {
3465 iounmap(info->screen_base);
3466 info->screen_base = NULL;
3467 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003468 return ret;
3469}
3470
3471#endif /* !__sparc__ */
3472
3473static int __devinit atyfb_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
3474{
3475 unsigned long addr, res_start, res_size;
3476 struct fb_info *info;
3477 struct resource *rp;
3478 struct atyfb_par *par;
3479 int i, rc = -ENOMEM;
3480
Adrian Bunk9ec85c02006-04-10 22:55:45 -07003481 for (i = ARRAY_SIZE(aty_chips) - 1; i >= 0; i--)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003482 if (pdev->device == aty_chips[i].pci_id)
3483 break;
3484
3485 if (i < 0)
3486 return -ENODEV;
3487
3488 /* Enable device in PCI config */
3489 if (pci_enable_device(pdev)) {
3490 PRINTKE("Cannot enable PCI device\n");
3491 return -ENXIO;
3492 }
3493
3494 /* Find which resource to use */
3495 rp = &pdev->resource[0];
3496 if (rp->flags & IORESOURCE_IO)
3497 rp = &pdev->resource[1];
3498 addr = rp->start;
3499 if (!addr)
3500 return -ENXIO;
3501
3502 /* Reserve space */
3503 res_start = rp->start;
3504 res_size = rp->end - rp->start + 1;
3505 if (!request_mem_region (res_start, res_size, "atyfb"))
3506 return -EBUSY;
3507
3508 /* Allocate framebuffer */
3509 info = framebuffer_alloc(sizeof(struct atyfb_par), &pdev->dev);
3510 if (!info) {
3511 PRINTKE("atyfb_pci_probe() can't alloc fb_info\n");
3512 return -ENOMEM;
3513 }
3514 par = info->par;
3515 info->fix = atyfb_fix;
3516 info->device = &pdev->dev;
3517 par->pci_id = aty_chips[i].pci_id;
3518 par->res_start = res_start;
3519 par->res_size = res_size;
3520 par->irq = pdev->irq;
Michael Hanselmann5474c122006-06-25 05:47:08 -07003521 par->pdev = pdev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003522
3523 /* Setup "info" structure */
3524#ifdef __sparc__
3525 rc = atyfb_setup_sparc(pdev, info, addr);
3526#else
3527 rc = atyfb_setup_generic(pdev, info, addr);
3528#endif
3529 if (rc)
3530 goto err_release_mem;
3531
3532 pci_set_drvdata(pdev, info);
3533
3534 /* Init chip & register framebuffer */
Ville Syrjala044aaa32006-12-08 02:40:41 -08003535 if (aty_init(info))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003536 goto err_release_io;
3537
3538#ifdef __sparc__
3539 if (!prom_palette)
3540 prom_palette = atyfb_palette;
3541
3542 /*
3543 * Add /dev/fb mmap values.
3544 */
3545 par->mmap_map[0].voff = 0x8000000000000000UL;
3546 par->mmap_map[0].poff = (unsigned long) info->screen_base & PAGE_MASK;
3547 par->mmap_map[0].size = info->fix.smem_len;
3548 par->mmap_map[0].prot_mask = _PAGE_CACHE;
3549 par->mmap_map[0].prot_flag = _PAGE_E;
3550 par->mmap_map[1].voff = par->mmap_map[0].voff + info->fix.smem_len;
3551 par->mmap_map[1].poff = (long)par->ati_regbase & PAGE_MASK;
3552 par->mmap_map[1].size = PAGE_SIZE;
3553 par->mmap_map[1].prot_mask = _PAGE_CACHE;
3554 par->mmap_map[1].prot_flag = _PAGE_E;
3555#endif /* __sparc__ */
3556
3557 return 0;
3558
3559err_release_io:
3560#ifdef __sparc__
3561 kfree(par->mmap_map);
3562#else
3563 if (par->ati_regbase)
3564 iounmap(par->ati_regbase);
3565 if (info->screen_base)
3566 iounmap(info->screen_base);
3567#endif
3568err_release_mem:
3569 if (par->aux_start)
3570 release_mem_region(par->aux_start, par->aux_size);
3571
3572 release_mem_region(par->res_start, par->res_size);
3573 framebuffer_release(info);
3574
3575 return rc;
3576}
3577
3578#endif /* CONFIG_PCI */
3579
3580#ifdef CONFIG_ATARI
3581
Ville Syrjala5850e0c2006-12-08 02:40:42 -08003582static int __init atyfb_atari_probe(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003583{
Al Virocef46b12006-01-12 01:06:13 -08003584 struct atyfb_par *par;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003585 struct fb_info *info;
3586 int m64_num;
3587 u32 clock_r;
Ville Syrjala4ec3fd72006-12-08 02:40:44 -08003588 int num_found = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003589
3590 for (m64_num = 0; m64_num < mach64_count; m64_num++) {
3591 if (!phys_vmembase[m64_num] || !phys_size[m64_num] ||
3592 !phys_guiregbase[m64_num]) {
3593 PRINTKI("phys_*[%d] parameters not set => returning early. \n", m64_num);
3594 continue;
3595 }
3596
3597 info = framebuffer_alloc(sizeof(struct atyfb_par), NULL);
3598 if (!info) {
3599 PRINTKE("atyfb_atari_probe() can't alloc fb_info\n");
3600 return -ENOMEM;
3601 }
3602 par = info->par;
3603
3604 info->fix = atyfb_fix;
3605
3606 par->irq = (unsigned int) -1; /* something invalid */
3607
3608 /*
3609 * Map the video memory (physical address given) to somewhere in the
3610 * kernel address space.
3611 */
3612 info->screen_base = ioremap(phys_vmembase[m64_num], phys_size[m64_num]);
3613 info->fix.smem_start = (unsigned long)info->screen_base; /* Fake! */
3614 par->ati_regbase = ioremap(phys_guiregbase[m64_num], 0x10000) +
3615 0xFC00ul;
3616 info->fix.mmio_start = (unsigned long)par->ati_regbase; /* Fake! */
3617
3618 aty_st_le32(CLOCK_CNTL, 0x12345678, par);
3619 clock_r = aty_ld_le32(CLOCK_CNTL, par);
3620
3621 switch (clock_r & 0x003F) {
3622 case 0x12:
3623 par->clk_wr_offset = 3; /* */
3624 break;
3625 case 0x34:
3626 par->clk_wr_offset = 2; /* Medusa ST-IO ISA Adapter etc. */
3627 break;
3628 case 0x16:
3629 par->clk_wr_offset = 1; /* */
3630 break;
3631 case 0x38:
3632 par->clk_wr_offset = 0; /* Panther 1 ISA Adapter (Gerald) */
3633 break;
3634 }
3635
Ville Syrjala4ec3fd72006-12-08 02:40:44 -08003636 /* Fake pci_id for correct_chipset() */
3637 switch (aty_ld_le32(CONFIG_CHIP_ID, par) & CFG_CHIP_TYPE) {
3638 case 0x00d7:
3639 par->pci_id = PCI_CHIP_MACH64GX;
3640 break;
3641 case 0x0057:
3642 par->pci_id = PCI_CHIP_MACH64CX;
3643 break;
3644 default:
3645 break;
3646 }
3647
3648 if (correct_chipset(par) || aty_init(info)) {
3649 iounmap(info->screen_base);
3650 iounmap(par->ati_regbase);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003651 framebuffer_release(info);
Ville Syrjala4ec3fd72006-12-08 02:40:44 -08003652 } else {
3653 num_found++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003654 }
3655 }
Ville Syrjala4ec3fd72006-12-08 02:40:44 -08003656
3657 return num_found ? 0 : -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003658}
3659
3660#endif /* CONFIG_ATARI */
3661
Ville Syrjalac98959f2006-12-08 02:40:39 -08003662#ifdef CONFIG_PCI
3663
Linus Torvalds1da177e2005-04-16 15:20:36 -07003664static void __devexit atyfb_remove(struct fb_info *info)
3665{
3666 struct atyfb_par *par = (struct atyfb_par *) info->par;
3667
3668 /* restore video mode */
3669 aty_set_crtc(par, &saved_crtc);
3670 par->pll_ops->set_pll(info, &saved_pll);
3671
Richard Purdie37ce69a2007-02-10 14:10:33 +00003672 unregister_framebuffer(info);
3673
Michael Hanselmann5474c122006-06-25 05:47:08 -07003674#ifdef CONFIG_FB_ATY_BACKLIGHT
3675 if (M64_HAS(MOBIL_BUS))
Richard Purdie37ce69a2007-02-10 14:10:33 +00003676 aty_bl_exit(info->bl_dev);
Michael Hanselmann5474c122006-06-25 05:47:08 -07003677#endif
3678
Linus Torvalds1da177e2005-04-16 15:20:36 -07003679#ifdef CONFIG_MTRR
3680 if (par->mtrr_reg >= 0) {
3681 mtrr_del(par->mtrr_reg, 0, 0);
3682 par->mtrr_reg = -1;
3683 }
3684 if (par->mtrr_aper >= 0) {
3685 mtrr_del(par->mtrr_aper, 0, 0);
3686 par->mtrr_aper = -1;
3687 }
3688#endif
3689#ifndef __sparc__
3690 if (par->ati_regbase)
3691 iounmap(par->ati_regbase);
3692 if (info->screen_base)
3693 iounmap(info->screen_base);
3694#ifdef __BIG_ENDIAN
3695 if (info->sprite.addr)
3696 iounmap(info->sprite.addr);
3697#endif
3698#endif
3699#ifdef __sparc__
3700 kfree(par->mmap_map);
3701#endif
3702 if (par->aux_start)
3703 release_mem_region(par->aux_start, par->aux_size);
3704
3705 if (par->res_start)
3706 release_mem_region(par->res_start, par->res_size);
3707
3708 framebuffer_release(info);
3709}
3710
Linus Torvalds1da177e2005-04-16 15:20:36 -07003711
3712static void __devexit atyfb_pci_remove(struct pci_dev *pdev)
3713{
3714 struct fb_info *info = pci_get_drvdata(pdev);
3715
3716 atyfb_remove(info);
3717}
3718
3719/*
3720 * This driver uses its own matching table. That will be more difficult
3721 * to fix, so for now, we just match against any ATI ID and let the
3722 * probe() function find out what's up. That also mean we don't have
3723 * a module ID table though.
3724 */
3725static struct pci_device_id atyfb_pci_tbl[] = {
3726 { PCI_VENDOR_ID_ATI, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
3727 PCI_BASE_CLASS_DISPLAY << 16, 0xff0000, 0 },
3728 { 0, }
3729};
3730
3731static struct pci_driver atyfb_driver = {
3732 .name = "atyfb",
3733 .id_table = atyfb_pci_tbl,
3734 .probe = atyfb_pci_probe,
3735 .remove = __devexit_p(atyfb_pci_remove),
3736#ifdef CONFIG_PM
3737 .suspend = atyfb_pci_suspend,
3738 .resume = atyfb_pci_resume,
3739#endif /* CONFIG_PM */
3740};
3741
3742#endif /* CONFIG_PCI */
3743
3744#ifndef MODULE
Ville Syrjala5850e0c2006-12-08 02:40:42 -08003745static int __init atyfb_setup(char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003746{
3747 char *this_opt;
3748
3749 if (!options || !*options)
3750 return 0;
3751
3752 while ((this_opt = strsep(&options, ",")) != NULL) {
3753 if (!strncmp(this_opt, "noaccel", 7)) {
3754 noaccel = 1;
3755#ifdef CONFIG_MTRR
3756 } else if (!strncmp(this_opt, "nomtrr", 6)) {
3757 nomtrr = 1;
3758#endif
3759 } else if (!strncmp(this_opt, "vram:", 5))
3760 vram = simple_strtoul(this_opt + 5, NULL, 0);
3761 else if (!strncmp(this_opt, "pll:", 4))
3762 pll = simple_strtoul(this_opt + 4, NULL, 0);
3763 else if (!strncmp(this_opt, "mclk:", 5))
3764 mclk = simple_strtoul(this_opt + 5, NULL, 0);
3765 else if (!strncmp(this_opt, "xclk:", 5))
3766 xclk = simple_strtoul(this_opt+5, NULL, 0);
3767 else if (!strncmp(this_opt, "comp_sync:", 10))
3768 comp_sync = simple_strtoul(this_opt+10, NULL, 0);
Richard Purdie202d4e62007-03-03 17:43:52 +00003769 else if (!strncmp(this_opt, "backlight:", 10))
3770 backlight = simple_strtoul(this_opt+10, NULL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003771#ifdef CONFIG_PPC
3772 else if (!strncmp(this_opt, "vmode:", 6)) {
3773 unsigned int vmode =
3774 simple_strtoul(this_opt + 6, NULL, 0);
3775 if (vmode > 0 && vmode <= VMODE_MAX)
3776 default_vmode = vmode;
3777 } else if (!strncmp(this_opt, "cmode:", 6)) {
3778 unsigned int cmode =
3779 simple_strtoul(this_opt + 6, NULL, 0);
3780 switch (cmode) {
3781 case 0:
3782 case 8:
3783 default_cmode = CMODE_8;
3784 break;
3785 case 15:
3786 case 16:
3787 default_cmode = CMODE_16;
3788 break;
3789 case 24:
3790 case 32:
3791 default_cmode = CMODE_32;
3792 break;
3793 }
3794 }
3795#endif
3796#ifdef CONFIG_ATARI
3797 /*
3798 * Why do we need this silly Mach64 argument?
3799 * We are already here because of mach64= so its redundant.
3800 */
3801 else if (MACH_IS_ATARI
3802 && (!strncmp(this_opt, "Mach64:", 7))) {
3803 static unsigned char m64_num;
3804 static char mach64_str[80];
3805 strlcpy(mach64_str, this_opt + 7, sizeof(mach64_str));
3806 if (!store_video_par(mach64_str, m64_num)) {
3807 m64_num++;
3808 mach64_count = m64_num;
3809 }
3810 }
3811#endif
3812 else
3813 mode = this_opt;
3814 }
3815 return 0;
3816}
3817#endif /* MODULE */
3818
Ville Syrjala5850e0c2006-12-08 02:40:42 -08003819static int __init atyfb_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003820{
Antonino A. Daplasc1cc53b2006-10-03 01:14:51 -07003821 int err1 = 1, err2 = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003822#ifndef MODULE
3823 char *option = NULL;
3824
3825 if (fb_get_options("atyfb", &option))
3826 return -ENODEV;
3827 atyfb_setup(option);
3828#endif
3829
Roman Zippel078517e2006-06-23 02:04:53 -07003830#ifdef CONFIG_PCI
Antonino A. Daplasc1cc53b2006-10-03 01:14:51 -07003831 err1 = pci_register_driver(&atyfb_driver);
Roman Zippel078517e2006-06-23 02:04:53 -07003832#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003833#ifdef CONFIG_ATARI
Antonino A. Daplasc1cc53b2006-10-03 01:14:51 -07003834 err2 = atyfb_atari_probe();
Linus Torvalds1da177e2005-04-16 15:20:36 -07003835#endif
Antonino A. Daplasc1cc53b2006-10-03 01:14:51 -07003836
3837 return (err1 && err2) ? -ENODEV : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003838}
3839
3840static void __exit atyfb_exit(void)
3841{
Roman Zippel078517e2006-06-23 02:04:53 -07003842#ifdef CONFIG_PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003843 pci_unregister_driver(&atyfb_driver);
Roman Zippel078517e2006-06-23 02:04:53 -07003844#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003845}
3846
3847module_init(atyfb_init);
3848module_exit(atyfb_exit);
3849
3850MODULE_DESCRIPTION("FBDev driver for ATI Mach64 cards");
3851MODULE_LICENSE("GPL");
3852module_param(noaccel, bool, 0);
3853MODULE_PARM_DESC(noaccel, "bool: disable acceleration");
3854module_param(vram, int, 0);
3855MODULE_PARM_DESC(vram, "int: override size of video ram");
3856module_param(pll, int, 0);
3857MODULE_PARM_DESC(pll, "int: override video clock");
3858module_param(mclk, int, 0);
3859MODULE_PARM_DESC(mclk, "int: override memory clock");
3860module_param(xclk, int, 0);
3861MODULE_PARM_DESC(xclk, "int: override accelerated engine clock");
3862module_param(comp_sync, int, 0);
3863MODULE_PARM_DESC(comp_sync,
3864 "Set composite sync signal to low (0) or high (1)");
3865module_param(mode, charp, 0);
3866MODULE_PARM_DESC(mode, "Specify resolution as \"<xres>x<yres>[-<bpp>][@<refresh>]\" ");
3867#ifdef CONFIG_MTRR
3868module_param(nomtrr, bool, 0);
3869MODULE_PARM_DESC(nomtrr, "bool: disable use of MTRR registers");
3870#endif