blob: 183225e41d604210d8283df3119caf94f4b3e5c5 [file] [log] [blame]
Sascha Hauer29693242012-03-15 10:04:35 +01001/*
2 * simple driver for PWM (Pulse Width Modulator) controller
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * Derived from pxa PWM driver by eric miao <eric.miao@marvell.com>
9 */
10
11#include <linux/module.h>
12#include <linux/kernel.h>
13#include <linux/platform_device.h>
14#include <linux/slab.h>
15#include <linux/err.h>
16#include <linux/clk.h>
17#include <linux/io.h>
18#include <linux/pwm.h>
Sachin Kamat2a8876c2013-09-27 16:53:23 +053019#include <linux/of.h>
Philipp Zabel479e2e32012-06-25 16:16:25 +020020#include <linux/of_device.h>
Sascha Hauer29693242012-03-15 10:04:35 +010021
Sascha Hauer29693242012-03-15 10:04:35 +010022/* i.MX1 and i.MX21 share the same PWM function block: */
23
24#define MX1_PWMC 0x00 /* PWM Control Register */
25#define MX1_PWMS 0x04 /* PWM Sample Register */
26#define MX1_PWMP 0x08 /* PWM Period Register */
27
Sascha Hauer66ad6a62012-08-28 11:39:25 +020028#define MX1_PWMC_EN (1 << 4)
Sascha Hauer29693242012-03-15 10:04:35 +010029
30/* i.MX27, i.MX31, i.MX35 share the same PWM function block: */
31
32#define MX3_PWMCR 0x00 /* PWM Control Register */
33#define MX3_PWMSAR 0x0C /* PWM Sample Register */
34#define MX3_PWMPR 0x10 /* PWM Period Register */
Liu Yingbd59bdc2014-05-28 18:50:11 +080035#define MX3_PWMCR_PRESCALER(x) ((((x) - 1) & 0xFFF) << 4)
Sascha Hauer29693242012-03-15 10:04:35 +010036#define MX3_PWMCR_DOZEEN (1 << 24)
37#define MX3_PWMCR_WAITEN (1 << 23)
38#define MX3_PWMCR_DBGEN (1 << 22)
39#define MX3_PWMCR_CLKSRC_IPG_HIGH (2 << 16)
40#define MX3_PWMCR_CLKSRC_IPG (1 << 16)
41#define MX3_PWMCR_EN (1 << 0)
42
43struct imx_chip {
Philipp Zabel7b27c162012-06-25 16:15:20 +020044 struct clk *clk_per;
45 struct clk *clk_ipg;
Sascha Hauer29693242012-03-15 10:04:35 +010046
Sascha Hauer29693242012-03-15 10:04:35 +010047 void __iomem *mmio_base;
48
49 struct pwm_chip chip;
Sascha Hauer19e73332012-07-03 17:28:14 +020050
51 int (*config)(struct pwm_chip *chip,
52 struct pwm_device *pwm, int duty_ns, int period_ns);
Sascha Hauer66ad6a62012-08-28 11:39:25 +020053 void (*set_enable)(struct pwm_chip *chip, bool enable);
Sascha Hauer29693242012-03-15 10:04:35 +010054};
55
56#define to_imx_chip(chip) container_of(chip, struct imx_chip, chip)
57
Sascha Hauer19e73332012-07-03 17:28:14 +020058static int imx_pwm_config_v1(struct pwm_chip *chip,
59 struct pwm_device *pwm, int duty_ns, int period_ns)
60{
61 struct imx_chip *imx = to_imx_chip(chip);
62
63 /*
64 * The PWM subsystem allows for exact frequencies. However,
65 * I cannot connect a scope on my device to the PWM line and
66 * thus cannot provide the program the PWM controller
67 * exactly. Instead, I'm relying on the fact that the
68 * Bootloader (u-boot or WinCE+haret) has programmed the PWM
69 * function group already. So I'll just modify the PWM sample
70 * register to follow the ratio of duty_ns vs. period_ns
71 * accordingly.
72 *
73 * This is good enough for programming the brightness of
74 * the LCD backlight.
75 *
76 * The real implementation would divide PERCLK[0] first by
77 * both the prescaler (/1 .. /128) and then by CLKSEL
78 * (/2 .. /16).
79 */
80 u32 max = readl(imx->mmio_base + MX1_PWMP);
81 u32 p = max * duty_ns / period_ns;
82 writel(max - p, imx->mmio_base + MX1_PWMS);
83
84 return 0;
85}
86
Sascha Hauer66ad6a62012-08-28 11:39:25 +020087static void imx_pwm_set_enable_v1(struct pwm_chip *chip, bool enable)
88{
89 struct imx_chip *imx = to_imx_chip(chip);
90 u32 val;
91
92 val = readl(imx->mmio_base + MX1_PWMC);
93
94 if (enable)
95 val |= MX1_PWMC_EN;
96 else
97 val &= ~MX1_PWMC_EN;
98
99 writel(val, imx->mmio_base + MX1_PWMC);
100}
101
Sascha Hauer19e73332012-07-03 17:28:14 +0200102static int imx_pwm_config_v2(struct pwm_chip *chip,
103 struct pwm_device *pwm, int duty_ns, int period_ns)
104{
105 struct imx_chip *imx = to_imx_chip(chip);
106 unsigned long long c;
107 unsigned long period_cycles, duty_cycles, prescale;
108 u32 cr;
109
Philipp Zabel7b27c162012-06-25 16:15:20 +0200110 c = clk_get_rate(imx->clk_per);
Sascha Hauer19e73332012-07-03 17:28:14 +0200111 c = c * period_ns;
112 do_div(c, 1000000000);
113 period_cycles = c;
114
115 prescale = period_cycles / 0x10000 + 1;
116
117 period_cycles /= prescale;
118 c = (unsigned long long)period_cycles * duty_ns;
119 do_div(c, period_ns);
120 duty_cycles = c;
121
122 /*
123 * according to imx pwm RM, the real period value should be
124 * PERIOD value in PWMPR plus 2.
125 */
126 if (period_cycles > 2)
127 period_cycles -= 2;
128 else
129 period_cycles = 0;
130
131 writel(duty_cycles, imx->mmio_base + MX3_PWMSAR);
132 writel(period_cycles, imx->mmio_base + MX3_PWMPR);
133
134 cr = MX3_PWMCR_PRESCALER(prescale) |
135 MX3_PWMCR_DOZEEN | MX3_PWMCR_WAITEN |
Sascha Hauer8d1c24b2012-08-28 12:03:29 +0200136 MX3_PWMCR_DBGEN | MX3_PWMCR_CLKSRC_IPG_HIGH;
Sascha Hauer66ad6a62012-08-28 11:39:25 +0200137
Axel Lin72da70e2013-03-31 22:59:47 +0800138 if (test_bit(PWMF_ENABLED, &pwm->flags))
Sascha Hauer66ad6a62012-08-28 11:39:25 +0200139 cr |= MX3_PWMCR_EN;
Sascha Hauer19e73332012-07-03 17:28:14 +0200140
Sascha Hauer19e73332012-07-03 17:28:14 +0200141 writel(cr, imx->mmio_base + MX3_PWMCR);
142
143 return 0;
144}
145
Sascha Hauer66ad6a62012-08-28 11:39:25 +0200146static void imx_pwm_set_enable_v2(struct pwm_chip *chip, bool enable)
147{
148 struct imx_chip *imx = to_imx_chip(chip);
149 u32 val;
150
151 val = readl(imx->mmio_base + MX3_PWMCR);
152
153 if (enable)
154 val |= MX3_PWMCR_EN;
155 else
156 val &= ~MX3_PWMCR_EN;
157
158 writel(val, imx->mmio_base + MX3_PWMCR);
159}
160
Sascha Hauer29693242012-03-15 10:04:35 +0100161static int imx_pwm_config(struct pwm_chip *chip,
162 struct pwm_device *pwm, int duty_ns, int period_ns)
163{
164 struct imx_chip *imx = to_imx_chip(chip);
Philipp Zabel7b27c162012-06-25 16:15:20 +0200165 int ret;
Sascha Hauer29693242012-03-15 10:04:35 +0100166
Philipp Zabel7b27c162012-06-25 16:15:20 +0200167 ret = clk_prepare_enable(imx->clk_ipg);
168 if (ret)
169 return ret;
170
171 ret = imx->config(chip, pwm, duty_ns, period_ns);
172
173 clk_disable_unprepare(imx->clk_ipg);
174
175 return ret;
Sascha Hauer29693242012-03-15 10:04:35 +0100176}
177
178static int imx_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
179{
180 struct imx_chip *imx = to_imx_chip(chip);
Sascha Hauer140827c2012-08-28 09:12:01 +0200181 int ret;
Sascha Hauer29693242012-03-15 10:04:35 +0100182
Philipp Zabel7b27c162012-06-25 16:15:20 +0200183 ret = clk_prepare_enable(imx->clk_per);
Sascha Hauer140827c2012-08-28 09:12:01 +0200184 if (ret)
185 return ret;
186
Sascha Hauer66ad6a62012-08-28 11:39:25 +0200187 imx->set_enable(chip, true);
188
Sascha Hauer140827c2012-08-28 09:12:01 +0200189 return 0;
Sascha Hauer29693242012-03-15 10:04:35 +0100190}
191
192static void imx_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
193{
194 struct imx_chip *imx = to_imx_chip(chip);
195
Sascha Hauer66ad6a62012-08-28 11:39:25 +0200196 imx->set_enable(chip, false);
Sascha Hauer29693242012-03-15 10:04:35 +0100197
Philipp Zabel7b27c162012-06-25 16:15:20 +0200198 clk_disable_unprepare(imx->clk_per);
Sascha Hauer29693242012-03-15 10:04:35 +0100199}
200
201static struct pwm_ops imx_pwm_ops = {
202 .enable = imx_pwm_enable,
203 .disable = imx_pwm_disable,
204 .config = imx_pwm_config,
205 .owner = THIS_MODULE,
206};
207
Philipp Zabel479e2e32012-06-25 16:16:25 +0200208struct imx_pwm_data {
209 int (*config)(struct pwm_chip *chip,
210 struct pwm_device *pwm, int duty_ns, int period_ns);
211 void (*set_enable)(struct pwm_chip *chip, bool enable);
212};
213
214static struct imx_pwm_data imx_pwm_data_v1 = {
215 .config = imx_pwm_config_v1,
216 .set_enable = imx_pwm_set_enable_v1,
217};
218
219static struct imx_pwm_data imx_pwm_data_v2 = {
220 .config = imx_pwm_config_v2,
221 .set_enable = imx_pwm_set_enable_v2,
222};
223
224static const struct of_device_id imx_pwm_dt_ids[] = {
225 { .compatible = "fsl,imx1-pwm", .data = &imx_pwm_data_v1, },
226 { .compatible = "fsl,imx27-pwm", .data = &imx_pwm_data_v2, },
227 { /* sentinel */ }
228};
229MODULE_DEVICE_TABLE(of, imx_pwm_dt_ids);
230
Bill Pemberton3e9fe832012-11-19 13:23:14 -0500231static int imx_pwm_probe(struct platform_device *pdev)
Sascha Hauer29693242012-03-15 10:04:35 +0100232{
Philipp Zabel479e2e32012-06-25 16:16:25 +0200233 const struct of_device_id *of_id =
234 of_match_device(imx_pwm_dt_ids, &pdev->dev);
Lothar Waßmann983290b2012-12-05 16:34:41 +0100235 const struct imx_pwm_data *data;
Sascha Hauer29693242012-03-15 10:04:35 +0100236 struct imx_chip *imx;
237 struct resource *r;
238 int ret = 0;
239
Philipp Zabel479e2e32012-06-25 16:16:25 +0200240 if (!of_id)
241 return -ENODEV;
242
Axel Lina9970e32012-07-01 08:27:23 +0800243 imx = devm_kzalloc(&pdev->dev, sizeof(*imx), GFP_KERNEL);
Jingoo Han1cbec742014-04-23 18:39:49 +0900244 if (imx == NULL)
Sascha Hauer29693242012-03-15 10:04:35 +0100245 return -ENOMEM;
Sascha Hauer29693242012-03-15 10:04:35 +0100246
Philipp Zabel7b27c162012-06-25 16:15:20 +0200247 imx->clk_per = devm_clk_get(&pdev->dev, "per");
248 if (IS_ERR(imx->clk_per)) {
249 dev_err(&pdev->dev, "getting per clock failed with %ld\n",
250 PTR_ERR(imx->clk_per));
251 return PTR_ERR(imx->clk_per);
252 }
Sascha Hauer29693242012-03-15 10:04:35 +0100253
Philipp Zabel7b27c162012-06-25 16:15:20 +0200254 imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
255 if (IS_ERR(imx->clk_ipg)) {
256 dev_err(&pdev->dev, "getting ipg clock failed with %ld\n",
257 PTR_ERR(imx->clk_ipg));
258 return PTR_ERR(imx->clk_ipg);
259 }
Sascha Hauer29693242012-03-15 10:04:35 +0100260
261 imx->chip.ops = &imx_pwm_ops;
262 imx->chip.dev = &pdev->dev;
263 imx->chip.base = -1;
264 imx->chip.npwm = 1;
Shawn Guo31c4fa32014-05-23 16:41:28 +0800265 imx->chip.can_sleep = true;
Sascha Hauer29693242012-03-15 10:04:35 +0100266
Sascha Hauer29693242012-03-15 10:04:35 +0100267 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding6d4294d2013-01-21 11:09:16 +0100268 imx->mmio_base = devm_ioremap_resource(&pdev->dev, r);
269 if (IS_ERR(imx->mmio_base))
270 return PTR_ERR(imx->mmio_base);
Sascha Hauer29693242012-03-15 10:04:35 +0100271
Philipp Zabel479e2e32012-06-25 16:16:25 +0200272 data = of_id->data;
273 imx->config = data->config;
274 imx->set_enable = data->set_enable;
Sascha Hauer19e73332012-07-03 17:28:14 +0200275
Sascha Hauer29693242012-03-15 10:04:35 +0100276 ret = pwmchip_add(&imx->chip);
277 if (ret < 0)
Axel Lina9970e32012-07-01 08:27:23 +0800278 return ret;
Sascha Hauer29693242012-03-15 10:04:35 +0100279
280 platform_set_drvdata(pdev, imx);
281 return 0;
Sascha Hauer29693242012-03-15 10:04:35 +0100282}
283
Bill Pemberton77f37912012-11-19 13:26:09 -0500284static int imx_pwm_remove(struct platform_device *pdev)
Sascha Hauer29693242012-03-15 10:04:35 +0100285{
286 struct imx_chip *imx;
Sascha Hauer29693242012-03-15 10:04:35 +0100287
288 imx = platform_get_drvdata(pdev);
289 if (imx == NULL)
290 return -ENODEV;
291
Axel Lina9970e32012-07-01 08:27:23 +0800292 return pwmchip_remove(&imx->chip);
Sascha Hauer29693242012-03-15 10:04:35 +0100293}
294
295static struct platform_driver imx_pwm_driver = {
296 .driver = {
Philipp Zabel479e2e32012-06-25 16:16:25 +0200297 .name = "imx-pwm",
Thierry Reding3dd0a902013-06-12 13:18:29 +0200298 .owner = THIS_MODULE,
Sachin Kamatbecbca12013-09-30 08:56:41 +0530299 .of_match_table = imx_pwm_dt_ids,
Sascha Hauer29693242012-03-15 10:04:35 +0100300 },
301 .probe = imx_pwm_probe,
Bill Pembertonfd109112012-11-19 13:21:28 -0500302 .remove = imx_pwm_remove,
Sascha Hauer29693242012-03-15 10:04:35 +0100303};
304
Sascha Hauer208d0382012-08-28 08:27:40 +0200305module_platform_driver(imx_pwm_driver);
Sascha Hauer29693242012-03-15 10:04:35 +0100306
307MODULE_LICENSE("GPL v2");
308MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");