blob: 684ca3a57caa2fabd7cef768f4db29825e30d62e [file] [log] [blame]
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001/*
2 * ALSA SoC TLV320AIC3X codec driver
3 *
Vladimir Barinovd6b52032008-09-29 23:14:11 +04004 * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
Vladimir Barinov44d0a872007-11-14 17:07:17 +01005 * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
6 *
7 * Based on sound/soc/codecs/wm8753.c by Liam Girdwood
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * Notes:
14 * The AIC3X is a driver for a low power stereo audio
Randolph Chung6184f102010-08-20 12:47:53 +080015 * codecs aic31, aic32, aic33, aic3007.
Vladimir Barinov44d0a872007-11-14 17:07:17 +010016 *
17 * It supports full aic33 codec functionality.
Randolph Chung6184f102010-08-20 12:47:53 +080018 * The compatibility with aic32, aic31 and aic3007 is as follows:
19 * aic32/aic3007 | aic31
Vladimir Barinov44d0a872007-11-14 17:07:17 +010020 * ---------------------------------------
21 * MONO_LOUT -> N/A | MONO_LOUT -> N/A
22 * | IN1L -> LINE1L
23 * | IN1R -> LINE1R
24 * | IN2L -> LINE2L
25 * | IN2R -> LINE2R
26 * | MIC3L/R -> N/A
27 * truncated internal functionality in
28 * accordance with documentation
29 * ---------------------------------------
30 *
31 * Hence the machine layer should disable unsupported inputs/outputs by
Liam Girdwooda5302182008-07-07 13:35:17 +010032 * snd_soc_dapm_disable_pin(codec, "MONO_LOUT"), etc.
Vladimir Barinov44d0a872007-11-14 17:07:17 +010033 */
34
35#include <linux/module.h>
36#include <linux/moduleparam.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/pm.h>
40#include <linux/i2c.h>
Jarkko Nikula5193d622010-05-05 13:02:03 +030041#include <linux/gpio.h>
Jarkko Nikula07779fd2010-04-26 15:49:14 +030042#include <linux/regulator/consumer.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010043#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010045#include <sound/core.h>
46#include <sound/pcm.h>
47#include <sound/pcm_params.h>
48#include <sound/soc.h>
49#include <sound/soc-dapm.h>
50#include <sound/initval.h>
Jarkko Nikula7565fc32009-02-09 14:27:07 +020051#include <sound/tlv.h>
Jarkko Nikula5193d622010-05-05 13:02:03 +030052#include <sound/tlv320aic3x.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010053
54#include "tlv320aic3x.h"
55
Jarkko Nikula07779fd2010-04-26 15:49:14 +030056#define AIC3X_NUM_SUPPLIES 4
57static const char *aic3x_supply_names[AIC3X_NUM_SUPPLIES] = {
58 "IOVDD", /* I/O Voltage */
59 "DVDD", /* Digital Core Voltage */
60 "AVDD", /* Analog DAC Voltage */
61 "DRVDD", /* ADC Analog and Output Driver Voltage */
62};
Vladimir Barinov44d0a872007-11-14 17:07:17 +010063
Jarkko Nikula414c73a2010-11-01 14:03:56 +020064static LIST_HEAD(reset_list);
65
Jarkko Nikula5a895f82010-09-20 10:39:13 +030066struct aic3x_priv;
67
68struct aic3x_disable_nb {
69 struct notifier_block nb;
70 struct aic3x_priv *aic3x;
71};
72
Vladimir Barinov44d0a872007-11-14 17:07:17 +010073/* codec private data */
74struct aic3x_priv {
Jarkko Nikula5a895f82010-09-20 10:39:13 +030075 struct snd_soc_codec *codec;
Jarkko Nikula07779fd2010-04-26 15:49:14 +030076 struct regulator_bulk_data supplies[AIC3X_NUM_SUPPLIES];
Jarkko Nikula5a895f82010-09-20 10:39:13 +030077 struct aic3x_disable_nb disable_nb[AIC3X_NUM_SUPPLIES];
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000078 enum snd_soc_control_type control_type;
79 struct aic3x_setup_data *setup;
80 void *control_data;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010081 unsigned int sysclk;
Jarkko Nikula414c73a2010-11-01 14:03:56 +020082 struct list_head list;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010083 int master;
Jarkko Nikula5193d622010-05-05 13:02:03 +030084 int gpio_reset;
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +030085 int power;
Randolph Chung6184f102010-08-20 12:47:53 +080086#define AIC3X_MODEL_3X 0
87#define AIC3X_MODEL_33 1
88#define AIC3X_MODEL_3007 2
89 u16 model;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010090};
91
92/*
93 * AIC3X register cache
94 * We can't read the AIC3X register space when we are
95 * using 2 wire for device control, so we cache them instead.
96 * There is no point in caching the reset register
97 */
98static const u8 aic3x_reg[AIC3X_CACHEREGNUM] = {
99 0x00, 0x00, 0x00, 0x10, /* 0 */
100 0x04, 0x00, 0x00, 0x00, /* 4 */
101 0x00, 0x00, 0x00, 0x01, /* 8 */
102 0x00, 0x00, 0x00, 0x80, /* 12 */
103 0x80, 0xff, 0xff, 0x78, /* 16 */
104 0x78, 0x78, 0x78, 0x78, /* 20 */
105 0x78, 0x00, 0x00, 0xfe, /* 24 */
106 0x00, 0x00, 0xfe, 0x00, /* 28 */
107 0x18, 0x18, 0x00, 0x00, /* 32 */
108 0x00, 0x00, 0x00, 0x00, /* 36 */
109 0x00, 0x00, 0x00, 0x80, /* 40 */
110 0x80, 0x00, 0x00, 0x00, /* 44 */
111 0x00, 0x00, 0x00, 0x04, /* 48 */
112 0x00, 0x00, 0x00, 0x00, /* 52 */
113 0x00, 0x00, 0x04, 0x00, /* 56 */
114 0x00, 0x00, 0x00, 0x00, /* 60 */
115 0x00, 0x04, 0x00, 0x00, /* 64 */
116 0x00, 0x00, 0x00, 0x00, /* 68 */
117 0x04, 0x00, 0x00, 0x00, /* 72 */
118 0x00, 0x00, 0x00, 0x00, /* 76 */
119 0x00, 0x00, 0x00, 0x00, /* 80 */
120 0x00, 0x00, 0x00, 0x00, /* 84 */
121 0x00, 0x00, 0x00, 0x00, /* 88 */
122 0x00, 0x00, 0x00, 0x00, /* 92 */
123 0x00, 0x00, 0x00, 0x00, /* 96 */
124 0x00, 0x00, 0x02, /* 100 */
125};
126
127/*
Jarkko Nikula9900daa2010-09-14 16:59:47 +0300128 * read from the aic3x register space. Only use for this function is if
129 * wanting to read volatile bits from those registers that has both read-only
130 * and read/write bits. All other cases should use snd_soc_read.
Daniel Mack54e7e612008-04-30 16:20:52 +0200131 */
132static int aic3x_read(struct snd_soc_codec *codec, unsigned int reg,
133 u8 *value)
134{
Jarkko Nikula9900daa2010-09-14 16:59:47 +0300135 u8 *cache = codec->reg_cache;
Mark Brown5f345342009-07-05 17:35:28 +0100136
Jarkko Nikula5a895f82010-09-20 10:39:13 +0300137 if (codec->cache_only)
138 return -EINVAL;
Jarkko Nikula9900daa2010-09-14 16:59:47 +0300139 if (reg >= AIC3X_CACHEREGNUM)
140 return -1;
Daniel Mack54e7e612008-04-30 16:20:52 +0200141
Jarkko Nikula9900daa2010-09-14 16:59:47 +0300142 *value = codec->hw_read(codec, reg);
143 cache[reg] = *value;
144
Daniel Mack54e7e612008-04-30 16:20:52 +0200145 return 0;
146}
147
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100148#define SOC_DAPM_SINGLE_AIC3X(xname, reg, shift, mask, invert) \
149{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
150 .info = snd_soc_info_volsw, \
151 .get = snd_soc_dapm_get_volsw, .put = snd_soc_dapm_put_volsw_aic3x, \
152 .private_value = SOC_SINGLE_VALUE(reg, shift, mask, invert) }
153
154/*
155 * All input lines are connected when !0xf and disconnected with 0xf bit field,
156 * so we have to use specific dapm_put call for input mixer
157 */
158static int snd_soc_dapm_put_volsw_aic3x(struct snd_kcontrol *kcontrol,
159 struct snd_ctl_elem_value *ucontrol)
160{
161 struct snd_soc_dapm_widget *widget = snd_kcontrol_chip(kcontrol);
Eero Nurkkala4453dba2009-02-06 12:01:04 +0200162 struct soc_mixer_control *mc =
163 (struct soc_mixer_control *)kcontrol->private_value;
164 unsigned int reg = mc->reg;
165 unsigned int shift = mc->shift;
166 int max = mc->max;
167 unsigned int mask = (1 << fls(max)) - 1;
168 unsigned int invert = mc->invert;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100169 unsigned short val, val_mask;
170 int ret;
171 struct snd_soc_dapm_path *path;
172 int found = 0;
173
174 val = (ucontrol->value.integer.value[0] & mask);
175
176 mask = 0xf;
177 if (val)
178 val = mask;
179
180 if (invert)
181 val = mask - val;
182 val_mask = mask << shift;
183 val = val << shift;
184
185 mutex_lock(&widget->codec->mutex);
186
187 if (snd_soc_test_bits(widget->codec, reg, val_mask, val)) {
188 /* find dapm widget path assoc with kcontrol */
189 list_for_each_entry(path, &widget->codec->dapm_paths, list) {
190 if (path->kcontrol != kcontrol)
191 continue;
192
193 /* found, now check type */
194 found = 1;
195 if (val)
196 /* new connection */
197 path->connect = invert ? 0 : 1;
198 else
199 /* old connection must be powered down */
200 path->connect = invert ? 1 : 0;
201 break;
202 }
203
204 if (found)
Liam Girdwooda5302182008-07-07 13:35:17 +0100205 snd_soc_dapm_sync(widget->codec);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100206 }
207
208 ret = snd_soc_update_bits(widget->codec, reg, val_mask, val);
209
210 mutex_unlock(&widget->codec->mutex);
211 return ret;
212}
213
214static const char *aic3x_left_dac_mux[] = { "DAC_L1", "DAC_L3", "DAC_L2" };
215static const char *aic3x_right_dac_mux[] = { "DAC_R1", "DAC_R3", "DAC_R2" };
216static const char *aic3x_left_hpcom_mux[] =
217 { "differential of HPLOUT", "constant VCM", "single-ended" };
218static const char *aic3x_right_hpcom_mux[] =
219 { "differential of HPROUT", "constant VCM", "single-ended",
220 "differential of HPLCOM", "external feedback" };
221static const char *aic3x_linein_mode_mux[] = { "single-ended", "differential" };
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300222static const char *aic3x_adc_hpf[] =
223 { "Disabled", "0.0045xFs", "0.0125xFs", "0.025xFs" };
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100224
225#define LDAC_ENUM 0
226#define RDAC_ENUM 1
227#define LHPCOM_ENUM 2
228#define RHPCOM_ENUM 3
229#define LINE1L_ENUM 4
230#define LINE1R_ENUM 5
231#define LINE2L_ENUM 6
232#define LINE2R_ENUM 7
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300233#define ADC_HPF_ENUM 8
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100234
235static const struct soc_enum aic3x_enum[] = {
236 SOC_ENUM_SINGLE(DAC_LINE_MUX, 6, 3, aic3x_left_dac_mux),
237 SOC_ENUM_SINGLE(DAC_LINE_MUX, 4, 3, aic3x_right_dac_mux),
238 SOC_ENUM_SINGLE(HPLCOM_CFG, 4, 3, aic3x_left_hpcom_mux),
239 SOC_ENUM_SINGLE(HPRCOM_CFG, 3, 5, aic3x_right_hpcom_mux),
240 SOC_ENUM_SINGLE(LINE1L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
241 SOC_ENUM_SINGLE(LINE1R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
242 SOC_ENUM_SINGLE(LINE2L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
243 SOC_ENUM_SINGLE(LINE2R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300244 SOC_ENUM_DOUBLE(AIC3X_CODEC_DFILT_CTRL, 6, 4, 4, aic3x_adc_hpf),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100245};
246
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200247/*
248 * DAC digital volumes. From -63.5 to 0 dB in 0.5 dB steps
249 */
250static DECLARE_TLV_DB_SCALE(dac_tlv, -6350, 50, 0);
251/* ADC PGA gain volumes. From 0 to 59.5 dB in 0.5 dB steps */
252static DECLARE_TLV_DB_SCALE(adc_tlv, 0, 50, 0);
253/*
254 * Output stage volumes. From -78.3 to 0 dB. Muted below -78.3 dB.
255 * Step size is approximately 0.5 dB over most of the scale but increasing
256 * near the very low levels.
257 * Define dB scale so that it is mostly correct for range about -55 to 0 dB
258 * but having increasing dB difference below that (and where it doesn't count
259 * so much). This setting shows -50 dB (actual is -50.3 dB) for register
260 * value 100 and -58.5 dB (actual is -78.3 dB) for register value 117.
261 */
262static DECLARE_TLV_DB_SCALE(output_stage_tlv, -5900, 50, 1);
263
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100264static const struct snd_kcontrol_new aic3x_snd_controls[] = {
265 /* Output */
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200266 SOC_DOUBLE_R_TLV("PCM Playback Volume",
267 LDAC_VOL, RDAC_VOL, 0, 0x7f, 1, dac_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100268
Jarkko Nikula098b1712010-08-27 16:56:50 +0300269 /*
270 * Output controls that map to output mixer switches. Note these are
271 * only for swapped L-to-R and R-to-L routes. See below stereo controls
272 * for direct L-to-L and R-to-R routes.
273 */
274 SOC_SINGLE_TLV("Left Line Mixer Line2R Bypass Volume",
275 LINE2R_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
276 SOC_SINGLE_TLV("Left Line Mixer PGAR Bypass Volume",
277 PGAR_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
278 SOC_SINGLE_TLV("Left Line Mixer DACR1 Playback Volume",
279 DACR1_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
280
281 SOC_SINGLE_TLV("Right Line Mixer Line2L Bypass Volume",
282 LINE2L_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
283 SOC_SINGLE_TLV("Right Line Mixer PGAL Bypass Volume",
284 PGAL_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
285 SOC_SINGLE_TLV("Right Line Mixer DACL1 Playback Volume",
286 DACL1_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
287
288 SOC_SINGLE_TLV("Left HP Mixer Line2R Bypass Volume",
289 LINE2R_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
290 SOC_SINGLE_TLV("Left HP Mixer PGAR Bypass Volume",
291 PGAR_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
292 SOC_SINGLE_TLV("Left HP Mixer DACR1 Playback Volume",
293 DACR1_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
294
295 SOC_SINGLE_TLV("Right HP Mixer Line2L Bypass Volume",
296 LINE2L_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
297 SOC_SINGLE_TLV("Right HP Mixer PGAL Bypass Volume",
298 PGAL_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
299 SOC_SINGLE_TLV("Right HP Mixer DACL1 Playback Volume",
300 DACL1_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
301
302 SOC_SINGLE_TLV("Left HPCOM Mixer Line2R Bypass Volume",
303 LINE2R_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
304 SOC_SINGLE_TLV("Left HPCOM Mixer PGAR Bypass Volume",
305 PGAR_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
306 SOC_SINGLE_TLV("Left HPCOM Mixer DACR1 Playback Volume",
307 DACR1_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
308
309 SOC_SINGLE_TLV("Right HPCOM Mixer Line2L Bypass Volume",
310 LINE2L_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
311 SOC_SINGLE_TLV("Right HPCOM Mixer PGAL Bypass Volume",
312 PGAL_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
313 SOC_SINGLE_TLV("Right HPCOM Mixer DACL1 Playback Volume",
314 DACL1_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
315
316 /* Stereo output controls for direct L-to-L and R-to-R routes */
317 SOC_DOUBLE_R_TLV("Line Line2 Bypass Volume",
318 LINE2L_2_LLOPM_VOL, LINE2R_2_RLOPM_VOL,
319 0, 118, 1, output_stage_tlv),
320 SOC_DOUBLE_R_TLV("Line PGA Bypass Volume",
321 PGAL_2_LLOPM_VOL, PGAR_2_RLOPM_VOL,
322 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200323 SOC_DOUBLE_R_TLV("Line DAC Playback Volume",
324 DACL1_2_LLOPM_VOL, DACR1_2_RLOPM_VOL,
325 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100326
Jarkko Nikula098b1712010-08-27 16:56:50 +0300327 SOC_DOUBLE_R_TLV("Mono Line2 Bypass Volume",
328 LINE2L_2_MONOLOPM_VOL, LINE2R_2_MONOLOPM_VOL,
329 0, 118, 1, output_stage_tlv),
330 SOC_DOUBLE_R_TLV("Mono PGA Bypass Volume",
331 PGAL_2_MONOLOPM_VOL, PGAR_2_MONOLOPM_VOL,
332 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200333 SOC_DOUBLE_R_TLV("Mono DAC Playback Volume",
334 DACL1_2_MONOLOPM_VOL, DACR1_2_MONOLOPM_VOL,
335 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100336
Jarkko Nikula098b1712010-08-27 16:56:50 +0300337 SOC_DOUBLE_R_TLV("HP Line2 Bypass Volume",
338 LINE2L_2_HPLOUT_VOL, LINE2R_2_HPROUT_VOL,
339 0, 118, 1, output_stage_tlv),
340 SOC_DOUBLE_R_TLV("HP PGA Bypass Volume",
341 PGAL_2_HPLOUT_VOL, PGAR_2_HPROUT_VOL,
342 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200343 SOC_DOUBLE_R_TLV("HP DAC Playback Volume",
344 DACL1_2_HPLOUT_VOL, DACR1_2_HPROUT_VOL,
345 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100346
Jarkko Nikula098b1712010-08-27 16:56:50 +0300347 SOC_DOUBLE_R_TLV("HPCOM Line2 Bypass Volume",
348 LINE2L_2_HPLCOM_VOL, LINE2R_2_HPRCOM_VOL,
349 0, 118, 1, output_stage_tlv),
350 SOC_DOUBLE_R_TLV("HPCOM PGA Bypass Volume",
351 PGAL_2_HPLCOM_VOL, PGAR_2_HPRCOM_VOL,
352 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200353 SOC_DOUBLE_R_TLV("HPCOM DAC Playback Volume",
354 DACL1_2_HPLCOM_VOL, DACR1_2_HPRCOM_VOL,
355 0, 118, 1, output_stage_tlv),
Jarkko Nikula098b1712010-08-27 16:56:50 +0300356
357 /* Output pin mute controls */
358 SOC_DOUBLE_R("Line Playback Switch", LLOPM_CTRL, RLOPM_CTRL, 3,
359 0x01, 0),
360 SOC_SINGLE("Mono Playback Switch", MONOLOPM_CTRL, 3, 0x01, 0),
361 SOC_DOUBLE_R("HP Playback Switch", HPLOUT_CTRL, HPROUT_CTRL, 3,
362 0x01, 0),
Jarkko Nikulaf9bc0292010-08-27 16:56:47 +0300363 SOC_DOUBLE_R("HPCOM Playback Switch", HPLCOM_CTRL, HPRCOM_CTRL, 3,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100364 0x01, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100365
366 /*
367 * Note: enable Automatic input Gain Controller with care. It can
368 * adjust PGA to max value when ADC is on and will never go back.
369 */
370 SOC_DOUBLE_R("AGC Switch", LAGC_CTRL_A, RAGC_CTRL_A, 7, 0x01, 0),
371
372 /* Input */
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200373 SOC_DOUBLE_R_TLV("PGA Capture Volume", LADC_VOL, RADC_VOL,
374 0, 119, 0, adc_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100375 SOC_DOUBLE_R("PGA Capture Switch", LADC_VOL, RADC_VOL, 7, 0x01, 1),
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300376
377 SOC_ENUM("ADC HPF Cut-off", aic3x_enum[ADC_HPF_ENUM]),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100378};
379
Randolph Chung6184f102010-08-20 12:47:53 +0800380/*
381 * Class-D amplifier gain. From 0 to 18 dB in 6 dB steps
382 */
383static DECLARE_TLV_DB_SCALE(classd_amp_tlv, 0, 600, 0);
384
385static const struct snd_kcontrol_new aic3x_classd_amp_gain_ctrl =
386 SOC_DOUBLE_TLV("Class-D Amplifier Gain", CLASSD_CTRL, 6, 4, 3, 0, classd_amp_tlv);
387
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100388/* Left DAC Mux */
389static const struct snd_kcontrol_new aic3x_left_dac_mux_controls =
390SOC_DAPM_ENUM("Route", aic3x_enum[LDAC_ENUM]);
391
392/* Right DAC Mux */
393static const struct snd_kcontrol_new aic3x_right_dac_mux_controls =
394SOC_DAPM_ENUM("Route", aic3x_enum[RDAC_ENUM]);
395
396/* Left HPCOM Mux */
397static const struct snd_kcontrol_new aic3x_left_hpcom_mux_controls =
398SOC_DAPM_ENUM("Route", aic3x_enum[LHPCOM_ENUM]);
399
400/* Right HPCOM Mux */
401static const struct snd_kcontrol_new aic3x_right_hpcom_mux_controls =
402SOC_DAPM_ENUM("Route", aic3x_enum[RHPCOM_ENUM]);
403
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300404/* Left Line Mixer */
405static const struct snd_kcontrol_new aic3x_left_line_mixer_controls[] = {
406 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_LLOPM_VOL, 7, 1, 0),
407 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_LLOPM_VOL, 7, 1, 0),
408 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_LLOPM_VOL, 7, 1, 0),
409 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_LLOPM_VOL, 7, 1, 0),
410 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_LLOPM_VOL, 7, 1, 0),
411 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_LLOPM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100412};
413
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300414/* Right Line Mixer */
415static const struct snd_kcontrol_new aic3x_right_line_mixer_controls[] = {
416 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_RLOPM_VOL, 7, 1, 0),
417 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_RLOPM_VOL, 7, 1, 0),
418 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_RLOPM_VOL, 7, 1, 0),
419 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_RLOPM_VOL, 7, 1, 0),
420 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_RLOPM_VOL, 7, 1, 0),
421 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_RLOPM_VOL, 7, 1, 0),
422};
423
424/* Mono Mixer */
425static const struct snd_kcontrol_new aic3x_mono_mixer_controls[] = {
426 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_MONOLOPM_VOL, 7, 1, 0),
427 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_MONOLOPM_VOL, 7, 1, 0),
428 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_MONOLOPM_VOL, 7, 1, 0),
429 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_MONOLOPM_VOL, 7, 1, 0),
430 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_MONOLOPM_VOL, 7, 1, 0),
431 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_MONOLOPM_VOL, 7, 1, 0),
432};
433
434/* Left HP Mixer */
435static const struct snd_kcontrol_new aic3x_left_hp_mixer_controls[] = {
436 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLOUT_VOL, 7, 1, 0),
437 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLOUT_VOL, 7, 1, 0),
438 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLOUT_VOL, 7, 1, 0),
439 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLOUT_VOL, 7, 1, 0),
440 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLOUT_VOL, 7, 1, 0),
441 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLOUT_VOL, 7, 1, 0),
442};
443
444/* Right HP Mixer */
445static const struct snd_kcontrol_new aic3x_right_hp_mixer_controls[] = {
446 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPROUT_VOL, 7, 1, 0),
447 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPROUT_VOL, 7, 1, 0),
448 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPROUT_VOL, 7, 1, 0),
449 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPROUT_VOL, 7, 1, 0),
450 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPROUT_VOL, 7, 1, 0),
451 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPROUT_VOL, 7, 1, 0),
452};
453
454/* Left HPCOM Mixer */
455static const struct snd_kcontrol_new aic3x_left_hpcom_mixer_controls[] = {
456 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLCOM_VOL, 7, 1, 0),
457 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLCOM_VOL, 7, 1, 0),
458 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLCOM_VOL, 7, 1, 0),
459 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLCOM_VOL, 7, 1, 0),
460 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLCOM_VOL, 7, 1, 0),
461 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLCOM_VOL, 7, 1, 0),
462};
463
464/* Right HPCOM Mixer */
465static const struct snd_kcontrol_new aic3x_right_hpcom_mixer_controls[] = {
466 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPRCOM_VOL, 7, 1, 0),
467 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPRCOM_VOL, 7, 1, 0),
468 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPRCOM_VOL, 7, 1, 0),
469 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPRCOM_VOL, 7, 1, 0),
470 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPRCOM_VOL, 7, 1, 0),
471 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPRCOM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100472};
473
474/* Left PGA Mixer */
475static const struct snd_kcontrol_new aic3x_left_pga_mixer_controls[] = {
476 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_LADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100477 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_LADC_CTRL, 3, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100478 SOC_DAPM_SINGLE_AIC3X("Line2L Switch", LINE2L_2_LADC_CTRL, 3, 1, 1),
479 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_LADC_CTRL, 4, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100480 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_LADC_CTRL, 0, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100481};
482
483/* Right PGA Mixer */
484static const struct snd_kcontrol_new aic3x_right_pga_mixer_controls[] = {
485 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_RADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100486 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_RADC_CTRL, 3, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100487 SOC_DAPM_SINGLE_AIC3X("Line2R Switch", LINE2R_2_RADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100488 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_RADC_CTRL, 4, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100489 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_RADC_CTRL, 0, 1, 1),
490};
491
492/* Left Line1 Mux */
493static const struct snd_kcontrol_new aic3x_left_line1_mux_controls =
494SOC_DAPM_ENUM("Route", aic3x_enum[LINE1L_ENUM]);
495
496/* Right Line1 Mux */
497static const struct snd_kcontrol_new aic3x_right_line1_mux_controls =
498SOC_DAPM_ENUM("Route", aic3x_enum[LINE1R_ENUM]);
499
500/* Left Line2 Mux */
501static const struct snd_kcontrol_new aic3x_left_line2_mux_controls =
502SOC_DAPM_ENUM("Route", aic3x_enum[LINE2L_ENUM]);
503
504/* Right Line2 Mux */
505static const struct snd_kcontrol_new aic3x_right_line2_mux_controls =
506SOC_DAPM_ENUM("Route", aic3x_enum[LINE2R_ENUM]);
507
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100508static const struct snd_soc_dapm_widget aic3x_dapm_widgets[] = {
509 /* Left DAC to Left Outputs */
510 SND_SOC_DAPM_DAC("Left DAC", "Left Playback", DAC_PWR, 7, 0),
511 SND_SOC_DAPM_MUX("Left DAC Mux", SND_SOC_NOPM, 0, 0,
512 &aic3x_left_dac_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100513 SND_SOC_DAPM_MUX("Left HPCOM Mux", SND_SOC_NOPM, 0, 0,
514 &aic3x_left_hpcom_mux_controls),
515 SND_SOC_DAPM_PGA("Left Line Out", LLOPM_CTRL, 0, 0, NULL, 0),
516 SND_SOC_DAPM_PGA("Left HP Out", HPLOUT_CTRL, 0, 0, NULL, 0),
517 SND_SOC_DAPM_PGA("Left HP Com", HPLCOM_CTRL, 0, 0, NULL, 0),
518
519 /* Right DAC to Right Outputs */
520 SND_SOC_DAPM_DAC("Right DAC", "Right Playback", DAC_PWR, 6, 0),
521 SND_SOC_DAPM_MUX("Right DAC Mux", SND_SOC_NOPM, 0, 0,
522 &aic3x_right_dac_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100523 SND_SOC_DAPM_MUX("Right HPCOM Mux", SND_SOC_NOPM, 0, 0,
524 &aic3x_right_hpcom_mux_controls),
525 SND_SOC_DAPM_PGA("Right Line Out", RLOPM_CTRL, 0, 0, NULL, 0),
526 SND_SOC_DAPM_PGA("Right HP Out", HPROUT_CTRL, 0, 0, NULL, 0),
527 SND_SOC_DAPM_PGA("Right HP Com", HPRCOM_CTRL, 0, 0, NULL, 0),
528
529 /* Mono Output */
530 SND_SOC_DAPM_PGA("Mono Out", MONOLOPM_CTRL, 0, 0, NULL, 0),
531
Daniel Mack54f01912008-11-26 17:47:36 +0100532 /* Inputs to Left ADC */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100533 SND_SOC_DAPM_ADC("Left ADC", "Left Capture", LINE1L_2_LADC_CTRL, 2, 0),
534 SND_SOC_DAPM_MIXER("Left PGA Mixer", SND_SOC_NOPM, 0, 0,
535 &aic3x_left_pga_mixer_controls[0],
536 ARRAY_SIZE(aic3x_left_pga_mixer_controls)),
537 SND_SOC_DAPM_MUX("Left Line1L Mux", SND_SOC_NOPM, 0, 0,
538 &aic3x_left_line1_mux_controls),
Daniel Mack54f01912008-11-26 17:47:36 +0100539 SND_SOC_DAPM_MUX("Left Line1R Mux", SND_SOC_NOPM, 0, 0,
540 &aic3x_left_line1_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100541 SND_SOC_DAPM_MUX("Left Line2L Mux", SND_SOC_NOPM, 0, 0,
542 &aic3x_left_line2_mux_controls),
543
Daniel Mack54f01912008-11-26 17:47:36 +0100544 /* Inputs to Right ADC */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100545 SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
546 LINE1R_2_RADC_CTRL, 2, 0),
547 SND_SOC_DAPM_MIXER("Right PGA Mixer", SND_SOC_NOPM, 0, 0,
548 &aic3x_right_pga_mixer_controls[0],
549 ARRAY_SIZE(aic3x_right_pga_mixer_controls)),
Daniel Mack54f01912008-11-26 17:47:36 +0100550 SND_SOC_DAPM_MUX("Right Line1L Mux", SND_SOC_NOPM, 0, 0,
551 &aic3x_right_line1_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100552 SND_SOC_DAPM_MUX("Right Line1R Mux", SND_SOC_NOPM, 0, 0,
553 &aic3x_right_line1_mux_controls),
554 SND_SOC_DAPM_MUX("Right Line2R Mux", SND_SOC_NOPM, 0, 0,
555 &aic3x_right_line2_mux_controls),
556
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300557 /*
558 * Not a real mic bias widget but similar function. This is for dynamic
559 * control of GPIO1 digital mic modulator clock output function when
560 * using digital mic.
561 */
562 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "GPIO1 dmic modclk",
563 AIC3X_GPIO1_REG, 4, 0xf,
564 AIC3X_GPIO1_FUNC_DIGITAL_MIC_MODCLK,
565 AIC3X_GPIO1_FUNC_DISABLED),
566
567 /*
568 * Also similar function like mic bias. Selects digital mic with
569 * configurable oversampling rate instead of ADC converter.
570 */
571 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 128",
572 AIC3X_ASD_INTF_CTRLA, 0, 3, 1, 0),
573 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 64",
574 AIC3X_ASD_INTF_CTRLA, 0, 3, 2, 0),
575 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 32",
576 AIC3X_ASD_INTF_CTRLA, 0, 3, 3, 0),
577
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100578 /* Mic Bias */
Jarkko Nikula0bd72a32008-06-25 14:42:08 +0300579 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias 2V",
580 MICBIAS_CTRL, 6, 3, 1, 0),
581 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias 2.5V",
582 MICBIAS_CTRL, 6, 3, 2, 0),
583 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias AVDD",
584 MICBIAS_CTRL, 6, 3, 3, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100585
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300586 /* Output mixers */
587 SND_SOC_DAPM_MIXER("Left Line Mixer", SND_SOC_NOPM, 0, 0,
588 &aic3x_left_line_mixer_controls[0],
589 ARRAY_SIZE(aic3x_left_line_mixer_controls)),
590 SND_SOC_DAPM_MIXER("Right Line Mixer", SND_SOC_NOPM, 0, 0,
591 &aic3x_right_line_mixer_controls[0],
592 ARRAY_SIZE(aic3x_right_line_mixer_controls)),
593 SND_SOC_DAPM_MIXER("Mono Mixer", SND_SOC_NOPM, 0, 0,
594 &aic3x_mono_mixer_controls[0],
595 ARRAY_SIZE(aic3x_mono_mixer_controls)),
596 SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
597 &aic3x_left_hp_mixer_controls[0],
598 ARRAY_SIZE(aic3x_left_hp_mixer_controls)),
599 SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
600 &aic3x_right_hp_mixer_controls[0],
601 ARRAY_SIZE(aic3x_right_hp_mixer_controls)),
602 SND_SOC_DAPM_MIXER("Left HPCOM Mixer", SND_SOC_NOPM, 0, 0,
603 &aic3x_left_hpcom_mixer_controls[0],
604 ARRAY_SIZE(aic3x_left_hpcom_mixer_controls)),
605 SND_SOC_DAPM_MIXER("Right HPCOM Mixer", SND_SOC_NOPM, 0, 0,
606 &aic3x_right_hpcom_mixer_controls[0],
607 ARRAY_SIZE(aic3x_right_hpcom_mixer_controls)),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100608
609 SND_SOC_DAPM_OUTPUT("LLOUT"),
610 SND_SOC_DAPM_OUTPUT("RLOUT"),
611 SND_SOC_DAPM_OUTPUT("MONO_LOUT"),
612 SND_SOC_DAPM_OUTPUT("HPLOUT"),
613 SND_SOC_DAPM_OUTPUT("HPROUT"),
614 SND_SOC_DAPM_OUTPUT("HPLCOM"),
615 SND_SOC_DAPM_OUTPUT("HPRCOM"),
616
617 SND_SOC_DAPM_INPUT("MIC3L"),
618 SND_SOC_DAPM_INPUT("MIC3R"),
619 SND_SOC_DAPM_INPUT("LINE1L"),
620 SND_SOC_DAPM_INPUT("LINE1R"),
621 SND_SOC_DAPM_INPUT("LINE2L"),
622 SND_SOC_DAPM_INPUT("LINE2R"),
Jarkko Nikula19f7ac52010-09-17 14:39:01 +0300623
624 /*
625 * Virtual output pin to detection block inside codec. This can be
626 * used to keep codec bias on if gpio or detection features are needed.
627 * Force pin on or construct a path with an input jack and mic bias
628 * widgets.
629 */
630 SND_SOC_DAPM_OUTPUT("Detection"),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100631};
632
Randolph Chung6184f102010-08-20 12:47:53 +0800633static const struct snd_soc_dapm_widget aic3007_dapm_widgets[] = {
634 /* Class-D outputs */
635 SND_SOC_DAPM_PGA("Left Class-D Out", CLASSD_CTRL, 3, 0, NULL, 0),
636 SND_SOC_DAPM_PGA("Right Class-D Out", CLASSD_CTRL, 2, 0, NULL, 0),
637
638 SND_SOC_DAPM_OUTPUT("SPOP"),
639 SND_SOC_DAPM_OUTPUT("SPOM"),
640};
641
Mark Brownd0cc0d32008-05-13 14:55:22 +0200642static const struct snd_soc_dapm_route intercon[] = {
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100643 /* Left Input */
644 {"Left Line1L Mux", "single-ended", "LINE1L"},
645 {"Left Line1L Mux", "differential", "LINE1L"},
646
647 {"Left Line2L Mux", "single-ended", "LINE2L"},
648 {"Left Line2L Mux", "differential", "LINE2L"},
649
650 {"Left PGA Mixer", "Line1L Switch", "Left Line1L Mux"},
Daniel Mack54f01912008-11-26 17:47:36 +0100651 {"Left PGA Mixer", "Line1R Switch", "Left Line1R Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100652 {"Left PGA Mixer", "Line2L Switch", "Left Line2L Mux"},
653 {"Left PGA Mixer", "Mic3L Switch", "MIC3L"},
Daniel Mack54f01912008-11-26 17:47:36 +0100654 {"Left PGA Mixer", "Mic3R Switch", "MIC3R"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100655
656 {"Left ADC", NULL, "Left PGA Mixer"},
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300657 {"Left ADC", NULL, "GPIO1 dmic modclk"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100658
659 /* Right Input */
660 {"Right Line1R Mux", "single-ended", "LINE1R"},
661 {"Right Line1R Mux", "differential", "LINE1R"},
662
663 {"Right Line2R Mux", "single-ended", "LINE2R"},
664 {"Right Line2R Mux", "differential", "LINE2R"},
665
Daniel Mack54f01912008-11-26 17:47:36 +0100666 {"Right PGA Mixer", "Line1L Switch", "Right Line1L Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100667 {"Right PGA Mixer", "Line1R Switch", "Right Line1R Mux"},
668 {"Right PGA Mixer", "Line2R Switch", "Right Line2R Mux"},
Daniel Mack54f01912008-11-26 17:47:36 +0100669 {"Right PGA Mixer", "Mic3L Switch", "MIC3L"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100670 {"Right PGA Mixer", "Mic3R Switch", "MIC3R"},
671
672 {"Right ADC", NULL, "Right PGA Mixer"},
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300673 {"Right ADC", NULL, "GPIO1 dmic modclk"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100674
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300675 /*
676 * Logical path between digital mic enable and GPIO1 modulator clock
677 * output function
678 */
679 {"GPIO1 dmic modclk", NULL, "DMic Rate 128"},
680 {"GPIO1 dmic modclk", NULL, "DMic Rate 64"},
681 {"GPIO1 dmic modclk", NULL, "DMic Rate 32"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300682
683 /* Left DAC Output */
684 {"Left DAC Mux", "DAC_L1", "Left DAC"},
685 {"Left DAC Mux", "DAC_L2", "Left DAC"},
686 {"Left DAC Mux", "DAC_L3", "Left DAC"},
687
688 /* Right DAC Output */
689 {"Right DAC Mux", "DAC_R1", "Right DAC"},
690 {"Right DAC Mux", "DAC_R2", "Right DAC"},
691 {"Right DAC Mux", "DAC_R3", "Right DAC"},
692
693 /* Left Line Output */
694 {"Left Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
695 {"Left Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
696 {"Left Line Mixer", "DACL1 Switch", "Left DAC Mux"},
697 {"Left Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
698 {"Left Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
699 {"Left Line Mixer", "DACR1 Switch", "Right DAC Mux"},
700
701 {"Left Line Out", NULL, "Left Line Mixer"},
702 {"Left Line Out", NULL, "Left DAC Mux"},
703 {"LLOUT", NULL, "Left Line Out"},
704
705 /* Right Line Output */
706 {"Right Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
707 {"Right Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
708 {"Right Line Mixer", "DACL1 Switch", "Left DAC Mux"},
709 {"Right Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
710 {"Right Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
711 {"Right Line Mixer", "DACR1 Switch", "Right DAC Mux"},
712
713 {"Right Line Out", NULL, "Right Line Mixer"},
714 {"Right Line Out", NULL, "Right DAC Mux"},
715 {"RLOUT", NULL, "Right Line Out"},
716
717 /* Mono Output */
718 {"Mono Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
719 {"Mono Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
720 {"Mono Mixer", "DACL1 Switch", "Left DAC Mux"},
721 {"Mono Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
722 {"Mono Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
723 {"Mono Mixer", "DACR1 Switch", "Right DAC Mux"},
724
725 {"Mono Out", NULL, "Mono Mixer"},
726 {"MONO_LOUT", NULL, "Mono Out"},
727
728 /* Left HP Output */
729 {"Left HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
730 {"Left HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
731 {"Left HP Mixer", "DACL1 Switch", "Left DAC Mux"},
732 {"Left HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
733 {"Left HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
734 {"Left HP Mixer", "DACR1 Switch", "Right DAC Mux"},
735
736 {"Left HP Out", NULL, "Left HP Mixer"},
737 {"Left HP Out", NULL, "Left DAC Mux"},
738 {"HPLOUT", NULL, "Left HP Out"},
739
740 /* Right HP Output */
741 {"Right HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
742 {"Right HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
743 {"Right HP Mixer", "DACL1 Switch", "Left DAC Mux"},
744 {"Right HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
745 {"Right HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
746 {"Right HP Mixer", "DACR1 Switch", "Right DAC Mux"},
747
748 {"Right HP Out", NULL, "Right HP Mixer"},
749 {"Right HP Out", NULL, "Right DAC Mux"},
750 {"HPROUT", NULL, "Right HP Out"},
751
752 /* Left HPCOM Output */
753 {"Left HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
754 {"Left HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
755 {"Left HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
756 {"Left HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
757 {"Left HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
758 {"Left HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
759
760 {"Left HPCOM Mux", "differential of HPLOUT", "Left HP Mixer"},
761 {"Left HPCOM Mux", "constant VCM", "Left HPCOM Mixer"},
762 {"Left HPCOM Mux", "single-ended", "Left HPCOM Mixer"},
763 {"Left HP Com", NULL, "Left HPCOM Mux"},
764 {"HPLCOM", NULL, "Left HP Com"},
765
766 /* Right HPCOM Output */
767 {"Right HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
768 {"Right HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
769 {"Right HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
770 {"Right HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
771 {"Right HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
772 {"Right HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
773
774 {"Right HPCOM Mux", "differential of HPROUT", "Right HP Mixer"},
775 {"Right HPCOM Mux", "constant VCM", "Right HPCOM Mixer"},
776 {"Right HPCOM Mux", "single-ended", "Right HPCOM Mixer"},
777 {"Right HPCOM Mux", "differential of HPLCOM", "Left HPCOM Mixer"},
778 {"Right HPCOM Mux", "external feedback", "Right HPCOM Mixer"},
779 {"Right HP Com", NULL, "Right HPCOM Mux"},
780 {"HPRCOM", NULL, "Right HP Com"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100781};
782
Randolph Chung6184f102010-08-20 12:47:53 +0800783static const struct snd_soc_dapm_route intercon_3007[] = {
784 /* Class-D outputs */
785 {"Left Class-D Out", NULL, "Left Line Out"},
786 {"Right Class-D Out", NULL, "Left Line Out"},
787 {"SPOP", NULL, "Left Class-D Out"},
788 {"SPOM", NULL, "Right Class-D Out"},
789};
790
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100791static int aic3x_add_widgets(struct snd_soc_codec *codec)
792{
Randolph Chung6184f102010-08-20 12:47:53 +0800793 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
794
Mark Brownd0cc0d32008-05-13 14:55:22 +0200795 snd_soc_dapm_new_controls(codec, aic3x_dapm_widgets,
796 ARRAY_SIZE(aic3x_dapm_widgets));
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100797
798 /* set up audio path interconnects */
Mark Brownd0cc0d32008-05-13 14:55:22 +0200799 snd_soc_dapm_add_routes(codec, intercon, ARRAY_SIZE(intercon));
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100800
Randolph Chung6184f102010-08-20 12:47:53 +0800801 if (aic3x->model == AIC3X_MODEL_3007) {
802 snd_soc_dapm_new_controls(codec, aic3007_dapm_widgets,
803 ARRAY_SIZE(aic3007_dapm_widgets));
804 snd_soc_dapm_add_routes(codec, intercon_3007, ARRAY_SIZE(intercon_3007));
805 }
806
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100807 return 0;
808}
809
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100810static int aic3x_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000811 struct snd_pcm_hw_params *params,
812 struct snd_soc_dai *dai)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100813{
814 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000815 struct snd_soc_codec *codec =rtd->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +0900816 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200817 int codec_clk = 0, bypass_pll = 0, fsref, last_clk = 0;
Peter Meerwald255173b2009-12-14 14:44:56 +0100818 u8 data, j, r, p, pll_q, pll_p = 1, pll_r = 1, pll_j = 1;
819 u16 d, pll_d = 1;
Chaithrika U S06c71282009-07-22 07:45:04 -0400820 u8 reg;
Peter Meerwald255173b2009-12-14 14:44:56 +0100821 int clk;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100822
823 /* select data word length */
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300824 data = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLB) & (~(0x3 << 4));
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100825 switch (params_format(params)) {
826 case SNDRV_PCM_FORMAT_S16_LE:
827 break;
828 case SNDRV_PCM_FORMAT_S20_3LE:
829 data |= (0x01 << 4);
830 break;
831 case SNDRV_PCM_FORMAT_S24_LE:
832 data |= (0x02 << 4);
833 break;
834 case SNDRV_PCM_FORMAT_S32_LE:
835 data |= (0x03 << 4);
836 break;
837 }
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300838 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLB, data);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100839
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200840 /* Fsref can be 44100 or 48000 */
841 fsref = (params_rate(params) % 11025 == 0) ? 44100 : 48000;
842
843 /* Try to find a value for Q which allows us to bypass the PLL and
844 * generate CODEC_CLK directly. */
845 for (pll_q = 2; pll_q < 18; pll_q++)
846 if (aic3x->sysclk / (128 * pll_q) == fsref) {
847 bypass_pll = 1;
848 break;
849 }
850
851 if (bypass_pll) {
852 pll_q &= 0xf;
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300853 snd_soc_write(codec, AIC3X_PLL_PROGA_REG, pll_q << PLLQ_SHIFT);
854 snd_soc_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_CLKDIV);
Chaithrika U S06c71282009-07-22 07:45:04 -0400855 /* disable PLL if it is bypassed */
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300856 reg = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
857 snd_soc_write(codec, AIC3X_PLL_PROGA_REG, reg & ~PLL_ENABLE);
Chaithrika U S06c71282009-07-22 07:45:04 -0400858
859 } else {
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300860 snd_soc_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_PLLDIV);
Chaithrika U S06c71282009-07-22 07:45:04 -0400861 /* enable PLL when it is used */
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300862 reg = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
863 snd_soc_write(codec, AIC3X_PLL_PROGA_REG, reg | PLL_ENABLE);
Chaithrika U S06c71282009-07-22 07:45:04 -0400864 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200865
866 /* Route Left DAC to left channel input and
867 * right DAC to right channel input */
868 data = (LDAC2LCH | RDAC2RCH);
869 data |= (fsref == 44100) ? FSREF_44100 : FSREF_48000;
870 if (params_rate(params) >= 64000)
871 data |= DUAL_RATE_MODE;
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300872 snd_soc_write(codec, AIC3X_CODEC_DATAPATH_REG, data);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200873
874 /* codec sample rate select */
875 data = (fsref * 20) / params_rate(params);
876 if (params_rate(params) < 64000)
877 data /= 2;
878 data /= 5;
879 data -= 2;
880 data |= (data << 4);
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300881 snd_soc_write(codec, AIC3X_SAMPLE_RATE_SEL_REG, data);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200882
883 if (bypass_pll)
884 return 0;
885
Peter Meerwald255173b2009-12-14 14:44:56 +0100886 /* Use PLL, compute apropriate setup for j, d, r and p, the closest
887 * one wins the game. Try with d==0 first, next with d!=0.
888 * Constraints for j are according to the datasheet.
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200889 * The sysclk is divided by 1000 to prevent integer overflows.
890 */
Peter Meerwald255173b2009-12-14 14:44:56 +0100891
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200892 codec_clk = (2048 * fsref) / (aic3x->sysclk / 1000);
893
894 for (r = 1; r <= 16; r++)
895 for (p = 1; p <= 8; p++) {
Peter Meerwald255173b2009-12-14 14:44:56 +0100896 for (j = 4; j <= 55; j++) {
897 /* This is actually 1000*((j+(d/10000))*r)/p
898 * The term had to be converted to get
899 * rid of the division by 10000; d = 0 here
900 */
Mark Brown5baf8312010-01-02 13:13:42 +0000901 int tmp_clk = (1000 * j * r) / p;
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200902
Peter Meerwald255173b2009-12-14 14:44:56 +0100903 /* Check whether this values get closer than
904 * the best ones we had before
905 */
Mark Brown5baf8312010-01-02 13:13:42 +0000906 if (abs(codec_clk - tmp_clk) <
Peter Meerwald255173b2009-12-14 14:44:56 +0100907 abs(codec_clk - last_clk)) {
908 pll_j = j; pll_d = 0;
909 pll_r = r; pll_p = p;
Mark Brown5baf8312010-01-02 13:13:42 +0000910 last_clk = tmp_clk;
Peter Meerwald255173b2009-12-14 14:44:56 +0100911 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200912
Peter Meerwald255173b2009-12-14 14:44:56 +0100913 /* Early exit for exact matches */
Mark Brown5baf8312010-01-02 13:13:42 +0000914 if (tmp_clk == codec_clk)
Peter Meerwald255173b2009-12-14 14:44:56 +0100915 goto found;
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200916 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200917 }
918
Peter Meerwald255173b2009-12-14 14:44:56 +0100919 /* try with d != 0 */
920 for (p = 1; p <= 8; p++) {
921 j = codec_clk * p / 1000;
922
923 if (j < 4 || j > 11)
924 continue;
925
926 /* do not use codec_clk here since we'd loose precision */
927 d = ((2048 * p * fsref) - j * aic3x->sysclk)
928 * 100 / (aic3x->sysclk/100);
929
930 clk = (10000 * j + d) / (10 * p);
931
932 /* check whether this values get closer than the best
933 * ones we had before */
934 if (abs(codec_clk - clk) < abs(codec_clk - last_clk)) {
935 pll_j = j; pll_d = d; pll_r = 1; pll_p = p;
936 last_clk = clk;
937 }
938
939 /* Early exit for exact matches */
940 if (clk == codec_clk)
941 goto found;
942 }
943
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200944 if (last_clk == 0) {
945 printk(KERN_ERR "%s(): unable to setup PLL\n", __func__);
946 return -EINVAL;
947 }
948
Peter Meerwald255173b2009-12-14 14:44:56 +0100949found:
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300950 data = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
951 snd_soc_write(codec, AIC3X_PLL_PROGA_REG,
952 data | (pll_p << PLLP_SHIFT));
953 snd_soc_write(codec, AIC3X_OVRF_STATUS_AND_PLLR_REG,
954 pll_r << PLLR_SHIFT);
955 snd_soc_write(codec, AIC3X_PLL_PROGB_REG, pll_j << PLLJ_SHIFT);
956 snd_soc_write(codec, AIC3X_PLL_PROGC_REG,
957 (pll_d >> 6) << PLLD_MSB_SHIFT);
958 snd_soc_write(codec, AIC3X_PLL_PROGD_REG,
959 (pll_d & 0x3F) << PLLD_LSB_SHIFT);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200960
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100961 return 0;
962}
963
Liam Girdwoode550e172008-07-07 16:07:52 +0100964static int aic3x_mute(struct snd_soc_dai *dai, int mute)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100965{
966 struct snd_soc_codec *codec = dai->codec;
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300967 u8 ldac_reg = snd_soc_read(codec, LDAC_VOL) & ~MUTE_ON;
968 u8 rdac_reg = snd_soc_read(codec, RDAC_VOL) & ~MUTE_ON;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100969
970 if (mute) {
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300971 snd_soc_write(codec, LDAC_VOL, ldac_reg | MUTE_ON);
972 snd_soc_write(codec, RDAC_VOL, rdac_reg | MUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100973 } else {
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300974 snd_soc_write(codec, LDAC_VOL, ldac_reg);
975 snd_soc_write(codec, RDAC_VOL, rdac_reg);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100976 }
977
978 return 0;
979}
980
Liam Girdwoode550e172008-07-07 16:07:52 +0100981static int aic3x_set_dai_sysclk(struct snd_soc_dai *codec_dai,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100982 int clk_id, unsigned int freq, int dir)
983{
984 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +0900985 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100986
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200987 aic3x->sysclk = freq;
988 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100989}
990
Liam Girdwoode550e172008-07-07 16:07:52 +0100991static int aic3x_set_dai_fmt(struct snd_soc_dai *codec_dai,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100992 unsigned int fmt)
993{
994 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +0900995 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikula81971a12008-06-25 14:58:45 +0300996 u8 iface_areg, iface_breg;
Troy Kiskya24f4f62008-12-19 13:05:22 -0700997 int delay = 0;
Jarkko Nikula81971a12008-06-25 14:58:45 +0300998
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300999 iface_areg = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLA) & 0x3f;
1000 iface_breg = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLB) & 0x3f;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001001
1002 /* set master/slave audio interface */
1003 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1004 case SND_SOC_DAIFMT_CBM_CFM:
1005 aic3x->master = 1;
1006 iface_areg |= BIT_CLK_MASTER | WORD_CLK_MASTER;
1007 break;
1008 case SND_SOC_DAIFMT_CBS_CFS:
1009 aic3x->master = 0;
1010 break;
1011 default:
1012 return -EINVAL;
1013 }
1014
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001015 /*
1016 * match both interface format and signal polarities since they
1017 * are fixed
1018 */
1019 switch (fmt & (SND_SOC_DAIFMT_FORMAT_MASK |
1020 SND_SOC_DAIFMT_INV_MASK)) {
1021 case (SND_SOC_DAIFMT_I2S | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001022 break;
Troy Kiskya24f4f62008-12-19 13:05:22 -07001023 case (SND_SOC_DAIFMT_DSP_A | SND_SOC_DAIFMT_IB_NF):
1024 delay = 1;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001025 case (SND_SOC_DAIFMT_DSP_B | SND_SOC_DAIFMT_IB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001026 iface_breg |= (0x01 << 6);
1027 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001028 case (SND_SOC_DAIFMT_RIGHT_J | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001029 iface_breg |= (0x02 << 6);
1030 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001031 case (SND_SOC_DAIFMT_LEFT_J | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001032 iface_breg |= (0x03 << 6);
1033 break;
1034 default:
1035 return -EINVAL;
1036 }
1037
1038 /* set iface */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001039 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLA, iface_areg);
1040 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLB, iface_breg);
1041 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLC, delay);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001042
1043 return 0;
1044}
1045
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001046static int aic3x_init_3007(struct snd_soc_codec *codec)
1047{
1048 u8 tmp1, tmp2, *cache = codec->reg_cache;
1049
1050 /*
1051 * There is no need to cache writes to undocumented page 0xD but
1052 * respective page 0 register cache entries must be preserved
1053 */
1054 tmp1 = cache[0xD];
1055 tmp2 = cache[0x8];
1056 /* Class-D speaker driver init; datasheet p. 46 */
1057 snd_soc_write(codec, AIC3X_PAGE_SELECT, 0x0D);
1058 snd_soc_write(codec, 0xD, 0x0D);
1059 snd_soc_write(codec, 0x8, 0x5C);
1060 snd_soc_write(codec, 0x8, 0x5D);
1061 snd_soc_write(codec, 0x8, 0x5C);
1062 snd_soc_write(codec, AIC3X_PAGE_SELECT, 0x00);
1063 cache[0xD] = tmp1;
1064 cache[0x8] = tmp2;
1065
1066 return 0;
1067}
1068
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001069static int aic3x_regulator_event(struct notifier_block *nb,
1070 unsigned long event, void *data)
1071{
1072 struct aic3x_disable_nb *disable_nb =
1073 container_of(nb, struct aic3x_disable_nb, nb);
1074 struct aic3x_priv *aic3x = disable_nb->aic3x;
1075
1076 if (event & REGULATOR_EVENT_DISABLE) {
1077 /*
1078 * Put codec to reset and require cache sync as at least one
1079 * of the supplies was disabled
1080 */
Jarkko Nikula79ee8202010-11-01 14:03:55 +02001081 if (gpio_is_valid(aic3x->gpio_reset))
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001082 gpio_set_value(aic3x->gpio_reset, 0);
1083 aic3x->codec->cache_sync = 1;
1084 }
1085
1086 return 0;
1087}
1088
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001089static int aic3x_set_power(struct snd_soc_codec *codec, int power)
1090{
1091 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
1092 int i, ret;
1093 u8 *cache = codec->reg_cache;
1094
1095 if (power) {
1096 ret = regulator_bulk_enable(ARRAY_SIZE(aic3x->supplies),
1097 aic3x->supplies);
1098 if (ret)
1099 goto out;
1100 aic3x->power = 1;
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001101 /*
1102 * Reset release and cache sync is necessary only if some
1103 * supply was off or if there were cached writes
1104 */
1105 if (!codec->cache_sync)
1106 goto out;
1107
Jarkko Nikula79ee8202010-11-01 14:03:55 +02001108 if (gpio_is_valid(aic3x->gpio_reset)) {
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001109 udelay(1);
1110 gpio_set_value(aic3x->gpio_reset, 1);
1111 }
1112
1113 /* Sync reg_cache with the hardware */
1114 codec->cache_only = 0;
1115 for (i = 0; i < ARRAY_SIZE(aic3x_reg); i++)
1116 snd_soc_write(codec, i, cache[i]);
1117 if (aic3x->model == AIC3X_MODEL_3007)
1118 aic3x_init_3007(codec);
1119 codec->cache_sync = 0;
1120 } else {
1121 aic3x->power = 0;
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001122 /* HW writes are needless when bias is off */
1123 codec->cache_only = 1;
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001124 ret = regulator_bulk_disable(ARRAY_SIZE(aic3x->supplies),
1125 aic3x->supplies);
1126 }
1127out:
1128 return ret;
1129}
1130
Mark Brown0be98982008-05-19 12:31:28 +02001131static int aic3x_set_bias_level(struct snd_soc_codec *codec,
1132 enum snd_soc_bias_level level)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001133{
Mark Brownb2c812e2010-04-14 15:35:19 +09001134 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001135 u8 reg;
1136
Mark Brown0be98982008-05-19 12:31:28 +02001137 switch (level) {
1138 case SND_SOC_BIAS_ON:
Jarkko Nikuladb138022010-04-26 15:49:13 +03001139 break;
1140 case SND_SOC_BIAS_PREPARE:
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001141 if (codec->bias_level == SND_SOC_BIAS_STANDBY &&
1142 aic3x->master) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001143 /* enable pll */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001144 reg = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
1145 snd_soc_write(codec, AIC3X_PLL_PROGA_REG,
1146 reg | PLL_ENABLE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001147 }
1148 break;
Mark Brown0be98982008-05-19 12:31:28 +02001149 case SND_SOC_BIAS_STANDBY:
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001150 if (!aic3x->power)
1151 aic3x_set_power(codec, 1);
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001152 if (codec->bias_level == SND_SOC_BIAS_PREPARE &&
1153 aic3x->master) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001154 /* disable pll */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001155 reg = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
1156 snd_soc_write(codec, AIC3X_PLL_PROGA_REG,
1157 reg & ~PLL_ENABLE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001158 }
1159 break;
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001160 case SND_SOC_BIAS_OFF:
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001161 if (aic3x->power)
1162 aic3x_set_power(codec, 0);
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001163 break;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001164 }
Mark Brown0be98982008-05-19 12:31:28 +02001165 codec->bias_level = level;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001166
1167 return 0;
1168}
1169
Daniel Mack54e7e612008-04-30 16:20:52 +02001170void aic3x_set_gpio(struct snd_soc_codec *codec, int gpio, int state)
1171{
1172 u8 reg = gpio ? AIC3X_GPIO2_REG : AIC3X_GPIO1_REG;
1173 u8 bit = gpio ? 3: 0;
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001174 u8 val = snd_soc_read(codec, reg) & ~(1 << bit);
1175 snd_soc_write(codec, reg, val | (!!state << bit));
Daniel Mack54e7e612008-04-30 16:20:52 +02001176}
1177EXPORT_SYMBOL_GPL(aic3x_set_gpio);
1178
1179int aic3x_get_gpio(struct snd_soc_codec *codec, int gpio)
1180{
1181 u8 reg = gpio ? AIC3X_GPIO2_REG : AIC3X_GPIO1_REG;
1182 u8 val, bit = gpio ? 2: 1;
1183
1184 aic3x_read(codec, reg, &val);
1185 return (val >> bit) & 1;
1186}
1187EXPORT_SYMBOL_GPL(aic3x_get_gpio);
1188
Daniel Mack6f2a9742008-12-03 11:44:17 +01001189void aic3x_set_headset_detection(struct snd_soc_codec *codec, int detect,
1190 int headset_debounce, int button_debounce)
1191{
1192 u8 val;
1193
1194 val = ((detect & AIC3X_HEADSET_DETECT_MASK)
1195 << AIC3X_HEADSET_DETECT_SHIFT) |
1196 ((headset_debounce & AIC3X_HEADSET_DEBOUNCE_MASK)
1197 << AIC3X_HEADSET_DEBOUNCE_SHIFT) |
1198 ((button_debounce & AIC3X_BUTTON_DEBOUNCE_MASK)
1199 << AIC3X_BUTTON_DEBOUNCE_SHIFT);
1200
1201 if (detect & AIC3X_HEADSET_DETECT_MASK)
1202 val |= AIC3X_HEADSET_DETECT_ENABLED;
1203
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001204 snd_soc_write(codec, AIC3X_HEADSET_DETECT_CTRL_A, val);
Daniel Mack6f2a9742008-12-03 11:44:17 +01001205}
1206EXPORT_SYMBOL_GPL(aic3x_set_headset_detection);
1207
Daniel Mack54e7e612008-04-30 16:20:52 +02001208int aic3x_headset_detected(struct snd_soc_codec *codec)
1209{
1210 u8 val;
Daniel Mack6f2a9742008-12-03 11:44:17 +01001211 aic3x_read(codec, AIC3X_HEADSET_DETECT_CTRL_B, &val);
1212 return (val >> 4) & 1;
Daniel Mack54e7e612008-04-30 16:20:52 +02001213}
1214EXPORT_SYMBOL_GPL(aic3x_headset_detected);
1215
Daniel Mack6f2a9742008-12-03 11:44:17 +01001216int aic3x_button_pressed(struct snd_soc_codec *codec)
1217{
1218 u8 val;
1219 aic3x_read(codec, AIC3X_HEADSET_DETECT_CTRL_B, &val);
1220 return (val >> 5) & 1;
1221}
1222EXPORT_SYMBOL_GPL(aic3x_button_pressed);
1223
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001224#define AIC3X_RATES SNDRV_PCM_RATE_8000_96000
1225#define AIC3X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
1226 SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
1227
Eric Miao6335d052009-03-03 09:41:00 +08001228static struct snd_soc_dai_ops aic3x_dai_ops = {
1229 .hw_params = aic3x_hw_params,
1230 .digital_mute = aic3x_mute,
1231 .set_sysclk = aic3x_set_dai_sysclk,
1232 .set_fmt = aic3x_set_dai_fmt,
1233};
1234
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001235static struct snd_soc_dai_driver aic3x_dai = {
1236 .name = "tlv320aic3x-hifi",
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001237 .playback = {
1238 .stream_name = "Playback",
1239 .channels_min = 1,
1240 .channels_max = 2,
1241 .rates = AIC3X_RATES,
1242 .formats = AIC3X_FORMATS,},
1243 .capture = {
1244 .stream_name = "Capture",
1245 .channels_min = 1,
1246 .channels_max = 2,
1247 .rates = AIC3X_RATES,
1248 .formats = AIC3X_FORMATS,},
Eric Miao6335d052009-03-03 09:41:00 +08001249 .ops = &aic3x_dai_ops,
Randolph Chung14017612010-08-19 12:06:17 +01001250 .symmetric_rates = 1,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001251};
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001252
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001253static int aic3x_suspend(struct snd_soc_codec *codec, pm_message_t state)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001254{
Mark Brown0be98982008-05-19 12:31:28 +02001255 aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001256
1257 return 0;
1258}
1259
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001260static int aic3x_resume(struct snd_soc_codec *codec)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001261{
Mark Brown29e189c2010-05-07 20:30:00 +01001262 aic3x_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001263
1264 return 0;
1265}
1266
1267/*
1268 * initialise the AIC3X driver
1269 * register the mixer and dsp interfaces with the kernel
1270 */
Ben Dookscb3826f2009-08-20 22:50:41 +01001271static int aic3x_init(struct snd_soc_codec *codec)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001272{
Randolph Chung6184f102010-08-20 12:47:53 +08001273 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Ben Dookscb3826f2009-08-20 22:50:41 +01001274 int reg;
1275
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001276 snd_soc_write(codec, AIC3X_PAGE_SELECT, PAGE0_SELECT);
1277 snd_soc_write(codec, AIC3X_RESET, SOFT_RESET);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001278
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001279 /* DAC default volume and mute */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001280 snd_soc_write(codec, LDAC_VOL, DEFAULT_VOL | MUTE_ON);
1281 snd_soc_write(codec, RDAC_VOL, DEFAULT_VOL | MUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001282
1283 /* DAC to HP default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001284 snd_soc_write(codec, DACL1_2_HPLOUT_VOL, DEFAULT_VOL | ROUTE_ON);
1285 snd_soc_write(codec, DACR1_2_HPROUT_VOL, DEFAULT_VOL | ROUTE_ON);
1286 snd_soc_write(codec, DACL1_2_HPLCOM_VOL, DEFAULT_VOL | ROUTE_ON);
1287 snd_soc_write(codec, DACR1_2_HPRCOM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001288 /* DAC to Line Out default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001289 snd_soc_write(codec, DACL1_2_LLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1290 snd_soc_write(codec, DACR1_2_RLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001291 /* DAC to Mono Line Out default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001292 snd_soc_write(codec, DACL1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1293 snd_soc_write(codec, DACR1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001294
1295 /* unmute all outputs */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001296 reg = snd_soc_read(codec, LLOPM_CTRL);
1297 snd_soc_write(codec, LLOPM_CTRL, reg | UNMUTE);
1298 reg = snd_soc_read(codec, RLOPM_CTRL);
1299 snd_soc_write(codec, RLOPM_CTRL, reg | UNMUTE);
1300 reg = snd_soc_read(codec, MONOLOPM_CTRL);
1301 snd_soc_write(codec, MONOLOPM_CTRL, reg | UNMUTE);
1302 reg = snd_soc_read(codec, HPLOUT_CTRL);
1303 snd_soc_write(codec, HPLOUT_CTRL, reg | UNMUTE);
1304 reg = snd_soc_read(codec, HPROUT_CTRL);
1305 snd_soc_write(codec, HPROUT_CTRL, reg | UNMUTE);
1306 reg = snd_soc_read(codec, HPLCOM_CTRL);
1307 snd_soc_write(codec, HPLCOM_CTRL, reg | UNMUTE);
1308 reg = snd_soc_read(codec, HPRCOM_CTRL);
1309 snd_soc_write(codec, HPRCOM_CTRL, reg | UNMUTE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001310
1311 /* ADC default volume and unmute */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001312 snd_soc_write(codec, LADC_VOL, DEFAULT_GAIN);
1313 snd_soc_write(codec, RADC_VOL, DEFAULT_GAIN);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001314 /* By default route Line1 to ADC PGA mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001315 snd_soc_write(codec, LINE1L_2_LADC_CTRL, 0x0);
1316 snd_soc_write(codec, LINE1R_2_RADC_CTRL, 0x0);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001317
1318 /* PGA to HP Bypass default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001319 snd_soc_write(codec, PGAL_2_HPLOUT_VOL, DEFAULT_VOL);
1320 snd_soc_write(codec, PGAR_2_HPROUT_VOL, DEFAULT_VOL);
1321 snd_soc_write(codec, PGAL_2_HPLCOM_VOL, DEFAULT_VOL);
1322 snd_soc_write(codec, PGAR_2_HPRCOM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001323 /* PGA to Line Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001324 snd_soc_write(codec, PGAL_2_LLOPM_VOL, DEFAULT_VOL);
1325 snd_soc_write(codec, PGAR_2_RLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001326 /* PGA to Mono Line Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001327 snd_soc_write(codec, PGAL_2_MONOLOPM_VOL, DEFAULT_VOL);
1328 snd_soc_write(codec, PGAR_2_MONOLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001329
1330 /* Line2 to HP Bypass default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001331 snd_soc_write(codec, LINE2L_2_HPLOUT_VOL, DEFAULT_VOL);
1332 snd_soc_write(codec, LINE2R_2_HPROUT_VOL, DEFAULT_VOL);
1333 snd_soc_write(codec, LINE2L_2_HPLCOM_VOL, DEFAULT_VOL);
1334 snd_soc_write(codec, LINE2R_2_HPRCOM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001335 /* Line2 Line Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001336 snd_soc_write(codec, LINE2L_2_LLOPM_VOL, DEFAULT_VOL);
1337 snd_soc_write(codec, LINE2R_2_RLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001338 /* Line2 to Mono Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001339 snd_soc_write(codec, LINE2L_2_MONOLOPM_VOL, DEFAULT_VOL);
1340 snd_soc_write(codec, LINE2R_2_MONOLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001341
Randolph Chung6184f102010-08-20 12:47:53 +08001342 if (aic3x->model == AIC3X_MODEL_3007) {
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001343 aic3x_init_3007(codec);
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001344 snd_soc_write(codec, CLASSD_CTRL, 0);
Randolph Chung6184f102010-08-20 12:47:53 +08001345 }
1346
Ben Dookscb3826f2009-08-20 22:50:41 +01001347 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001348}
1349
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001350static bool aic3x_is_shared_reset(struct aic3x_priv *aic3x)
1351{
1352 struct aic3x_priv *a;
1353
1354 list_for_each_entry(a, &reset_list, list) {
1355 if (gpio_is_valid(aic3x->gpio_reset) &&
1356 aic3x->gpio_reset == a->gpio_reset)
1357 return true;
1358 }
1359
1360 return false;
1361}
1362
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001363static int aic3x_probe(struct snd_soc_codec *codec)
Ben Dookscb3826f2009-08-20 22:50:41 +01001364{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001365 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001366 int ret, i;
Ben Dookscb3826f2009-08-20 22:50:41 +01001367
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001368 INIT_LIST_HEAD(&aic3x->list);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001369 codec->control_data = aic3x->control_data;
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001370 aic3x->codec = codec;
Jarkko Nikula7d1be0a2010-09-20 10:39:14 +03001371 codec->idle_bias_off = 1;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001372
Jarkko Nikulaa84a4412010-09-14 14:54:48 +03001373 ret = snd_soc_codec_set_cache_io(codec, 8, 8, aic3x->control_type);
1374 if (ret != 0) {
1375 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
1376 return ret;
1377 }
1378
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001379 if (gpio_is_valid(aic3x->gpio_reset) &&
1380 !aic3x_is_shared_reset(aic3x)) {
Jarkko Nikula2f241112010-09-20 10:39:11 +03001381 ret = gpio_request(aic3x->gpio_reset, "tlv320aic3x reset");
1382 if (ret != 0)
1383 goto err_gpio;
1384 gpio_direction_output(aic3x->gpio_reset, 0);
1385 }
1386
1387 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
1388 aic3x->supplies[i].supply = aic3x_supply_names[i];
1389
1390 ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(aic3x->supplies),
1391 aic3x->supplies);
1392 if (ret != 0) {
1393 dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
1394 goto err_get;
1395 }
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001396 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++) {
1397 aic3x->disable_nb[i].nb.notifier_call = aic3x_regulator_event;
1398 aic3x->disable_nb[i].aic3x = aic3x;
1399 ret = regulator_register_notifier(aic3x->supplies[i].consumer,
1400 &aic3x->disable_nb[i].nb);
1401 if (ret) {
1402 dev_err(codec->dev,
1403 "Failed to request regulator notifier: %d\n",
1404 ret);
1405 goto err_notif;
1406 }
1407 }
Jarkko Nikula2f241112010-09-20 10:39:11 +03001408
Jarkko Nikula7d1be0a2010-09-20 10:39:14 +03001409 codec->cache_only = 1;
Jarkko Nikula37b47652010-08-23 10:38:40 +03001410 aic3x_init(codec);
1411
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001412 if (aic3x->setup) {
1413 /* setup GPIO functions */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001414 snd_soc_write(codec, AIC3X_GPIO1_REG,
1415 (aic3x->setup->gpio_func[0] & 0xf) << 4);
1416 snd_soc_write(codec, AIC3X_GPIO2_REG,
1417 (aic3x->setup->gpio_func[1] & 0xf) << 4);
Ben Dookscb3826f2009-08-20 22:50:41 +01001418 }
1419
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001420 snd_soc_add_controls(codec, aic3x_snd_controls,
1421 ARRAY_SIZE(aic3x_snd_controls));
Randolph Chung6184f102010-08-20 12:47:53 +08001422 if (aic3x->model == AIC3X_MODEL_3007)
1423 snd_soc_add_controls(codec, &aic3x_classd_amp_gain_ctrl, 1);
Ben Dookscb3826f2009-08-20 22:50:41 +01001424
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001425 aic3x_add_widgets(codec);
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001426 list_add(&aic3x->list, &reset_list);
Ben Dookscb3826f2009-08-20 22:50:41 +01001427
1428 return 0;
Jarkko Nikula2f241112010-09-20 10:39:11 +03001429
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001430err_notif:
1431 while (i--)
1432 regulator_unregister_notifier(aic3x->supplies[i].consumer,
1433 &aic3x->disable_nb[i].nb);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001434 regulator_bulk_free(ARRAY_SIZE(aic3x->supplies), aic3x->supplies);
1435err_get:
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001436 if (gpio_is_valid(aic3x->gpio_reset) &&
1437 !aic3x_is_shared_reset(aic3x))
Jarkko Nikula2f241112010-09-20 10:39:11 +03001438 gpio_free(aic3x->gpio_reset);
1439err_gpio:
1440 kfree(aic3x);
1441 return ret;
Ben Dookscb3826f2009-08-20 22:50:41 +01001442}
1443
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001444static int aic3x_remove(struct snd_soc_codec *codec)
Ben Dookscb3826f2009-08-20 22:50:41 +01001445{
Jarkko Nikula2f241112010-09-20 10:39:11 +03001446 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001447 int i;
Jarkko Nikula2f241112010-09-20 10:39:11 +03001448
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001449 aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001450 list_del(&aic3x->list);
1451 if (gpio_is_valid(aic3x->gpio_reset) &&
1452 !aic3x_is_shared_reset(aic3x)) {
Jarkko Nikula2f241112010-09-20 10:39:11 +03001453 gpio_set_value(aic3x->gpio_reset, 0);
1454 gpio_free(aic3x->gpio_reset);
1455 }
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001456 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
1457 regulator_unregister_notifier(aic3x->supplies[i].consumer,
1458 &aic3x->disable_nb[i].nb);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001459 regulator_bulk_free(ARRAY_SIZE(aic3x->supplies), aic3x->supplies);
1460
Ben Dookscb3826f2009-08-20 22:50:41 +01001461 return 0;
1462}
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001463
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001464static struct snd_soc_codec_driver soc_codec_dev_aic3x = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001465 .set_bias_level = aic3x_set_bias_level,
1466 .reg_cache_size = ARRAY_SIZE(aic3x_reg),
1467 .reg_word_size = sizeof(u8),
1468 .reg_cache_default = aic3x_reg,
1469 .probe = aic3x_probe,
1470 .remove = aic3x_remove,
1471 .suspend = aic3x_suspend,
1472 .resume = aic3x_resume,
1473};
1474
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001475#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1476/*
1477 * AIC3X 2 wire address can be up to 4 devices with device addresses
1478 * 0x18, 0x19, 0x1A, 0x1B
1479 */
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001480
Randolph Chung6184f102010-08-20 12:47:53 +08001481static const struct i2c_device_id aic3x_i2c_id[] = {
1482 [AIC3X_MODEL_3X] = { "tlv320aic3x", 0 },
1483 [AIC3X_MODEL_33] = { "tlv320aic33", 0 },
1484 [AIC3X_MODEL_3007] = { "tlv320aic3007", 0 },
1485 { }
1486};
1487MODULE_DEVICE_TABLE(i2c, aic3x_i2c_id);
1488
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001489/*
1490 * If the i2c layer weren't so broken, we could pass this kind of data
1491 * around
1492 */
Jean Delvareba8ed122008-09-22 14:15:53 +02001493static int aic3x_i2c_probe(struct i2c_client *i2c,
1494 const struct i2c_device_id *id)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001495{
Jarkko Nikula5193d622010-05-05 13:02:03 +03001496 struct aic3x_pdata *pdata = i2c->dev.platform_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001497 struct aic3x_priv *aic3x;
Jarkko Nikula2f241112010-09-20 10:39:11 +03001498 int ret;
Randolph Chung6184f102010-08-20 12:47:53 +08001499 const struct i2c_device_id *tbl;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001500
Ben Dookscb3826f2009-08-20 22:50:41 +01001501 aic3x = kzalloc(sizeof(struct aic3x_priv), GFP_KERNEL);
1502 if (aic3x == NULL) {
1503 dev_err(&i2c->dev, "failed to create private data\n");
1504 return -ENOMEM;
1505 }
1506
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001507 aic3x->control_data = i2c;
Jarkko Nikulaa84a4412010-09-14 14:54:48 +03001508 aic3x->control_type = SND_SOC_I2C;
1509
Ben Dookscb3826f2009-08-20 22:50:41 +01001510 i2c_set_clientdata(i2c, aic3x);
Jarkko Nikulac7763572010-09-05 19:10:22 +03001511 if (pdata) {
1512 aic3x->gpio_reset = pdata->gpio_reset;
1513 aic3x->setup = pdata->setup;
1514 } else {
1515 aic3x->gpio_reset = -1;
1516 }
Ben Dookscb3826f2009-08-20 22:50:41 +01001517
Randolph Chung6184f102010-08-20 12:47:53 +08001518 for (tbl = aic3x_i2c_id; tbl->name[0]; tbl++) {
1519 if (!strcmp(tbl->name, id->name))
1520 break;
1521 }
1522 aic3x->model = tbl - aic3x_i2c_id;
1523
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001524 ret = snd_soc_register_codec(&i2c->dev,
1525 &soc_codec_dev_aic3x, &aic3x_dai, 1);
1526 if (ret < 0)
Jarkko Nikula2f241112010-09-20 10:39:11 +03001527 kfree(aic3x);
Jarkko Nikula07779fd2010-04-26 15:49:14 +03001528 return ret;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001529}
1530
Jean Delvareba8ed122008-09-22 14:15:53 +02001531static int aic3x_i2c_remove(struct i2c_client *client)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001532{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001533 snd_soc_unregister_codec(&client->dev);
1534 kfree(i2c_get_clientdata(client));
1535 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001536}
1537
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001538/* machine i2c codec control layer */
1539static struct i2c_driver aic3x_i2c_driver = {
1540 .driver = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001541 .name = "tlv320aic3x-codec",
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001542 .owner = THIS_MODULE,
1543 },
Ben Dookscb3826f2009-08-20 22:50:41 +01001544 .probe = aic3x_i2c_probe,
Jean Delvareba8ed122008-09-22 14:15:53 +02001545 .remove = aic3x_i2c_remove,
1546 .id_table = aic3x_i2c_id,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001547};
Daniel Mack54e7e612008-04-30 16:20:52 +02001548
Ben Dookscb3826f2009-08-20 22:50:41 +01001549static inline void aic3x_i2c_init(void)
Jean Delvareba8ed122008-09-22 14:15:53 +02001550{
Jean Delvareba8ed122008-09-22 14:15:53 +02001551 int ret;
1552
1553 ret = i2c_add_driver(&aic3x_i2c_driver);
Ben Dookscb3826f2009-08-20 22:50:41 +01001554 if (ret)
1555 printk(KERN_ERR "%s: error regsitering i2c driver, %d\n",
1556 __func__, ret);
Jean Delvareba8ed122008-09-22 14:15:53 +02001557}
Ben Dookscb3826f2009-08-20 22:50:41 +01001558
1559static inline void aic3x_i2c_exit(void)
1560{
1561 i2c_del_driver(&aic3x_i2c_driver);
1562}
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001563#endif
1564
Takashi Iwaic9b3a402008-12-10 07:47:22 +01001565static int __init aic3x_modinit(void)
Mark Brown64089b82008-12-08 19:17:58 +00001566{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001567 int ret = 0;
1568#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1569 ret = i2c_add_driver(&aic3x_i2c_driver);
1570 if (ret != 0) {
1571 printk(KERN_ERR "Failed to register TLV320AIC3x I2C driver: %d\n",
1572 ret);
1573 }
1574#endif
1575 return ret;
Mark Brown64089b82008-12-08 19:17:58 +00001576}
1577module_init(aic3x_modinit);
1578
1579static void __exit aic3x_exit(void)
1580{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001581#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1582 i2c_del_driver(&aic3x_i2c_driver);
1583#endif
Mark Brown64089b82008-12-08 19:17:58 +00001584}
1585module_exit(aic3x_exit);
1586
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001587MODULE_DESCRIPTION("ASoC TLV320AIC3X codec driver");
1588MODULE_AUTHOR("Vladimir Barinov");
1589MODULE_LICENSE("GPL");