blob: bcf603142a33c08d6a0dbc7a50f47b7c84a20e1a [file] [log] [blame]
Mischa Jonkera92a5d02013-04-18 11:40:39 +02001/*
2 * Copyright (C) 2013 Synopsys, Inc. (www.synopsys.com)
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8/dts-v1/;
9
10/include/ "skeleton.dtsi"
11
12/ {
Alexey Brodkin618a9cd2016-08-16 07:26:31 +030013 model = "snps,nsimosci";
Mischa Jonkera92a5d02013-04-18 11:40:39 +020014 compatible = "snps,nsimosci";
Mischa Jonkera92a5d02013-04-18 11:40:39 +020015 #address-cells = <1>;
16 #size-cells = <1>;
Vineet Gupta9ba76482016-01-28 09:57:12 +053017 interrupt-parent = <&core_intc>;
Mischa Jonkera92a5d02013-04-18 11:40:39 +020018
19 chosen {
Vineet Gupta61fb4bf2014-04-05 15:30:22 +053020 /* this is for console on PGU */
21 /* bootargs = "console=tty0 consoleblank=0"; */
22 /* this is for console on serial */
Alexey Brodkin830c6572016-06-06 10:56:53 +030023 bootargs = "earlycon=uart8250,mmio32,0xf0000000,115200n8 console=tty0 console=ttyS0,115200n8 consoleblank=0 debug video=640x480-24";
Mischa Jonkera92a5d02013-04-18 11:40:39 +020024 };
25
26 aliases {
27 serial0 = &uart0;
28 };
29
Mischa Jonkera92a5d02013-04-18 11:40:39 +020030 fpga {
31 compatible = "simple-bus";
32 #address-cells = <1>;
33 #size-cells = <1>;
34
35 /* child and parent address space 1:1 mapped */
36 ranges;
37
Vineet Guptab3d6aba2016-01-01 18:48:40 +053038 core_clk: core_clk {
39 #clock-cells = <0>;
40 compatible = "fixed-clock";
41 clock-frequency = <20000000>;
42 };
43
Vineet Gupta9ba76482016-01-28 09:57:12 +053044 core_intc: interrupt-controller {
Mischa Jonkera92a5d02013-04-18 11:40:39 +020045 compatible = "snps,arc700-intc";
46 interrupt-controller;
47 #interrupt-cells = <1>;
48 };
49
Vineet Guptae8ef0602014-10-01 14:28:36 +053050 uart0: serial@f0000000 {
Mischa Jonker6eda4772013-05-16 19:36:08 +020051 compatible = "ns8250";
Vineet Guptae8ef0602014-10-01 14:28:36 +053052 reg = <0xf0000000 0x2000>;
Mischa Jonkera92a5d02013-04-18 11:40:39 +020053 interrupts = <11>;
Mischa Jonkera92a5d02013-04-18 11:40:39 +020054 clock-frequency = <3686400>;
55 baud = <115200>;
56 reg-shift = <2>;
57 reg-io-width = <4>;
Mischa Jonker6eda4772013-05-16 19:36:08 +020058 no-loopback-test = <1>;
Mischa Jonkera92a5d02013-04-18 11:40:39 +020059 };
60
Alexey Brodkin830c6572016-06-06 10:56:53 +030061 pguclk: pguclk {
62 #clock-cells = <0>;
63 compatible = "fixed-clock";
64 clock-frequency = <25175000>;
65 };
66
67 pgu@f9000000 {
68 compatible = "snps,arcpgu";
Vineet Guptae8ef0602014-10-01 14:28:36 +053069 reg = <0xf9000000 0x400>;
Alexey Brodkin830c6572016-06-06 10:56:53 +030070 clocks = <&pguclk>;
71 clock-names = "pxlclk";
Mischa Jonkera92a5d02013-04-18 11:40:39 +020072 };
73
Vineet Guptae8ef0602014-10-01 14:28:36 +053074 ps2: ps2@f9001000 {
Mischa Jonkera92a5d02013-04-18 11:40:39 +020075 compatible = "snps,arc_ps2";
Vineet Guptae8ef0602014-10-01 14:28:36 +053076 reg = <0xf9000400 0x14>;
Mischa Jonkera92a5d02013-04-18 11:40:39 +020077 interrupts = <13>;
78 interrupt-names = "arc_ps2_irq";
79 };
80
Vineet Guptae8ef0602014-10-01 14:28:36 +053081 eth0: ethernet@f0003000 {
Lada Trimasovadf420fd2016-03-14 17:11:57 +030082 compatible = "ezchip,nps-mgt-enet";
Vineet Guptae8ef0602014-10-01 14:28:36 +053083 reg = <0xf0003000 0x44>;
Lada Trimasovadf420fd2016-03-14 17:11:57 +030084 interrupts = <7>;
Mischa Jonkera92a5d02013-04-18 11:40:39 +020085 };
86 };
87};