blob: db25c65155cb80a284ab3078f60797f2b25735dc [file] [log] [blame]
Vineet Guptaac4c2442013-01-18 15:12:16 +05301/*
2 * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9#ifndef _ASM_ARC_ARCREGS_H
10#define _ASM_ARC_ARCREGS_H
11
Vineet Guptabacdf482013-01-18 15:12:18 +053012/* Build Configuration Registers */
Vineet Guptaa150b082016-02-16 12:36:18 +053013#define ARC_REG_AUX_DCCM 0x18 /* DCCM Base Addr ARCv2 */
14#define ARC_REG_DCCM_BASE_BUILD 0x61 /* DCCM Base Addr ARCompact */
Vineet Guptaaf617422013-01-18 15:12:24 +053015#define ARC_REG_CRC_BCR 0x62
Vineet Guptabacdf482013-01-18 15:12:18 +053016#define ARC_REG_VECBASE_BCR 0x68
Vineet Guptaaf617422013-01-18 15:12:24 +053017#define ARC_REG_PERIBASE_BCR 0x69
Vineet Gupta56372082014-09-25 16:54:43 +053018#define ARC_REG_FP_BCR 0x6B /* ARCompact: Single-Precision FPU */
19#define ARC_REG_DPFP_BCR 0x6C /* ARCompact: Dbl Precision FPU */
Vineet Gupta1f6ccff2013-05-13 18:30:41 +053020#define ARC_REG_FP_V2_BCR 0xc8 /* ARCv2 FPU */
Vineet Guptad1f317d2015-04-06 17:23:57 +053021#define ARC_REG_SLC_BCR 0xce
Vineet Guptaa150b082016-02-16 12:36:18 +053022#define ARC_REG_DCCM_BUILD 0x74 /* DCCM size (common) */
Vineet Guptaaf617422013-01-18 15:12:24 +053023#define ARC_REG_TIMERS_BCR 0x75
Vineet Gupta56372082014-09-25 16:54:43 +053024#define ARC_REG_AP_BCR 0x76
Vineet Guptaa150b082016-02-16 12:36:18 +053025#define ARC_REG_ICCM_BUILD 0x78 /* ICCM size (common) */
Vineet Guptaaf617422013-01-18 15:12:24 +053026#define ARC_REG_XY_MEM_BCR 0x79
27#define ARC_REG_MAC_BCR 0x7a
28#define ARC_REG_MUL_BCR 0x7b
29#define ARC_REG_SWAP_BCR 0x7c
30#define ARC_REG_NORM_BCR 0x7d
31#define ARC_REG_MIXMAX_BCR 0x7e
32#define ARC_REG_BARREL_BCR 0x7f
33#define ARC_REG_D_UNCACH_BCR 0x6A
Vineet Gupta56372082014-09-25 16:54:43 +053034#define ARC_REG_BPU_BCR 0xc0
35#define ARC_REG_ISA_CFG_BCR 0xc1
Vineet Guptaa44ec8b2015-03-08 14:18:21 +053036#define ARC_REG_RTT_BCR 0xF2
Vineet Gupta820970a2015-03-06 14:08:20 +053037#define ARC_REG_IRQ_BCR 0xF3
Vineet Gupta56372082014-09-25 16:54:43 +053038#define ARC_REG_SMART_BCR 0xFF
Alexey Brodkinf2b0b252015-05-25 19:54:28 +030039#define ARC_REG_CLUSTER_BCR 0xcf
Vineet Guptaa150b082016-02-16 12:36:18 +053040#define ARC_REG_AUX_ICCM 0x208 /* ICCM Base Addr (ARCv2) */
Vineet Guptabacdf482013-01-18 15:12:18 +053041
Vineet Guptaac4c2442013-01-18 15:12:16 +053042/* status32 Bits Positions */
Vineet Guptaac4c2442013-01-18 15:12:16 +053043#define STATUS_AE_BIT 5 /* Exception active */
44#define STATUS_DE_BIT 6 /* PC is in delay slot */
45#define STATUS_U_BIT 7 /* User/Kernel mode */
46#define STATUS_L_BIT 12 /* Loop inhibit */
47
48/* These masks correspond to the status word(STATUS_32) bits */
Vineet Guptaac4c2442013-01-18 15:12:16 +053049#define STATUS_AE_MASK (1<<STATUS_AE_BIT)
50#define STATUS_DE_MASK (1<<STATUS_DE_BIT)
51#define STATUS_U_MASK (1<<STATUS_U_BIT)
52#define STATUS_L_MASK (1<<STATUS_L_BIT)
53
Vineet Guptacc562d22013-01-18 15:12:19 +053054/*
55 * ECR: Exception Cause Reg bits-n-pieces
56 * [23:16] = Exception Vector
57 * [15: 8] = Exception Cause Code
58 * [ 7: 0] = Exception Parameters (for certain types only)
59 */
Vineet Gupta1f6ccff2013-05-13 18:30:41 +053060#ifdef CONFIG_ISA_ARCOMPACT
Vineet Guptadc9e2342014-09-22 17:54:45 +053061#define ECR_V_MEM_ERR 0x01
Vineet Guptacc562d22013-01-18 15:12:19 +053062#define ECR_V_INSN_ERR 0x02
63#define ECR_V_MACH_CHK 0x20
64#define ECR_V_ITLB_MISS 0x21
65#define ECR_V_DTLB_MISS 0x22
66#define ECR_V_PROTV 0x23
Vineet Gupta502a0c72013-06-11 18:56:54 +053067#define ECR_V_TRAP 0x25
Vineet Gupta1f6ccff2013-05-13 18:30:41 +053068#else
69#define ECR_V_MEM_ERR 0x01
70#define ECR_V_INSN_ERR 0x02
71#define ECR_V_MACH_CHK 0x03
72#define ECR_V_ITLB_MISS 0x04
73#define ECR_V_DTLB_MISS 0x05
74#define ECR_V_PROTV 0x06
75#define ECR_V_TRAP 0x09
76#endif
Vineet Guptacc562d22013-01-18 15:12:19 +053077
Vineet Guptadc9e2342014-09-22 17:54:45 +053078/* DTLB Miss and Protection Violation Cause Codes */
79
Vineet Guptacc562d22013-01-18 15:12:19 +053080#define ECR_C_PROTV_INST_FETCH 0x00
81#define ECR_C_PROTV_LOAD 0x01
82#define ECR_C_PROTV_STORE 0x02
83#define ECR_C_PROTV_XCHG 0x03
84#define ECR_C_PROTV_MISALIG_DATA 0x04
85
Vineet Gupta1898a952013-05-28 15:24:30 +053086#define ECR_C_BIT_PROTV_MISALIG_DATA 10
87
88/* Machine Check Cause Code Values */
89#define ECR_C_MCHK_DUP_TLB 0x01
90
Vineet Guptacc562d22013-01-18 15:12:19 +053091/* DTLB Miss Exception Cause Code Values */
92#define ECR_C_BIT_DTLB_LD_MISS 8
93#define ECR_C_BIT_DTLB_ST_MISS 9
94
Vineet Guptaac4c2442013-01-18 15:12:16 +053095/* Auxiliary registers */
96#define AUX_IDENTITY 4
97#define AUX_INTR_VEC_BASE 0x25
Vineet Gupta26c01c42016-08-26 15:41:29 -070098#define AUX_VOL 0x5e
Vineet Guptaf1f33472013-01-18 15:12:19 +053099
Vineet Guptabf90e1e2013-01-18 15:12:18 +0530100/*
101 * Floating Pt Registers
102 * Status regs are read-only (build-time) so need not be saved/restored
103 */
104#define ARC_AUX_FP_STAT 0x300
105#define ARC_AUX_DPFP_1L 0x301
106#define ARC_AUX_DPFP_1H 0x302
107#define ARC_AUX_DPFP_2L 0x303
108#define ARC_AUX_DPFP_2H 0x304
109#define ARC_AUX_DPFP_STAT 0x305
110
Vineet Guptaac4c2442013-01-18 15:12:16 +0530111#ifndef __ASSEMBLY__
112
113/*
114 ******************************************************************
115 * Inline ASM macros to read/write AUX Regs
116 * Essentially invocation of lr/sr insns from "C"
117 */
118
119#if 1
120
121#define read_aux_reg(reg) __builtin_arc_lr(reg)
122
123/* gcc builtin sr needs reg param to be long immediate */
124#define write_aux_reg(reg_immed, val) \
Vineet Gupta5c35ee62015-09-29 16:05:48 +0530125 __builtin_arc_sr((unsigned int)(val), reg_immed)
Vineet Guptaac4c2442013-01-18 15:12:16 +0530126
127#else
128
129#define read_aux_reg(reg) \
130({ \
131 unsigned int __ret; \
132 __asm__ __volatile__( \
133 " lr %0, [%1]" \
134 : "=r"(__ret) \
135 : "i"(reg)); \
136 __ret; \
137})
138
139/*
140 * Aux Reg address is specified as long immediate by caller
141 * e.g.
142 * write_aux_reg(0x69, some_val);
143 * This generates tightest code.
144 */
145#define write_aux_reg(reg_imm, val) \
146({ \
147 __asm__ __volatile__( \
148 " sr %0, [%1] \n" \
149 : \
150 : "ir"(val), "i"(reg_imm)); \
151})
152
153/*
154 * Aux Reg address is specified in a variable
155 * * e.g.
156 * reg_num = 0x69
157 * write_aux_reg2(reg_num, some_val);
158 * This has to generate glue code to load the reg num from
159 * memory to a reg hence not recommended.
160 */
161#define write_aux_reg2(reg_in_var, val) \
162({ \
163 unsigned int tmp; \
164 \
165 __asm__ __volatile__( \
166 " ld %0, [%2] \n\t" \
167 " sr %1, [%0] \n\t" \
168 : "=&r"(tmp) \
169 : "r"(val), "memory"(&reg_in_var)); \
170})
171
172#endif
173
Vineet Gupta95d69762013-01-18 15:12:19 +0530174#define READ_BCR(reg, into) \
175{ \
176 unsigned int tmp; \
177 tmp = read_aux_reg(reg); \
178 if (sizeof(tmp) == sizeof(into)) { \
179 into = *((typeof(into) *)&tmp); \
180 } else { \
181 extern void bogus_undefined(void); \
182 bogus_undefined(); \
183 } \
184}
185
Vineet Gupta1425d5e2014-03-27 11:59:02 +0530186#define WRITE_AUX(reg, into) \
Vineet Gupta95d69762013-01-18 15:12:19 +0530187{ \
188 unsigned int tmp; \
189 if (sizeof(tmp) == sizeof(into)) { \
Vineet Gupta1425d5e2014-03-27 11:59:02 +0530190 tmp = (*(unsigned int *)&(into)); \
Vineet Gupta95d69762013-01-18 15:12:19 +0530191 write_aux_reg(reg, tmp); \
192 } else { \
193 extern void bogus_undefined(void); \
194 bogus_undefined(); \
195 } \
196}
197
Vineet Guptac121c502013-01-18 15:12:20 +0530198/* Helpers */
199#define TO_KB(bytes) ((bytes) >> 10)
200#define TO_MB(bytes) (TO_KB(bytes) >> 10)
201#define PAGES_TO_KB(n_pages) ((n_pages) << (PAGE_SHIFT - 10))
202#define PAGES_TO_MB(n_pages) (PAGES_TO_KB(n_pages) >> 10)
Vineet Gupta95d69762013-01-18 15:12:19 +0530203
Vineet Guptabf90e1e2013-01-18 15:12:18 +0530204
Vineet Gupta95d69762013-01-18 15:12:19 +0530205/*
206 ***************************************************************
207 * Build Configuration Registers, with encoded hardware config
208 */
Vineet Guptaaf617422013-01-18 15:12:24 +0530209struct bcr_identity {
210#ifdef CONFIG_CPU_BIG_ENDIAN
211 unsigned int chip_id:16, cpu_id:8, family:8;
212#else
213 unsigned int family:8, cpu_id:8, chip_id:16;
214#endif
215};
Vineet Gupta95d69762013-01-18 15:12:19 +0530216
Vineet Gupta56372082014-09-25 16:54:43 +0530217struct bcr_isa {
Vineet Guptaaf617422013-01-18 15:12:24 +0530218#ifdef CONFIG_CPU_BIG_ENDIAN
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530219 unsigned int div_rem:4, pad2:4, ldd:1, unalign:1, atomic:1, be:1,
220 pad1:11, atomic1:1, ver:8;
Vineet Guptaaf617422013-01-18 15:12:24 +0530221#else
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530222 unsigned int ver:8, atomic1:1, pad1:11, be:1, atomic:1, unalign:1,
223 ldd:1, pad2:4, div_rem:4;
Vineet Guptaaf617422013-01-18 15:12:24 +0530224#endif
225};
226
Vineet Gupta56372082014-09-25 16:54:43 +0530227struct bcr_mpy {
Vineet Guptaaf617422013-01-18 15:12:24 +0530228#ifdef CONFIG_CPU_BIG_ENDIAN
Vineet Gupta56372082014-09-25 16:54:43 +0530229 unsigned int pad:8, x1616:8, dsp:4, cycles:2, type:2, ver:8;
Vineet Guptaaf617422013-01-18 15:12:24 +0530230#else
Vineet Gupta56372082014-09-25 16:54:43 +0530231 unsigned int ver:8, type:2, cycles:2, dsp:4, x1616:8, pad:8;
Vineet Guptaaf617422013-01-18 15:12:24 +0530232#endif
233};
234
235struct bcr_extn_xymem {
236#ifdef CONFIG_CPU_BIG_ENDIAN
237 unsigned int ram_org:2, num_banks:4, bank_sz:4, ver:8;
238#else
239 unsigned int ver:8, bank_sz:4, num_banks:4, ram_org:2;
240#endif
241};
242
Vineet Guptaa150b082016-02-16 12:36:18 +0530243struct bcr_iccm_arcompact {
Vineet Guptaaf617422013-01-18 15:12:24 +0530244#ifdef CONFIG_CPU_BIG_ENDIAN
245 unsigned int base:16, pad:5, sz:3, ver:8;
246#else
247 unsigned int ver:8, sz:3, pad:5, base:16;
248#endif
249};
250
Vineet Guptaa150b082016-02-16 12:36:18 +0530251struct bcr_iccm_arcv2 {
Vineet Guptaaf617422013-01-18 15:12:24 +0530252#ifdef CONFIG_CPU_BIG_ENDIAN
Vineet Guptaa150b082016-02-16 12:36:18 +0530253 unsigned int pad:8, sz11:4, sz01:4, sz10:4, sz00:4, ver:8;
Vineet Guptaaf617422013-01-18 15:12:24 +0530254#else
Vineet Guptaa150b082016-02-16 12:36:18 +0530255 unsigned int ver:8, sz00:4, sz10:4, sz01:4, sz11:4, pad:8;
Vineet Guptaaf617422013-01-18 15:12:24 +0530256#endif
257};
258
Vineet Guptaa150b082016-02-16 12:36:18 +0530259struct bcr_dccm_arcompact {
Vineet Guptaaf617422013-01-18 15:12:24 +0530260#ifdef CONFIG_CPU_BIG_ENDIAN
261 unsigned int res:21, sz:3, ver:8;
262#else
263 unsigned int ver:8, sz:3, res:21;
264#endif
265};
266
Vineet Guptaa150b082016-02-16 12:36:18 +0530267struct bcr_dccm_arcv2 {
268#ifdef CONFIG_CPU_BIG_ENDIAN
269 unsigned int pad2:12, cyc:3, pad1:1, sz1:4, sz0:4, ver:8;
270#else
271 unsigned int ver:8, sz0:4, sz1:4, pad1:1, cyc:3, pad2:12;
272#endif
273};
274
Vineet Gupta56372082014-09-25 16:54:43 +0530275/* ARCompact: Both SP and DP FPU BCRs have same format */
276struct bcr_fp_arcompact {
Vineet Guptaaf617422013-01-18 15:12:24 +0530277#ifdef CONFIG_CPU_BIG_ENDIAN
278 unsigned int fast:1, ver:8;
279#else
280 unsigned int ver:8, fast:1;
281#endif
282};
283
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530284struct bcr_fp_arcv2 {
285#ifdef CONFIG_CPU_BIG_ENDIAN
286 unsigned int pad2:15, dp:1, pad1:7, sp:1, ver:8;
287#else
288 unsigned int ver:8, sp:1, pad1:7, dp:1, pad2:15;
289#endif
290};
291
Vineet Gupta56372082014-09-25 16:54:43 +0530292struct bcr_timer {
293#ifdef CONFIG_CPU_BIG_ENDIAN
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530294 unsigned int pad2:15, rtsc:1, pad1:5, rtc:1, t1:1, t0:1, ver:8;
Vineet Gupta56372082014-09-25 16:54:43 +0530295#else
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530296 unsigned int ver:8, t0:1, t1:1, rtc:1, pad1:5, rtsc:1, pad2:15;
Vineet Gupta56372082014-09-25 16:54:43 +0530297#endif
298};
299
300struct bcr_bpu_arcompact {
301#ifdef CONFIG_CPU_BIG_ENDIAN
302 unsigned int pad2:19, fam:1, pad:2, ent:2, ver:8;
303#else
304 unsigned int ver:8, ent:2, pad:2, fam:1, pad2:19;
305#endif
306};
307
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530308struct bcr_bpu_arcv2 {
309#ifdef CONFIG_CPU_BIG_ENDIAN
310 unsigned int pad:6, fbe:2, tqe:2, ts:4, ft:1, rse:2, pte:3, bce:3, ver:8;
311#else
312 unsigned int ver:8, bce:3, pte:3, rse:2, ft:1, ts:4, tqe:2, fbe:2, pad:6;
313#endif
314};
315
Vineet Gupta56372082014-09-25 16:54:43 +0530316struct bcr_generic {
317#ifdef CONFIG_CPU_BIG_ENDIAN
Vineet Guptaa150b082016-02-16 12:36:18 +0530318 unsigned int info:24, ver:8;
Vineet Gupta56372082014-09-25 16:54:43 +0530319#else
Vineet Guptaa150b082016-02-16 12:36:18 +0530320 unsigned int ver:8, info:24;
Vineet Gupta56372082014-09-25 16:54:43 +0530321#endif
322};
323
Vineet Gupta95d69762013-01-18 15:12:19 +0530324/*
325 *******************************************************************
326 * Generic structures to hold build configuration used at runtime
327 */
328
Vineet Guptacc562d22013-01-18 15:12:19 +0530329struct cpuinfo_arc_mmu {
Vineet Guptad0890ea2015-10-02 19:24:20 +0530330 unsigned int ver:4, pg_sz_k:8, s_pg_sz_m:8, pad:10, sasid:1, pae:1;
Vineet Guptab598e172015-10-02 12:25:35 +0530331 unsigned int sets:12, ways:4, u_dtlb:8, u_itlb:8;
Vineet Guptacc562d22013-01-18 15:12:19 +0530332};
333
Vineet Gupta95d69762013-01-18 15:12:19 +0530334struct cpuinfo_arc_cache {
Vineet Guptad1f317d2015-04-06 17:23:57 +0530335 unsigned int sz_k:14, line_len:8, assoc:4, ver:4, alias:1, vipt:1;
Vineet Gupta95d69762013-01-18 15:12:19 +0530336};
337
Vineet Gupta56372082014-09-25 16:54:43 +0530338struct cpuinfo_arc_bpu {
339 unsigned int ver, full, num_cache, num_pred;
340};
341
Vineet Guptaaf617422013-01-18 15:12:24 +0530342struct cpuinfo_arc_ccm {
343 unsigned int base_addr, sz;
344};
345
Vineet Gupta95d69762013-01-18 15:12:19 +0530346struct cpuinfo_arc {
Vineet Guptad1f317d2015-04-06 17:23:57 +0530347 struct cpuinfo_arc_cache icache, dcache, slc;
Vineet Guptacc562d22013-01-18 15:12:19 +0530348 struct cpuinfo_arc_mmu mmu;
Vineet Gupta56372082014-09-25 16:54:43 +0530349 struct cpuinfo_arc_bpu bpu;
Vineet Guptaaf617422013-01-18 15:12:24 +0530350 struct bcr_identity core;
Vineet Gupta56372082014-09-25 16:54:43 +0530351 struct bcr_isa isa;
Vineet Guptaaf617422013-01-18 15:12:24 +0530352 unsigned int vec_base;
Vineet Guptaaf617422013-01-18 15:12:24 +0530353 struct cpuinfo_arc_ccm iccm, dccm;
Vineet Gupta56372082014-09-25 16:54:43 +0530354 struct {
355 unsigned int swap:1, norm:1, minmax:1, barrel:1, crc:1, pad1:3,
356 fpu_sp:1, fpu_dp:1, pad2:6,
357 debug:1, ap:1, smart:1, rtt:1, pad3:4,
Vineet Guptab89bd1f2016-01-22 15:20:18 +0530358 timer0:1, timer1:1, rtc:1, gfrc:1, pad4:4;
Vineet Gupta56372082014-09-25 16:54:43 +0530359 } extn;
360 struct bcr_mpy extn_mpy;
Vineet Guptaaf617422013-01-18 15:12:24 +0530361 struct bcr_extn_xymem extn_xymem;
Vineet Gupta95d69762013-01-18 15:12:19 +0530362};
363
364extern struct cpuinfo_arc cpuinfo_arc700[];
365
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530366static inline int is_isa_arcv2(void)
367{
368 return IS_ENABLED(CONFIG_ISA_ARCV2);
369}
370
371static inline int is_isa_arcompact(void)
372{
373 return IS_ENABLED(CONFIG_ISA_ARCOMPACT);
374}
375
Vineet Guptaac4c2442013-01-18 15:12:16 +0530376#endif /* __ASEMBLY__ */
377
Vineet Guptaac4c2442013-01-18 15:12:16 +0530378#endif /* _ASM_ARC_ARCREGS_H */