blob: e08fe2c8dd8cb3ab9dd2dd957691513ac5556bca [file] [log] [blame]
Steffen Persvold44b111b2011-12-06 00:07:26 +08001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Numascale NumaConnect-Specific APIC Code
7 *
8 * Copyright (C) 2011 Numascale AS. All rights reserved.
9 *
10 * Send feedback to <support@numascale.com>
11 *
12 */
13
Steffen Persvold44b111b2011-12-06 00:07:26 +080014#include <linux/init.h>
Steffen Persvold44b111b2011-12-06 00:07:26 +080015
Daniel J Bluemanf9726bf2012-12-07 14:24:32 -070016#include <asm/numachip/numachip.h>
Steffen Persvold44b111b2011-12-06 00:07:26 +080017#include <asm/numachip/numachip_csr.h>
Steffen Persvold44b111b2011-12-06 00:07:26 +080018#include <asm/ipi.h>
19#include <asm/apic_flat_64.h>
Alexander Duyckfb50b022012-11-16 13:53:09 -080020#include <asm/pgtable.h>
Daniel J Bluemandb1003a2015-09-21 01:01:59 +080021#include <asm/pci_x86.h>
Steffen Persvold44b111b2011-12-06 00:07:26 +080022
Daniel J Bluemandb1003a2015-09-21 01:01:59 +080023u8 numachip_system __read_mostly;
24static const struct apic apic_numachip1;
Daniel J Bluemand9d4dee2015-09-21 01:02:00 +080025static const struct apic apic_numachip2;
Daniel J Bluemandb1003a2015-09-21 01:01:59 +080026static void (*numachip_apic_icr_write)(int apicid, unsigned int val) __read_mostly;
Steffen Persvold44b111b2011-12-06 00:07:26 +080027
Daniel J Bluemandb1003a2015-09-21 01:01:59 +080028static unsigned int numachip1_get_apic_id(unsigned long x)
Steffen Persvold44b111b2011-12-06 00:07:26 +080029{
30 unsigned long value;
Daniel J Bluemanc8a470c2015-03-12 16:55:13 +010031 unsigned int id = (x >> 24) & 0xff;
Steffen Persvold44b111b2011-12-06 00:07:26 +080032
Borislav Petkovbc696ca2016-01-26 22:12:05 +010033 if (static_cpu_has(X86_FEATURE_NODEID_MSR)) {
Daniel J Bluemanc8a470c2015-03-12 16:55:13 +010034 rdmsrl(MSR_FAM10H_NODE_ID, value);
35 id |= (value << 2) & 0xff00;
36 }
Steffen Persvold44b111b2011-12-06 00:07:26 +080037
38 return id;
39}
40
Daniel J Bluemandb1003a2015-09-21 01:01:59 +080041static unsigned long numachip1_set_apic_id(unsigned int id)
Steffen Persvold44b111b2011-12-06 00:07:26 +080042{
Masahiro Yamadaf148b412016-09-11 14:58:21 +090043 return (id & 0xff) << 24;
Steffen Persvold44b111b2011-12-06 00:07:26 +080044}
45
Daniel J Bluemand9d4dee2015-09-21 01:02:00 +080046static unsigned int numachip2_get_apic_id(unsigned long x)
47{
48 u64 mcfg;
49
50 rdmsrl(MSR_FAM10H_MMIO_CONF_BASE, mcfg);
51 return ((mcfg >> (28 - 8)) & 0xfff00) | (x >> 24);
52}
53
54static unsigned long numachip2_set_apic_id(unsigned int id)
55{
56 return id << 24;
57}
58
Daniel J Bluemanfa630302012-03-14 15:17:34 +080059static int numachip_apic_id_valid(int apicid)
60{
61 /* Trust what bootloader passes in MADT */
62 return 1;
63}
64
Steffen Persvold44b111b2011-12-06 00:07:26 +080065static int numachip_apic_id_registered(void)
66{
Daniel J Bluemandb1003a2015-09-21 01:01:59 +080067 return 1;
Steffen Persvold44b111b2011-12-06 00:07:26 +080068}
69
70static int numachip_phys_pkg_id(int initial_apic_id, int index_msb)
71{
72 return initial_apic_id >> index_msb;
73}
74
Daniel J Bluemandb1003a2015-09-21 01:01:59 +080075static void numachip1_apic_icr_write(int apicid, unsigned int val)
76{
77 write_lcsr(CSR_G3_EXT_IRQ_GEN, (apicid << 16) | val);
78}
79
Daniel J Bluemand9d4dee2015-09-21 01:02:00 +080080static void numachip2_apic_icr_write(int apicid, unsigned int val)
81{
82 numachip2_write32_lcsr(NUMACHIP2_APIC_ICR, (apicid << 12) | val);
83}
84
Paul Gortmaker148f9bb2013-06-18 18:23:59 -040085static int numachip_wakeup_secondary(int phys_apicid, unsigned long start_rip)
Steffen Persvold44b111b2011-12-06 00:07:26 +080086{
Daniel J Bluemandb1003a2015-09-21 01:01:59 +080087 numachip_apic_icr_write(phys_apicid, APIC_DM_INIT);
88 numachip_apic_icr_write(phys_apicid, APIC_DM_STARTUP |
89 (start_rip >> 12));
Steffen Persvold44b111b2011-12-06 00:07:26 +080090
Steffen Persvold44b111b2011-12-06 00:07:26 +080091 return 0;
92}
93
94static void numachip_send_IPI_one(int cpu, int vector)
95{
Daniel J Bluemanad03a9c2015-09-21 01:02:01 +080096 int local_apicid, apicid = per_cpu(x86_cpu_to_apicid, cpu);
Daniel J Bluemandb1003a2015-09-21 01:01:59 +080097 unsigned int dmode;
Steffen Persvold44b111b2011-12-06 00:07:26 +080098
Daniel J Bluemanad03a9c2015-09-21 01:02:01 +080099 preempt_disable();
100 local_apicid = __this_cpu_read(x86_cpu_to_apicid);
101
102 /* Send via local APIC where non-local part matches */
103 if (!((apicid ^ local_apicid) >> NUMACHIP_LAPIC_BITS)) {
104 unsigned long flags;
105
106 local_irq_save(flags);
107 __default_send_IPI_dest_field(apicid, vector,
108 APIC_DEST_PHYSICAL);
109 local_irq_restore(flags);
110 preempt_enable();
111 return;
112 }
113 preempt_enable();
114
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800115 dmode = (vector == NMI_VECTOR) ? APIC_DM_NMI : APIC_DM_FIXED;
116 numachip_apic_icr_write(apicid, dmode | vector);
Steffen Persvold44b111b2011-12-06 00:07:26 +0800117}
118
119static void numachip_send_IPI_mask(const struct cpumask *mask, int vector)
120{
121 unsigned int cpu;
122
123 for_each_cpu(cpu, mask)
124 numachip_send_IPI_one(cpu, vector);
125}
126
127static void numachip_send_IPI_mask_allbutself(const struct cpumask *mask,
128 int vector)
129{
130 unsigned int this_cpu = smp_processor_id();
131 unsigned int cpu;
132
133 for_each_cpu(cpu, mask) {
134 if (cpu != this_cpu)
135 numachip_send_IPI_one(cpu, vector);
136 }
137}
138
139static void numachip_send_IPI_allbutself(int vector)
140{
141 unsigned int this_cpu = smp_processor_id();
142 unsigned int cpu;
143
144 for_each_online_cpu(cpu) {
145 if (cpu != this_cpu)
146 numachip_send_IPI_one(cpu, vector);
147 }
148}
149
150static void numachip_send_IPI_all(int vector)
151{
152 numachip_send_IPI_mask(cpu_online_mask, vector);
153}
154
155static void numachip_send_IPI_self(int vector)
156{
Daniel J Blueman25e5a762014-11-04 16:29:42 +0800157 apic_write(APIC_SELF_IPI, vector);
Steffen Persvold44b111b2011-12-06 00:07:26 +0800158}
159
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800160static int __init numachip1_probe(void)
Steffen Persvold44b111b2011-12-06 00:07:26 +0800161{
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800162 return apic == &apic_numachip1;
Steffen Persvold44b111b2011-12-06 00:07:26 +0800163}
164
Daniel J Bluemand9d4dee2015-09-21 01:02:00 +0800165static int __init numachip2_probe(void)
166{
167 return apic == &apic_numachip2;
168}
169
Steffen Persvold44b111b2011-12-06 00:07:26 +0800170static void fixup_cpu_id(struct cpuinfo_x86 *c, int node)
171{
Daniel J Bluemanc8a470c2015-03-12 16:55:13 +0100172 u64 val;
173 u32 nodes = 1;
174
175 this_cpu_write(cpu_llc_id, node);
176
177 /* Account for nodes per socket in multi-core-module processors */
Borislav Petkovbc696ca2016-01-26 22:12:05 +0100178 if (static_cpu_has(X86_FEATURE_NODEID_MSR)) {
Daniel J Bluemanc8a470c2015-03-12 16:55:13 +0100179 rdmsrl(MSR_FAM10H_NODE_ID, val);
180 nodes = ((val >> 3) & 7) + 1;
Andreas Herrmann68894632012-04-02 18:06:48 +0200181 }
Daniel J Bluemanc8a470c2015-03-12 16:55:13 +0100182
183 c->phys_proc_id = node / nodes;
Steffen Persvold44b111b2011-12-06 00:07:26 +0800184}
185
186static int __init numachip_system_init(void)
187{
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800188 /* Map the LCSR area and set up the apic_icr_write function */
189 switch (numachip_system) {
190 case 1:
191 init_extra_mapping_uc(NUMACHIP_LCSR_BASE, NUMACHIP_LCSR_SIZE);
192 numachip_apic_icr_write = numachip1_apic_icr_write;
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800193 break;
Daniel J Bluemand9d4dee2015-09-21 01:02:00 +0800194 case 2:
195 init_extra_mapping_uc(NUMACHIP2_LCSR_BASE, NUMACHIP2_LCSR_SIZE);
196 numachip_apic_icr_write = numachip2_apic_icr_write;
Daniel J Bluemand9d4dee2015-09-21 01:02:00 +0800197 break;
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800198 default:
Steffen Persvold44b111b2011-12-06 00:07:26 +0800199 return 0;
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800200 }
Daniel J Bluemanb980dcf2014-11-04 16:29:43 +0800201
Steffen Persvold44b111b2011-12-06 00:07:26 +0800202 x86_cpuinit.fixup_cpu_id = fixup_cpu_id;
Daniel J Bluemandd7a5ab2015-12-31 02:06:47 +0800203 x86_init.pci.arch_init = pci_numachip_init;
Steffen Persvold44b111b2011-12-06 00:07:26 +0800204
Steffen Persvold44b111b2011-12-06 00:07:26 +0800205 return 0;
206}
207early_initcall(numachip_system_init);
208
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800209static int numachip1_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
Steffen Persvold44b111b2011-12-06 00:07:26 +0800210{
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800211 if ((strncmp(oem_id, "NUMASC", 6) != 0) ||
212 (strncmp(oem_table_id, "NCONNECT", 8) != 0))
213 return 0;
Steffen Persvold44b111b2011-12-06 00:07:26 +0800214
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800215 numachip_system = 1;
216
217 return 1;
Steffen Persvold44b111b2011-12-06 00:07:26 +0800218}
219
Daniel J Bluemand9d4dee2015-09-21 01:02:00 +0800220static int numachip2_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
221{
222 if ((strncmp(oem_id, "NUMASC", 6) != 0) ||
223 (strncmp(oem_table_id, "NCONECT2", 8) != 0))
224 return 0;
225
226 numachip_system = 2;
227
228 return 1;
229}
230
Daniel J Bluemanad03a9c2015-09-21 01:02:01 +0800231/* APIC IPIs are queued */
232static void numachip_apic_wait_icr_idle(void)
233{
234}
235
236/* APIC NMI IPIs are queued */
237static u32 numachip_safe_apic_wait_icr_idle(void)
238{
239 return 0;
240}
241
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800242static const struct apic apic_numachip1 __refconst = {
Steffen Persvold44b111b2011-12-06 00:07:26 +0800243 .name = "NumaConnect system",
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800244 .probe = numachip1_probe,
245 .acpi_madt_oem_check = numachip1_acpi_madt_oem_check,
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800246 .apic_id_valid = numachip_apic_id_valid,
Steffen Persvold44b111b2011-12-06 00:07:26 +0800247 .apic_id_registered = numachip_apic_id_registered,
248
249 .irq_delivery_mode = dest_Fixed,
250 .irq_dest_mode = 0, /* physical */
251
Alexander Gordeevbf721d32012-06-05 13:23:29 +0200252 .target_cpus = online_target_cpus,
Steffen Persvold44b111b2011-12-06 00:07:26 +0800253 .disable_esr = 0,
254 .dest_logical = 0,
255 .check_apicid_used = NULL,
Steffen Persvold44b111b2011-12-06 00:07:26 +0800256
Alexander Gordeev9d8e1062012-06-07 15:14:49 +0200257 .vector_allocation_domain = default_vector_allocation_domain,
Steffen Persvold44b111b2011-12-06 00:07:26 +0800258 .init_apic_ldr = flat_init_apic_ldr,
259
260 .ioapic_phys_id_map = NULL,
261 .setup_apic_routing = NULL,
Steffen Persvold44b111b2011-12-06 00:07:26 +0800262 .cpu_present_to_apicid = default_cpu_present_to_apicid,
263 .apicid_to_cpu_present = NULL,
Steffen Persvold44b111b2011-12-06 00:07:26 +0800264 .check_phys_apicid_present = default_check_phys_apicid_present,
Steffen Persvold44b111b2011-12-06 00:07:26 +0800265 .phys_pkg_id = numachip_phys_pkg_id,
Steffen Persvold44b111b2011-12-06 00:07:26 +0800266
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800267 .get_apic_id = numachip1_get_apic_id,
268 .set_apic_id = numachip1_set_apic_id,
Steffen Persvold44b111b2011-12-06 00:07:26 +0800269
Alexander Gordeev63982682012-06-05 13:23:44 +0200270 .cpu_mask_to_apicid_and = default_cpu_mask_to_apicid_and,
Steffen Persvold44b111b2011-12-06 00:07:26 +0800271
Thomas Gleixnerc61a0d32015-11-04 22:57:06 +0000272 .send_IPI = numachip_send_IPI_one,
Steffen Persvold44b111b2011-12-06 00:07:26 +0800273 .send_IPI_mask = numachip_send_IPI_mask,
274 .send_IPI_mask_allbutself = numachip_send_IPI_mask_allbutself,
275 .send_IPI_allbutself = numachip_send_IPI_allbutself,
276 .send_IPI_all = numachip_send_IPI_all,
277 .send_IPI_self = numachip_send_IPI_self,
278
279 .wakeup_secondary_cpu = numachip_wakeup_secondary,
Steffen Persvold44b111b2011-12-06 00:07:26 +0800280 .inquire_remote_apic = NULL, /* REMRD not supported */
281
282 .read = native_apic_mem_read,
283 .write = native_apic_mem_write,
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300284 .eoi_write = native_apic_mem_write,
Steffen Persvold44b111b2011-12-06 00:07:26 +0800285 .icr_read = native_apic_icr_read,
286 .icr_write = native_apic_icr_write,
Daniel J Bluemanad03a9c2015-09-21 01:02:01 +0800287 .wait_icr_idle = numachip_apic_wait_icr_idle,
288 .safe_wait_icr_idle = numachip_safe_apic_wait_icr_idle,
Steffen Persvold44b111b2011-12-06 00:07:26 +0800289};
Steffen Persvold44b111b2011-12-06 00:07:26 +0800290
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800291apic_driver(apic_numachip1);
Daniel J Bluemand9d4dee2015-09-21 01:02:00 +0800292
293static const struct apic apic_numachip2 __refconst = {
294 .name = "NumaConnect2 system",
295 .probe = numachip2_probe,
296 .acpi_madt_oem_check = numachip2_acpi_madt_oem_check,
297 .apic_id_valid = numachip_apic_id_valid,
298 .apic_id_registered = numachip_apic_id_registered,
299
300 .irq_delivery_mode = dest_Fixed,
301 .irq_dest_mode = 0, /* physical */
302
303 .target_cpus = online_target_cpus,
304 .disable_esr = 0,
305 .dest_logical = 0,
306 .check_apicid_used = NULL,
307
308 .vector_allocation_domain = default_vector_allocation_domain,
309 .init_apic_ldr = flat_init_apic_ldr,
310
311 .ioapic_phys_id_map = NULL,
312 .setup_apic_routing = NULL,
313 .cpu_present_to_apicid = default_cpu_present_to_apicid,
314 .apicid_to_cpu_present = NULL,
315 .check_phys_apicid_present = default_check_phys_apicid_present,
316 .phys_pkg_id = numachip_phys_pkg_id,
317
318 .get_apic_id = numachip2_get_apic_id,
319 .set_apic_id = numachip2_set_apic_id,
Daniel J Bluemand9d4dee2015-09-21 01:02:00 +0800320
321 .cpu_mask_to_apicid_and = default_cpu_mask_to_apicid_and,
322
Thomas Gleixnerc61a0d32015-11-04 22:57:06 +0000323 .send_IPI = numachip_send_IPI_one,
Daniel J Bluemand9d4dee2015-09-21 01:02:00 +0800324 .send_IPI_mask = numachip_send_IPI_mask,
325 .send_IPI_mask_allbutself = numachip_send_IPI_mask_allbutself,
326 .send_IPI_allbutself = numachip_send_IPI_allbutself,
327 .send_IPI_all = numachip_send_IPI_all,
328 .send_IPI_self = numachip_send_IPI_self,
329
330 .wakeup_secondary_cpu = numachip_wakeup_secondary,
331 .inquire_remote_apic = NULL, /* REMRD not supported */
332
333 .read = native_apic_mem_read,
334 .write = native_apic_mem_write,
335 .eoi_write = native_apic_mem_write,
336 .icr_read = native_apic_icr_read,
337 .icr_write = native_apic_icr_write,
Daniel J Bluemanad03a9c2015-09-21 01:02:01 +0800338 .wait_icr_idle = numachip_apic_wait_icr_idle,
339 .safe_wait_icr_idle = numachip_safe_apic_wait_icr_idle,
Daniel J Bluemand9d4dee2015-09-21 01:02:00 +0800340};
341
342apic_driver(apic_numachip2);