blob: f255e451e8cafbbf573ee4d447151f91177c1118 [file] [log] [blame]
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +02001/*
2 * r8a7795 Clock Pulse Generator / Module Standby and Software Reset
3 *
4 * Copyright (C) 2015 Glider bvba
5 *
6 * Based on clk-rcar-gen3.c
7 *
8 * Copyright (C) 2015 Renesas Electronics Corp.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
13 */
14
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020015#include <linux/device.h>
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020016#include <linux/init.h>
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020017#include <linux/kernel.h>
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020018
19#include <dt-bindings/clock/r8a7795-cpg-mssr.h>
20
21#include "renesas-cpg-mssr.h"
Geert Uytterhoeven5b1defd2016-05-04 14:32:56 +020022#include "rcar-gen3-cpg.h"
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020023
24enum clk_ids {
25 /* Core Clock Outputs exported to DT */
26 LAST_DT_CORE_CLK = R8A7795_CLK_OSC,
27
28 /* External Input Clocks */
29 CLK_EXTAL,
30 CLK_EXTALR,
31
32 /* Internal Core Clocks */
33 CLK_MAIN,
34 CLK_PLL0,
35 CLK_PLL1,
36 CLK_PLL2,
37 CLK_PLL3,
38 CLK_PLL4,
39 CLK_PLL1_DIV2,
40 CLK_PLL1_DIV4,
41 CLK_S0,
42 CLK_S1,
43 CLK_S2,
44 CLK_S3,
45 CLK_SDSRC,
46 CLK_SSPSRC,
Wolfram Sang5524a672016-03-30 16:58:19 +020047 CLK_RINT,
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020048
49 /* Module Clocks */
50 MOD_CLK_BASE
51};
52
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020053static const struct cpg_core_clk r8a7795_core_clks[] __initconst = {
54 /* External Clock Inputs */
55 DEF_INPUT("extal", CLK_EXTAL),
56 DEF_INPUT("extalr", CLK_EXTALR),
57
58 /* Internal Core Clocks */
59 DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
60 DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN),
61 DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
62 DEF_BASE(".pll2", CLK_PLL2, CLK_TYPE_GEN3_PLL2, CLK_MAIN),
63 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
64 DEF_BASE(".pll4", CLK_PLL4, CLK_TYPE_GEN3_PLL4, CLK_MAIN),
65
66 DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
67 DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4, CLK_PLL1_DIV2, 2, 1),
68 DEF_FIXED(".s0", CLK_S0, CLK_PLL1_DIV2, 2, 1),
69 DEF_FIXED(".s1", CLK_S1, CLK_PLL1_DIV2, 3, 1),
70 DEF_FIXED(".s2", CLK_S2, CLK_PLL1_DIV2, 4, 1),
71 DEF_FIXED(".s3", CLK_S3, CLK_PLL1_DIV2, 6, 1),
Yoshihiro Shimodae0cb1b82016-08-10 09:29:43 +020072 DEF_FIXED(".sdsrc", CLK_SDSRC, CLK_PLL1_DIV2, 2, 1),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020073
74 /* Core Clock Outputs */
75 DEF_FIXED("ztr", R8A7795_CLK_ZTR, CLK_PLL1_DIV2, 6, 1),
76 DEF_FIXED("ztrd2", R8A7795_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1),
77 DEF_FIXED("zt", R8A7795_CLK_ZT, CLK_PLL1_DIV2, 4, 1),
78 DEF_FIXED("zx", R8A7795_CLK_ZX, CLK_PLL1_DIV2, 2, 1),
79 DEF_FIXED("s0d1", R8A7795_CLK_S0D1, CLK_S0, 1, 1),
80 DEF_FIXED("s0d4", R8A7795_CLK_S0D4, CLK_S0, 4, 1),
81 DEF_FIXED("s1d1", R8A7795_CLK_S1D1, CLK_S1, 1, 1),
82 DEF_FIXED("s1d2", R8A7795_CLK_S1D2, CLK_S1, 2, 1),
83 DEF_FIXED("s1d4", R8A7795_CLK_S1D4, CLK_S1, 4, 1),
84 DEF_FIXED("s2d1", R8A7795_CLK_S2D1, CLK_S2, 1, 1),
85 DEF_FIXED("s2d2", R8A7795_CLK_S2D2, CLK_S2, 2, 1),
86 DEF_FIXED("s2d4", R8A7795_CLK_S2D4, CLK_S2, 4, 1),
87 DEF_FIXED("s3d1", R8A7795_CLK_S3D1, CLK_S3, 1, 1),
88 DEF_FIXED("s3d2", R8A7795_CLK_S3D2, CLK_S3, 2, 1),
89 DEF_FIXED("s3d4", R8A7795_CLK_S3D4, CLK_S3, 4, 1),
Dirk Behme90c073e2016-01-30 07:33:59 +010090
Yoshihiro Shimodae0cb1b82016-08-10 09:29:43 +020091 DEF_GEN3_SD("sd0", R8A7795_CLK_SD0, CLK_SDSRC, 0x0074),
92 DEF_GEN3_SD("sd1", R8A7795_CLK_SD1, CLK_SDSRC, 0x0078),
93 DEF_GEN3_SD("sd2", R8A7795_CLK_SD2, CLK_SDSRC, 0x0268),
94 DEF_GEN3_SD("sd3", R8A7795_CLK_SD3, CLK_SDSRC, 0x026c),
Dirk Behme90c073e2016-01-30 07:33:59 +010095
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +020096 DEF_FIXED("cl", R8A7795_CLK_CL, CLK_PLL1_DIV2, 48, 1),
97 DEF_FIXED("cp", R8A7795_CLK_CP, CLK_EXTAL, 2, 1),
98
99 DEF_DIV6P1("mso", R8A7795_CLK_MSO, CLK_PLL1_DIV4, 0x014),
100 DEF_DIV6P1("hdmi", R8A7795_CLK_HDMI, CLK_PLL1_DIV2, 0x250),
Ramesh Shanmugasundaram7e00d6312016-02-25 17:05:25 +0000101 DEF_DIV6P1("canfd", R8A7795_CLK_CANFD, CLK_PLL1_DIV4, 0x244),
Niklas Söderlund0187d322016-04-25 13:39:19 +0200102 DEF_DIV6P1("csi0", R8A7795_CLK_CSI0, CLK_PLL1_DIV4, 0x00c),
Wolfram Sang5524a672016-03-30 16:58:19 +0200103
104 DEF_DIV6_RO("osc", R8A7795_CLK_OSC, CLK_EXTAL, CPG_RCKCR, 8),
105 DEF_DIV6_RO("r_int", CLK_RINT, CLK_EXTAL, CPG_RCKCR, 32),
Wolfram Sang1e6237e2016-03-30 16:58:20 +0200106
107 DEF_BASE("r", R8A7795_CLK_R, CLK_TYPE_GEN3_R, CLK_RINT),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200108};
109
110static const struct mssr_mod_clk r8a7795_mod_clks[] __initconst = {
Kieran Binghama2095682016-06-09 17:12:26 +0100111 DEF_MOD("fdp1-2", 117, R8A7795_CLK_S2D1),
112 DEF_MOD("fdp1-1", 118, R8A7795_CLK_S2D1),
113 DEF_MOD("fdp1-0", 119, R8A7795_CLK_S2D1),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200114 DEF_MOD("scif5", 202, R8A7795_CLK_S3D4),
115 DEF_MOD("scif4", 203, R8A7795_CLK_S3D4),
116 DEF_MOD("scif3", 204, R8A7795_CLK_S3D4),
117 DEF_MOD("scif1", 206, R8A7795_CLK_S3D4),
118 DEF_MOD("scif0", 207, R8A7795_CLK_S3D4),
119 DEF_MOD("msiof3", 208, R8A7795_CLK_MSO),
120 DEF_MOD("msiof2", 209, R8A7795_CLK_MSO),
121 DEF_MOD("msiof1", 210, R8A7795_CLK_MSO),
122 DEF_MOD("msiof0", 211, R8A7795_CLK_MSO),
123 DEF_MOD("sys-dmac2", 217, R8A7795_CLK_S3D1),
124 DEF_MOD("sys-dmac1", 218, R8A7795_CLK_S3D1),
125 DEF_MOD("sys-dmac0", 219, R8A7795_CLK_S3D1),
Bui Duc Phuc591d7b12016-09-09 20:43:10 +0900126 DEF_MOD("cmt3", 300, R8A7795_CLK_R),
127 DEF_MOD("cmt2", 301, R8A7795_CLK_R),
128 DEF_MOD("cmt1", 302, R8A7795_CLK_R),
129 DEF_MOD("cmt0", 303, R8A7795_CLK_R),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200130 DEF_MOD("scif2", 310, R8A7795_CLK_S3D4),
Dirk Behme90c073e2016-01-30 07:33:59 +0100131 DEF_MOD("sdif3", 311, R8A7795_CLK_SD3),
132 DEF_MOD("sdif2", 312, R8A7795_CLK_SD2),
133 DEF_MOD("sdif1", 313, R8A7795_CLK_SD1),
134 DEF_MOD("sdif0", 314, R8A7795_CLK_SD0),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200135 DEF_MOD("pcie1", 318, R8A7795_CLK_S3D1),
136 DEF_MOD("pcie0", 319, R8A7795_CLK_S3D1),
Yoshihiro Shimodab7c9b912016-01-22 19:02:29 +0900137 DEF_MOD("usb3-if1", 327, R8A7795_CLK_S3D1),
138 DEF_MOD("usb3-if0", 328, R8A7795_CLK_S3D1),
Yoshihiro Shimoda7826c612016-02-01 20:29:05 +0900139 DEF_MOD("usb-dmac0", 330, R8A7795_CLK_S3D1),
140 DEF_MOD("usb-dmac1", 331, R8A7795_CLK_S3D1),
Wolfram Sang62486202016-03-30 16:58:21 +0200141 DEF_MOD("rwdt0", 402, R8A7795_CLK_R),
Magnus Dammf099aa02016-02-18 16:14:03 +0900142 DEF_MOD("intc-ex", 407, R8A7795_CLK_CP),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200143 DEF_MOD("intc-ap", 408, R8A7795_CLK_S3D1),
144 DEF_MOD("audmac0", 502, R8A7795_CLK_S3D4),
145 DEF_MOD("audmac1", 501, R8A7795_CLK_S3D4),
Ramesh Shanmugasundaram7d6cc0c2016-06-17 13:25:14 +0100146 DEF_MOD("drif7", 508, R8A7795_CLK_S3D2),
147 DEF_MOD("drif6", 509, R8A7795_CLK_S3D2),
148 DEF_MOD("drif5", 510, R8A7795_CLK_S3D2),
149 DEF_MOD("drif4", 511, R8A7795_CLK_S3D2),
150 DEF_MOD("drif3", 512, R8A7795_CLK_S3D2),
151 DEF_MOD("drif2", 513, R8A7795_CLK_S3D2),
152 DEF_MOD("drif1", 514, R8A7795_CLK_S3D2),
153 DEF_MOD("drif0", 515, R8A7795_CLK_S3D2),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200154 DEF_MOD("hscif4", 516, R8A7795_CLK_S3D1),
155 DEF_MOD("hscif3", 517, R8A7795_CLK_S3D1),
156 DEF_MOD("hscif2", 518, R8A7795_CLK_S3D1),
157 DEF_MOD("hscif1", 519, R8A7795_CLK_S3D1),
158 DEF_MOD("hscif0", 520, R8A7795_CLK_S3D1),
Khiem Nguyene4c82862016-06-19 09:34:18 +0700159 DEF_MOD("thermal", 522, R8A7795_CLK_CP),
Ulrich Hecht847e87922016-03-09 17:56:02 +0100160 DEF_MOD("pwm", 523, R8A7795_CLK_S3D4),
Laurent Pinchartc5f80c52016-02-12 04:00:42 +0200161 DEF_MOD("fcpvd3", 600, R8A7795_CLK_S2D1),
162 DEF_MOD("fcpvd2", 601, R8A7795_CLK_S2D1),
163 DEF_MOD("fcpvd1", 602, R8A7795_CLK_S2D1),
164 DEF_MOD("fcpvd0", 603, R8A7795_CLK_S2D1),
165 DEF_MOD("fcpvb1", 606, R8A7795_CLK_S2D1),
166 DEF_MOD("fcpvb0", 607, R8A7795_CLK_S2D1),
167 DEF_MOD("fcpvi2", 609, R8A7795_CLK_S2D1),
168 DEF_MOD("fcpvi1", 610, R8A7795_CLK_S2D1),
169 DEF_MOD("fcpvi0", 611, R8A7795_CLK_S2D1),
170 DEF_MOD("fcpf2", 613, R8A7795_CLK_S2D1),
171 DEF_MOD("fcpf1", 614, R8A7795_CLK_S2D1),
172 DEF_MOD("fcpf0", 615, R8A7795_CLK_S2D1),
173 DEF_MOD("fcpci1", 616, R8A7795_CLK_S2D1),
174 DEF_MOD("fcpci0", 617, R8A7795_CLK_S2D1),
175 DEF_MOD("fcpcs", 619, R8A7795_CLK_S2D1),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200176 DEF_MOD("vspd3", 620, R8A7795_CLK_S2D1),
177 DEF_MOD("vspd2", 621, R8A7795_CLK_S2D1),
178 DEF_MOD("vspd1", 622, R8A7795_CLK_S2D1),
179 DEF_MOD("vspd0", 623, R8A7795_CLK_S2D1),
180 DEF_MOD("vspbc", 624, R8A7795_CLK_S2D1),
181 DEF_MOD("vspbd", 626, R8A7795_CLK_S2D1),
182 DEF_MOD("vspi2", 629, R8A7795_CLK_S2D1),
183 DEF_MOD("vspi1", 630, R8A7795_CLK_S2D1),
184 DEF_MOD("vspi0", 631, R8A7795_CLK_S2D1),
185 DEF_MOD("ehci2", 701, R8A7795_CLK_S3D4),
186 DEF_MOD("ehci1", 702, R8A7795_CLK_S3D4),
187 DEF_MOD("ehci0", 703, R8A7795_CLK_S3D4),
188 DEF_MOD("hsusb", 704, R8A7795_CLK_S3D4),
Niklas Söderlund0187d322016-04-25 13:39:19 +0200189 DEF_MOD("csi21", 713, R8A7795_CLK_CSI0),
190 DEF_MOD("csi20", 714, R8A7795_CLK_CSI0),
191 DEF_MOD("csi41", 715, R8A7795_CLK_CSI0),
192 DEF_MOD("csi40", 716, R8A7795_CLK_CSI0),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200193 DEF_MOD("du3", 721, R8A7795_CLK_S2D1),
194 DEF_MOD("du2", 722, R8A7795_CLK_S2D1),
195 DEF_MOD("du1", 723, R8A7795_CLK_S2D1),
196 DEF_MOD("du0", 724, R8A7795_CLK_S2D1),
Geert Uytterhoevenf7bb8872016-06-10 09:36:44 +0200197 DEF_MOD("lvds", 727, R8A7795_CLK_S0D4),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200198 DEF_MOD("hdmi1", 728, R8A7795_CLK_HDMI),
199 DEF_MOD("hdmi0", 729, R8A7795_CLK_HDMI),
Niklas Söderlundccce2622016-04-25 13:39:20 +0200200 DEF_MOD("vin7", 804, R8A7795_CLK_S2D1),
201 DEF_MOD("vin6", 805, R8A7795_CLK_S2D1),
202 DEF_MOD("vin5", 806, R8A7795_CLK_S2D1),
203 DEF_MOD("vin4", 807, R8A7795_CLK_S2D1),
204 DEF_MOD("vin3", 808, R8A7795_CLK_S2D1),
205 DEF_MOD("vin2", 809, R8A7795_CLK_S2D1),
206 DEF_MOD("vin1", 810, R8A7795_CLK_S2D1),
207 DEF_MOD("vin0", 811, R8A7795_CLK_S2D1),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200208 DEF_MOD("etheravb", 812, R8A7795_CLK_S3D2),
Ulrich Hechtc1c58642015-12-24 11:14:18 +0100209 DEF_MOD("sata0", 815, R8A7795_CLK_S3D2),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200210 DEF_MOD("gpio7", 905, R8A7795_CLK_CP),
211 DEF_MOD("gpio6", 906, R8A7795_CLK_CP),
212 DEF_MOD("gpio5", 907, R8A7795_CLK_CP),
213 DEF_MOD("gpio4", 908, R8A7795_CLK_CP),
214 DEF_MOD("gpio3", 909, R8A7795_CLK_CP),
215 DEF_MOD("gpio2", 910, R8A7795_CLK_CP),
216 DEF_MOD("gpio1", 911, R8A7795_CLK_CP),
217 DEF_MOD("gpio0", 912, R8A7795_CLK_CP),
Ramesh Shanmugasundarama080c8c2016-02-25 17:05:26 +0000218 DEF_MOD("can-fd", 914, R8A7795_CLK_S3D2),
Ramesh Shanmugasundaram11c6fb72016-02-25 17:05:24 +0000219 DEF_MOD("can-if1", 915, R8A7795_CLK_S3D4),
220 DEF_MOD("can-if0", 916, R8A7795_CLK_S3D4),
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200221 DEF_MOD("i2c6", 918, R8A7795_CLK_S3D2),
222 DEF_MOD("i2c5", 919, R8A7795_CLK_S3D2),
223 DEF_MOD("i2c4", 927, R8A7795_CLK_S3D2),
224 DEF_MOD("i2c3", 928, R8A7795_CLK_S3D2),
225 DEF_MOD("i2c2", 929, R8A7795_CLK_S3D2),
226 DEF_MOD("i2c1", 930, R8A7795_CLK_S3D2),
227 DEF_MOD("i2c0", 931, R8A7795_CLK_S3D2),
228 DEF_MOD("ssi-all", 1005, R8A7795_CLK_S3D4),
229 DEF_MOD("ssi9", 1006, MOD_CLK_ID(1005)),
230 DEF_MOD("ssi8", 1007, MOD_CLK_ID(1005)),
231 DEF_MOD("ssi7", 1008, MOD_CLK_ID(1005)),
232 DEF_MOD("ssi6", 1009, MOD_CLK_ID(1005)),
233 DEF_MOD("ssi5", 1010, MOD_CLK_ID(1005)),
234 DEF_MOD("ssi4", 1011, MOD_CLK_ID(1005)),
235 DEF_MOD("ssi3", 1012, MOD_CLK_ID(1005)),
236 DEF_MOD("ssi2", 1013, MOD_CLK_ID(1005)),
237 DEF_MOD("ssi1", 1014, MOD_CLK_ID(1005)),
238 DEF_MOD("ssi0", 1015, MOD_CLK_ID(1005)),
239 DEF_MOD("scu-all", 1017, R8A7795_CLK_S3D4),
240 DEF_MOD("scu-dvc1", 1018, MOD_CLK_ID(1017)),
241 DEF_MOD("scu-dvc0", 1019, MOD_CLK_ID(1017)),
242 DEF_MOD("scu-ctu1-mix1", 1020, MOD_CLK_ID(1017)),
243 DEF_MOD("scu-ctu0-mix0", 1021, MOD_CLK_ID(1017)),
244 DEF_MOD("scu-src9", 1022, MOD_CLK_ID(1017)),
245 DEF_MOD("scu-src8", 1023, MOD_CLK_ID(1017)),
246 DEF_MOD("scu-src7", 1024, MOD_CLK_ID(1017)),
247 DEF_MOD("scu-src6", 1025, MOD_CLK_ID(1017)),
248 DEF_MOD("scu-src5", 1026, MOD_CLK_ID(1017)),
249 DEF_MOD("scu-src4", 1027, MOD_CLK_ID(1017)),
250 DEF_MOD("scu-src3", 1028, MOD_CLK_ID(1017)),
251 DEF_MOD("scu-src2", 1029, MOD_CLK_ID(1017)),
252 DEF_MOD("scu-src1", 1030, MOD_CLK_ID(1017)),
253 DEF_MOD("scu-src0", 1031, MOD_CLK_ID(1017)),
254};
255
256static const unsigned int r8a7795_crit_mod_clks[] __initconst = {
257 MOD_CLK_ID(408), /* INTC-AP (GIC) */
258};
259
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200260
261/*
262 * CPG Clock Data
263 */
264
265/*
266 * MD EXTAL PLL0 PLL1 PLL2 PLL3 PLL4
267 * 14 13 19 17 (MHz)
268 *-------------------------------------------------------------------
269 * 0 0 0 0 16.66 x 1 x180 x192 x144 x192 x144
270 * 0 0 0 1 16.66 x 1 x180 x192 x144 x128 x144
271 * 0 0 1 0 Prohibited setting
272 * 0 0 1 1 16.66 x 1 x180 x192 x144 x192 x144
273 * 0 1 0 0 20 x 1 x150 x160 x120 x160 x120
274 * 0 1 0 1 20 x 1 x150 x160 x120 x106 x120
275 * 0 1 1 0 Prohibited setting
276 * 0 1 1 1 20 x 1 x150 x160 x120 x160 x120
277 * 1 0 0 0 25 x 1 x120 x128 x96 x128 x96
278 * 1 0 0 1 25 x 1 x120 x128 x96 x84 x96
279 * 1 0 1 0 Prohibited setting
280 * 1 0 1 1 25 x 1 x120 x128 x96 x128 x96
281 * 1 1 0 0 33.33 / 2 x180 x192 x144 x192 x144
282 * 1 1 0 1 33.33 / 2 x180 x192 x144 x128 x144
283 * 1 1 1 0 Prohibited setting
284 * 1 1 1 1 33.33 / 2 x180 x192 x144 x192 x144
285 */
286#define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 11) | \
287 (((md) & BIT(13)) >> 11) | \
288 (((md) & BIT(19)) >> 18) | \
289 (((md) & BIT(17)) >> 17))
290
Geert Uytterhoeven5b1defd2016-05-04 14:32:56 +0200291static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[16] __initconst = {
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200292 /* EXTAL div PLL1 mult PLL3 mult */
293 { 1, 192, 192, },
294 { 1, 192, 128, },
295 { 0, /* Prohibited setting */ },
296 { 1, 192, 192, },
297 { 1, 160, 160, },
298 { 1, 160, 106, },
299 { 0, /* Prohibited setting */ },
300 { 1, 160, 160, },
301 { 1, 128, 128, },
302 { 1, 128, 84, },
303 { 0, /* Prohibited setting */ },
304 { 1, 128, 128, },
305 { 2, 192, 192, },
306 { 2, 192, 128, },
307 { 0, /* Prohibited setting */ },
308 { 2, 192, 192, },
309};
310
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200311static int __init r8a7795_cpg_mssr_init(struct device *dev)
312{
Geert Uytterhoeven5b1defd2016-05-04 14:32:56 +0200313 const struct rcar_gen3_cpg_pll_config *cpg_pll_config;
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200314 u32 cpg_mode = rcar_gen3_read_mode_pins();
315
316 cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
317 if (!cpg_pll_config->extal_div) {
318 dev_err(dev, "Prohibited setting (cpg_mode=0x%x)\n", cpg_mode);
319 return -EINVAL;
320 }
321
Geert Uytterhoeven5b1defd2016-05-04 14:32:56 +0200322 return rcar_gen3_cpg_init(cpg_pll_config, CLK_EXTALR);
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200323}
324
325const struct cpg_mssr_info r8a7795_cpg_mssr_info __initconst = {
326 /* Core Clocks */
327 .core_clks = r8a7795_core_clks,
328 .num_core_clks = ARRAY_SIZE(r8a7795_core_clks),
329 .last_dt_core_clk = LAST_DT_CORE_CLK,
330 .num_total_core_clks = MOD_CLK_BASE,
331
332 /* Module Clocks */
333 .mod_clks = r8a7795_mod_clks,
334 .num_mod_clks = ARRAY_SIZE(r8a7795_mod_clks),
335 .num_hw_mod_clks = 12 * 32,
336
337 /* Critical Module Clocks */
338 .crit_mod_clks = r8a7795_crit_mod_clks,
339 .num_crit_mod_clks = ARRAY_SIZE(r8a7795_crit_mod_clks),
340
341 /* Callbacks */
342 .init = r8a7795_cpg_mssr_init,
Geert Uytterhoeven5b1defd2016-05-04 14:32:56 +0200343 .cpg_clk_register = rcar_gen3_cpg_clk_register,
Geert Uytterhoevenc5dae0d2015-10-16 11:41:19 +0200344};