blob: 5639fbe294d0bbb1ae4fd46828d1c790353edf5d [file] [log] [blame]
Greg Rose92915f72010-01-09 02:24:10 +00001/*******************************************************************************
2
3 Intel 82599 Virtual Function driver
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +00004 Copyright(c) 1999 - 2015 Intel Corporation.
Greg Rose92915f72010-01-09 02:24:10 +00005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +000016 this program; if not, see <http://www.gnu.org/licenses/>.
Greg Rose92915f72010-01-09 02:24:10 +000017
18 The full GNU General Public License is included in this distribution in
19 the file called "COPYING".
20
21 Contact Information:
22 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24
25*******************************************************************************/
26
27#ifndef _IXGBEVF_H_
28#define _IXGBEVF_H_
29
30#include <linux/types.h>
Jiri Pirkodadcd652011-07-21 03:25:09 +000031#include <linux/bitops.h>
Greg Rose92915f72010-01-09 02:24:10 +000032#include <linux/timer.h>
33#include <linux/io.h>
34#include <linux/netdevice.h>
Jiri Pirkodadcd652011-07-21 03:25:09 +000035#include <linux/if_vlan.h>
Eric Dumazet4197aa72011-06-22 05:01:35 +000036#include <linux/u64_stats_sync.h>
Greg Rose92915f72010-01-09 02:24:10 +000037
38#include "vf.h"
39
Jacob Kellerc777cdf2013-09-21 06:24:20 +000040#ifdef CONFIG_NET_RX_BUSY_POLL
41#include <net/busy_poll.h>
Jacob Keller3b5dca22013-09-21 06:24:25 +000042#define BP_EXTENDED_STATS
Jacob Kellerc777cdf2013-09-21 06:24:20 +000043#endif
44
Emil Tantilove08400b2015-01-28 03:21:24 +000045#define IXGBE_MAX_TXD_PWR 14
46#define IXGBE_MAX_DATA_PER_TXD BIT(IXGBE_MAX_TXD_PWR)
47
48/* Tx Descriptors needed, worst case */
49#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
50#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
51
Greg Rose92915f72010-01-09 02:24:10 +000052/* wrapper around a pointer to a socket buffer,
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +000053 * so a DMA handle can be stored along with the buffer
54 */
Greg Rose92915f72010-01-09 02:24:10 +000055struct ixgbevf_tx_buffer {
Alexander Duycke757e3e2013-01-31 07:43:22 +000056 union ixgbe_adv_tx_desc *next_to_watch;
Emil Tantilov7ad1a092014-01-17 18:30:03 -080057 unsigned long time_stamp;
58 struct sk_buff *skb;
59 unsigned int bytecount;
60 unsigned short gso_segs;
61 __be16 protocol;
Emil Tantilov9bdfefd2014-01-17 18:30:04 -080062 DEFINE_DMA_UNMAP_ADDR(dma);
63 DEFINE_DMA_UNMAP_LEN(len);
Emil Tantilov7ad1a092014-01-17 18:30:03 -080064 u32 tx_flags;
Greg Rose92915f72010-01-09 02:24:10 +000065};
66
67struct ixgbevf_rx_buffer {
Greg Rose92915f72010-01-09 02:24:10 +000068 dma_addr_t dma;
Emil Tantilovbad17232014-11-21 02:57:15 +000069 struct page *page;
70 unsigned int page_offset;
Greg Rose92915f72010-01-09 02:24:10 +000071};
72
Emil Tantilov095e2612014-01-17 18:30:00 -080073struct ixgbevf_stats {
74 u64 packets;
75 u64 bytes;
76#ifdef BP_EXTENDED_STATS
77 u64 yields;
78 u64 misses;
79 u64 cleaned;
80#endif
81};
82
83struct ixgbevf_tx_queue_stats {
84 u64 restart_queue;
85 u64 tx_busy;
86 u64 tx_done_old;
87};
88
89struct ixgbevf_rx_queue_stats {
Emil Tantilov095e2612014-01-17 18:30:00 -080090 u64 alloc_rx_page_failed;
91 u64 alloc_rx_buff_failed;
92 u64 csum_err;
93};
94
Emil Tantilove08400b2015-01-28 03:21:24 +000095enum ixgbevf_ring_state_t {
96 __IXGBEVF_TX_DETECT_HANG,
97 __IXGBEVF_HANG_CHECK_ARMED,
98};
99
100#define check_for_tx_hang(ring) \
101 test_bit(__IXGBEVF_TX_DETECT_HANG, &(ring)->state)
102#define set_check_for_tx_hang(ring) \
103 set_bit(__IXGBEVF_TX_DETECT_HANG, &(ring)->state)
104#define clear_check_for_tx_hang(ring) \
105 clear_bit(__IXGBEVF_TX_DETECT_HANG, &(ring)->state)
106
Greg Rose92915f72010-01-09 02:24:10 +0000107struct ixgbevf_ring {
Alexander Duyck6b43c442012-05-11 08:32:45 +0000108 struct ixgbevf_ring *next;
Alexander Duyckfb401952012-05-11 08:33:16 +0000109 struct net_device *netdev;
110 struct device *dev;
Greg Rose92915f72010-01-09 02:24:10 +0000111 void *desc; /* descriptor ring memory */
112 dma_addr_t dma; /* phys. address of descriptor ring */
113 unsigned int size; /* length in bytes */
Emil Tantilovbad17232014-11-21 02:57:15 +0000114 u16 count; /* amount of descriptors */
115 u16 next_to_use;
116 u16 next_to_clean;
117 u16 next_to_alloc;
Greg Rose92915f72010-01-09 02:24:10 +0000118
Greg Rose92915f72010-01-09 02:24:10 +0000119 union {
120 struct ixgbevf_tx_buffer *tx_buffer_info;
121 struct ixgbevf_rx_buffer *rx_buffer_info;
122 };
Emil Tantilove08400b2015-01-28 03:21:24 +0000123 unsigned long state;
Emil Tantilov095e2612014-01-17 18:30:00 -0800124 struct ixgbevf_stats stats;
125 struct u64_stats_sync syncp;
126 union {
127 struct ixgbevf_tx_queue_stats tx_stats;
128 struct ixgbevf_rx_queue_stats rx_stats;
129 };
130
Greg Rose55fb2772012-11-06 05:53:32 +0000131 u64 hw_csum_rx_error;
Don Skidmore5cdab2f2013-10-30 07:45:39 +0000132 u8 __iomem *tail;
Emil Tantilovbad17232014-11-21 02:57:15 +0000133 struct sk_buff *skb;
Greg Rose92915f72010-01-09 02:24:10 +0000134
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +0000135 /* holds the special value that gets the hardware register offset
136 * associated with this ring, which is different for DCB and RSS modes
137 */
138 u16 reg_idx;
Emil Tantilov095e2612014-01-17 18:30:00 -0800139 int queue_index; /* needed for multiqueue queue management */
Greg Rose92915f72010-01-09 02:24:10 +0000140};
141
Greg Rose92915f72010-01-09 02:24:10 +0000142/* How many Rx Buffers do we bundle into one write to the hardware ? */
143#define IXGBEVF_RX_BUFFER_WRITE 16 /* Must be power of 2 */
144
Alexander Duyck56e94092012-07-20 08:10:03 +0000145#define MAX_RX_QUEUES IXGBE_VF_MAX_RX_QUEUES
146#define MAX_TX_QUEUES IXGBE_VF_MAX_TX_QUEUES
Emil Tantilov9cba4342015-04-30 11:50:55 -0700147#define IXGBEVF_MAX_RSS_QUEUES 2
148#define IXGBEVF_82599_RETA_SIZE 128 /* 128 entries */
149#define IXGBEVF_X550_VFRETA_SIZE 64 /* 64 entries */
Vlad Zolotarovad1431e2015-03-30 21:35:28 +0300150#define IXGBEVF_RSS_HASH_KEY_SIZE 40
Emil Tantilov9cba4342015-04-30 11:50:55 -0700151#define IXGBEVF_VFRSSRK_REGS 10 /* 10 registers for RSS key */
Greg Rose92915f72010-01-09 02:24:10 +0000152
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +0000153#define IXGBEVF_DEFAULT_TXD 1024
154#define IXGBEVF_DEFAULT_RXD 512
155#define IXGBEVF_MAX_TXD 4096
156#define IXGBEVF_MIN_TXD 64
157#define IXGBEVF_MAX_RXD 4096
158#define IXGBEVF_MIN_RXD 64
Greg Rose92915f72010-01-09 02:24:10 +0000159
160/* Supported Rx Buffer Sizes */
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +0000161#define IXGBEVF_RXBUFFER_256 256 /* Used for packet split */
162#define IXGBEVF_RXBUFFER_2048 2048
Greg Rose92915f72010-01-09 02:24:10 +0000163
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +0000164#define IXGBEVF_RX_HDR_SIZE IXGBEVF_RXBUFFER_256
165#define IXGBEVF_RX_BUFSZ IXGBEVF_RXBUFFER_2048
Greg Rose92915f72010-01-09 02:24:10 +0000166
167#define MAXIMUM_ETHERNET_VLAN_SIZE (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN)
168
Jacob Keller8d055cc2016-04-13 16:08:24 -0700169#define IXGBE_TX_FLAGS_CSUM BIT(0)
170#define IXGBE_TX_FLAGS_VLAN BIT(1)
171#define IXGBE_TX_FLAGS_TSO BIT(2)
172#define IXGBE_TX_FLAGS_IPV4 BIT(3)
Greg Rose92915f72010-01-09 02:24:10 +0000173#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
174#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0x0000e000
175#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
176
Alexander Duyck6b43c442012-05-11 08:32:45 +0000177struct ixgbevf_ring_container {
178 struct ixgbevf_ring *ring; /* pointer to linked list of rings */
Alexander Duyck5f3600e2012-05-11 08:32:55 +0000179 unsigned int total_bytes; /* total bytes processed this int */
180 unsigned int total_packets; /* total packets processed this int */
Alexander Duyck6b43c442012-05-11 08:32:45 +0000181 u8 count; /* total number of rings in vector */
182 u8 itr; /* current ITR setting for ring */
183};
184
185/* iterator for handling rings in ring container */
186#define ixgbevf_for_each_ring(pos, head) \
187 for (pos = (head).ring; pos != NULL; pos = pos->next)
188
Greg Rose92915f72010-01-09 02:24:10 +0000189/* MAX_MSIX_Q_VECTORS of these are allocated,
190 * but we only use one per queue-specific vector.
191 */
192struct ixgbevf_q_vector {
193 struct ixgbevf_adapter *adapter;
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +0000194 /* index of q_vector within array, also used for finding the bit in
195 * EICR and friends that represents the vector for this ring
196 */
197 u16 v_idx;
198 u16 itr; /* Interrupt throttle rate written to EITR */
Greg Rose92915f72010-01-09 02:24:10 +0000199 struct napi_struct napi;
Alexander Duyck6b43c442012-05-11 08:32:45 +0000200 struct ixgbevf_ring_container rx, tx;
Alexander Duyckfa71ae22012-05-11 08:32:50 +0000201 char name[IFNAMSIZ + 9];
Jacob Kellerc777cdf2013-09-21 06:24:20 +0000202#ifdef CONFIG_NET_RX_BUSY_POLL
203 unsigned int state;
204#define IXGBEVF_QV_STATE_IDLE 0
205#define IXGBEVF_QV_STATE_NAPI 1 /* NAPI owns this QV */
206#define IXGBEVF_QV_STATE_POLL 2 /* poll owns this QV */
207#define IXGBEVF_QV_STATE_DISABLED 4 /* QV is disabled */
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +0000208#define IXGBEVF_QV_OWNED (IXGBEVF_QV_STATE_NAPI | IXGBEVF_QV_STATE_POLL)
209#define IXGBEVF_QV_LOCKED (IXGBEVF_QV_OWNED | IXGBEVF_QV_STATE_DISABLED)
Jacob Kellerc777cdf2013-09-21 06:24:20 +0000210#define IXGBEVF_QV_STATE_NAPI_YIELD 8 /* NAPI yielded this QV */
211#define IXGBEVF_QV_STATE_POLL_YIELD 16 /* poll yielded this QV */
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +0000212#define IXGBEVF_QV_YIELD (IXGBEVF_QV_STATE_NAPI_YIELD | \
213 IXGBEVF_QV_STATE_POLL_YIELD)
214#define IXGBEVF_QV_USER_PEND (IXGBEVF_QV_STATE_POLL | \
215 IXGBEVF_QV_STATE_POLL_YIELD)
Jacob Kellerc777cdf2013-09-21 06:24:20 +0000216 spinlock_t lock;
217#endif /* CONFIG_NET_RX_BUSY_POLL */
Greg Rose92915f72010-01-09 02:24:10 +0000218};
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +0000219
Jacob Kellerc777cdf2013-09-21 06:24:20 +0000220#ifdef CONFIG_NET_RX_BUSY_POLL
221static inline void ixgbevf_qv_init_lock(struct ixgbevf_q_vector *q_vector)
222{
Jacob Kellerc777cdf2013-09-21 06:24:20 +0000223 spin_lock_init(&q_vector->lock);
224 q_vector->state = IXGBEVF_QV_STATE_IDLE;
225}
226
227/* called from the device poll routine to get ownership of a q_vector */
228static inline bool ixgbevf_qv_lock_napi(struct ixgbevf_q_vector *q_vector)
229{
230 int rc = true;
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +0000231
Jacob Kellerc777cdf2013-09-21 06:24:20 +0000232 spin_lock_bh(&q_vector->lock);
233 if (q_vector->state & IXGBEVF_QV_LOCKED) {
234 WARN_ON(q_vector->state & IXGBEVF_QV_STATE_NAPI);
235 q_vector->state |= IXGBEVF_QV_STATE_NAPI_YIELD;
236 rc = false;
Jacob Keller3b5dca22013-09-21 06:24:25 +0000237#ifdef BP_EXTENDED_STATS
Emil Tantilov095e2612014-01-17 18:30:00 -0800238 q_vector->tx.ring->stats.yields++;
Jacob Keller3b5dca22013-09-21 06:24:25 +0000239#endif
Jacob Kellerc777cdf2013-09-21 06:24:20 +0000240 } else {
241 /* we don't care if someone yielded */
242 q_vector->state = IXGBEVF_QV_STATE_NAPI;
243 }
244 spin_unlock_bh(&q_vector->lock);
245 return rc;
246}
247
248/* returns true is someone tried to get the qv while napi had it */
249static inline bool ixgbevf_qv_unlock_napi(struct ixgbevf_q_vector *q_vector)
250{
251 int rc = false;
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +0000252
Jacob Kellerc777cdf2013-09-21 06:24:20 +0000253 spin_lock_bh(&q_vector->lock);
254 WARN_ON(q_vector->state & (IXGBEVF_QV_STATE_POLL |
255 IXGBEVF_QV_STATE_NAPI_YIELD));
256
257 if (q_vector->state & IXGBEVF_QV_STATE_POLL_YIELD)
258 rc = true;
259 /* reset state to idle, unless QV is disabled */
260 q_vector->state &= IXGBEVF_QV_STATE_DISABLED;
261 spin_unlock_bh(&q_vector->lock);
262 return rc;
263}
264
265/* called from ixgbevf_low_latency_poll() */
266static inline bool ixgbevf_qv_lock_poll(struct ixgbevf_q_vector *q_vector)
267{
268 int rc = true;
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +0000269
Jacob Kellerc777cdf2013-09-21 06:24:20 +0000270 spin_lock_bh(&q_vector->lock);
271 if ((q_vector->state & IXGBEVF_QV_LOCKED)) {
272 q_vector->state |= IXGBEVF_QV_STATE_POLL_YIELD;
273 rc = false;
Jacob Keller3b5dca22013-09-21 06:24:25 +0000274#ifdef BP_EXTENDED_STATS
Emil Tantilov095e2612014-01-17 18:30:00 -0800275 q_vector->rx.ring->stats.yields++;
Jacob Keller3b5dca22013-09-21 06:24:25 +0000276#endif
Jacob Kellerc777cdf2013-09-21 06:24:20 +0000277 } else {
278 /* preserve yield marks */
279 q_vector->state |= IXGBEVF_QV_STATE_POLL;
280 }
281 spin_unlock_bh(&q_vector->lock);
282 return rc;
283}
284
285/* returns true if someone tried to get the qv while it was locked */
286static inline bool ixgbevf_qv_unlock_poll(struct ixgbevf_q_vector *q_vector)
287{
288 int rc = false;
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +0000289
Jacob Kellerc777cdf2013-09-21 06:24:20 +0000290 spin_lock_bh(&q_vector->lock);
291 WARN_ON(q_vector->state & (IXGBEVF_QV_STATE_NAPI));
292
293 if (q_vector->state & IXGBEVF_QV_STATE_POLL_YIELD)
294 rc = true;
295 /* reset state to idle, unless QV is disabled */
296 q_vector->state &= IXGBEVF_QV_STATE_DISABLED;
297 spin_unlock_bh(&q_vector->lock);
298 return rc;
299}
300
301/* true if a socket is polling, even if it did not get the lock */
302static inline bool ixgbevf_qv_busy_polling(struct ixgbevf_q_vector *q_vector)
303{
304 WARN_ON(!(q_vector->state & IXGBEVF_QV_OWNED));
305 return q_vector->state & IXGBEVF_QV_USER_PEND;
306}
307
308/* false if QV is currently owned */
309static inline bool ixgbevf_qv_disable(struct ixgbevf_q_vector *q_vector)
310{
311 int rc = true;
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +0000312
Jacob Kellerc777cdf2013-09-21 06:24:20 +0000313 spin_lock_bh(&q_vector->lock);
314 if (q_vector->state & IXGBEVF_QV_OWNED)
315 rc = false;
Jacob Kellere689e722014-01-16 02:30:06 -0800316 q_vector->state |= IXGBEVF_QV_STATE_DISABLED;
Jacob Kellerc777cdf2013-09-21 06:24:20 +0000317 spin_unlock_bh(&q_vector->lock);
318 return rc;
319}
320
321#endif /* CONFIG_NET_RX_BUSY_POLL */
Greg Rose92915f72010-01-09 02:24:10 +0000322
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +0000323/* microsecond values for various ITR rates shifted by 2 to fit itr register
Alexander Duyck5f3600e2012-05-11 08:32:55 +0000324 * with the first 3 bits reserved 0
325 */
326#define IXGBE_MIN_RSC_ITR 24
327#define IXGBE_100K_ITR 40
328#define IXGBE_20K_ITR 200
Alexander Duyck8a9ca112015-09-29 13:11:15 -0700329#define IXGBE_12K_ITR 336
Alexander Duyck5f3600e2012-05-11 08:32:55 +0000330
Greg Rose92915f72010-01-09 02:24:10 +0000331/* Helper macros to switch between ints/sec and what the register uses.
332 * And yes, it's the same math going both ways. The lowest value
333 * supported by all of the ixgbe hardware is 8.
334 */
335#define EITR_INTS_PER_SEC_TO_REG(_eitr) \
336 ((_eitr) ? (1000000000 / ((_eitr) * 256)) : 8)
337#define EITR_REG_TO_INTS_PER_SEC EITR_INTS_PER_SEC_TO_REG
338
Emil Tantilovec62fe22014-11-08 01:39:20 +0000339/* ixgbevf_test_staterr - tests bits in Rx descriptor status and error fields */
340static inline __le32 ixgbevf_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
341 const u32 stat_err_bits)
342{
343 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
344}
345
Don Skidmoref880d072013-10-23 02:17:52 +0000346static inline u16 ixgbevf_desc_unused(struct ixgbevf_ring *ring)
347{
348 u16 ntc = ring->next_to_clean;
349 u16 ntu = ring->next_to_use;
350
351 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
352}
Greg Rose92915f72010-01-09 02:24:10 +0000353
Mark Rustad06380db2014-03-04 03:02:23 +0000354static inline void ixgbevf_write_tail(struct ixgbevf_ring *ring, u32 value)
355{
356 writel(value, ring->tail);
357}
358
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +0000359#define IXGBEVF_RX_DESC(R, i) \
Alexander Duyck908421f2012-05-11 08:33:00 +0000360 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +0000361#define IXGBEVF_TX_DESC(R, i) \
Alexander Duyck908421f2012-05-11 08:33:00 +0000362 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +0000363#define IXGBEVF_TX_CTXTDESC(R, i) \
Alexander Duyck908421f2012-05-11 08:33:00 +0000364 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
Greg Rose92915f72010-01-09 02:24:10 +0000365
Alexander Duyckc88887e2012-08-22 02:04:37 +0000366#define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */
Greg Rose92915f72010-01-09 02:24:10 +0000367
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +0000368#define OTHER_VECTOR 1
369#define NON_Q_VECTORS (OTHER_VECTOR)
Greg Rose92915f72010-01-09 02:24:10 +0000370
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +0000371#define MAX_MSIX_Q_VECTORS 2
Greg Rose92915f72010-01-09 02:24:10 +0000372
Jeff Kirsherdec0d8e2015-02-10 11:42:33 +0000373#define MIN_MSIX_Q_VECTORS 1
374#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
Greg Rose92915f72010-01-09 02:24:10 +0000375
376/* board specific private data structure */
377struct ixgbevf_adapter {
Emil Tantilovdff80522014-11-08 01:39:25 +0000378 /* this field must be first, see ixgbevf_process_skb_fields */
Jiri Pirkodadcd652011-07-21 03:25:09 +0000379 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Emil Tantilovdff80522014-11-08 01:39:25 +0000380
Greg Rose92915f72010-01-09 02:24:10 +0000381 struct ixgbevf_q_vector *q_vector[MAX_MSIX_Q_VECTORS];
Greg Rose92915f72010-01-09 02:24:10 +0000382
383 /* Interrupt Throttle Rate */
Alexander Duyck5f3600e2012-05-11 08:32:55 +0000384 u16 rx_itr_setting;
385 u16 tx_itr_setting;
386
387 /* interrupt masks */
388 u32 eims_enable_mask;
389 u32 eims_other;
Greg Rose92915f72010-01-09 02:24:10 +0000390
391 /* TX */
Greg Rose92915f72010-01-09 02:24:10 +0000392 int num_tx_queues;
Emil Tantilov97031922014-01-17 18:30:01 -0800393 struct ixgbevf_ring *tx_ring[MAX_TX_QUEUES]; /* One per active queue */
Greg Rose92915f72010-01-09 02:24:10 +0000394 u64 restart_queue;
Greg Rose92915f72010-01-09 02:24:10 +0000395 u32 tx_timeout_count;
Greg Rose92915f72010-01-09 02:24:10 +0000396
397 /* RX */
Greg Rose92915f72010-01-09 02:24:10 +0000398 int num_rx_queues;
Emil Tantilov97031922014-01-17 18:30:01 -0800399 struct ixgbevf_ring *rx_ring[MAX_TX_QUEUES]; /* One per active queue */
Greg Rose92915f72010-01-09 02:24:10 +0000400 u64 hw_csum_rx_error;
401 u64 hw_rx_no_dma_resources;
Greg Rose92915f72010-01-09 02:24:10 +0000402 int num_msix_vectors;
Greg Rose92915f72010-01-09 02:24:10 +0000403 u32 alloc_rx_page_failed;
404 u32 alloc_rx_buff_failed;
405
Emil Tantilov97031922014-01-17 18:30:01 -0800406 struct msix_entry *msix_entries;
407
Greg Rose92915f72010-01-09 02:24:10 +0000408 /* OS defined structs */
409 struct net_device *netdev;
410 struct pci_dev *pdev;
Greg Rose92915f72010-01-09 02:24:10 +0000411
412 /* structs defined in ixgbe_vf.h */
413 struct ixgbe_hw hw;
414 u16 msg_enable;
Greg Rose92915f72010-01-09 02:24:10 +0000415 /* Interrupt Throttle Rate */
416 u32 eitr_param;
417
Emil Tantilov97031922014-01-17 18:30:01 -0800418 struct ixgbevf_hw_stats stats;
419
Greg Rose92915f72010-01-09 02:24:10 +0000420 unsigned long state;
Greg Rose92915f72010-01-09 02:24:10 +0000421 u64 tx_busy;
422 unsigned int tx_ring_count;
423 unsigned int rx_ring_count;
424
Mark Rustaddbf8b0d2014-03-04 03:02:34 +0000425 u8 __iomem *io_addr; /* Mainly for iounmap use */
Greg Rose92915f72010-01-09 02:24:10 +0000426 u32 link_speed;
427 bool link_up;
Greg Rose92915f72010-01-09 02:24:10 +0000428
Emil Tantilov9ac5c5c2015-01-28 03:21:34 +0000429 struct timer_list service_timer;
430 struct work_struct service_task;
431
Alexander Duyck1c55ed72012-05-11 08:33:06 +0000432 spinlock_t mbx_lock;
Emil Tantilove66c92a2015-01-28 03:21:29 +0000433 unsigned long last_reset;
Emil Tantilov9cba4342015-04-30 11:50:55 -0700434
435 u32 rss_key[IXGBEVF_VFRSSRK_REGS];
436 u8 rss_indir_tbl[IXGBEVF_X550_VFRETA_SIZE];
Greg Rose92915f72010-01-09 02:24:10 +0000437};
438
439enum ixbgevf_state_t {
440 __IXGBEVF_TESTING,
441 __IXGBEVF_RESETTING,
Mark Rustad2e7cfbd2014-03-04 03:02:13 +0000442 __IXGBEVF_DOWN,
Mark Rustadbc0c7152014-03-12 00:38:45 +0000443 __IXGBEVF_DISABLED,
Mark Rustad2e7cfbd2014-03-04 03:02:13 +0000444 __IXGBEVF_REMOVING,
Emil Tantilov9ac5c5c2015-01-28 03:21:34 +0000445 __IXGBEVF_SERVICE_SCHED,
446 __IXGBEVF_SERVICE_INITED,
Emil Tantilovd5dd7c32015-12-17 17:32:55 -0800447 __IXGBEVF_RESET_REQUESTED,
448 __IXGBEVF_QUEUE_RESET_REQUESTED,
Greg Rose92915f72010-01-09 02:24:10 +0000449};
450
451enum ixgbevf_boards {
452 board_82599_vf,
KY Srinivasanc6d45172016-04-19 19:17:57 -0700453 board_82599_vf_hv,
Greg Rose2316aa22010-12-02 07:12:26 +0000454 board_X540_vf,
KY Srinivasanc6d45172016-04-19 19:17:57 -0700455 board_X540_vf_hv,
Emil Tantilov47068b02014-11-22 07:59:56 +0000456 board_X550_vf,
KY Srinivasanc6d45172016-04-19 19:17:57 -0700457 board_X550_vf_hv,
Emil Tantilov47068b02014-11-22 07:59:56 +0000458 board_X550EM_x_vf,
KY Srinivasanc6d45172016-04-19 19:17:57 -0700459 board_X550EM_x_vf_hv,
Don Skidmore1d94f982016-06-29 19:32:24 -0400460 board_x550em_a_vf,
Greg Rose92915f72010-01-09 02:24:10 +0000461};
462
Hiroshi Shimamoto8443c1a42015-08-28 06:59:03 +0000463enum ixgbevf_xcast_modes {
464 IXGBEVF_XCAST_MODE_NONE = 0,
465 IXGBEVF_XCAST_MODE_MULTI,
466 IXGBEVF_XCAST_MODE_ALLMULTI,
467};
468
Stephen Hemminger3d8fe982012-01-18 22:13:34 +0000469extern const struct ixgbevf_info ixgbevf_82599_vf_info;
470extern const struct ixgbevf_info ixgbevf_X540_vf_info;
Emil Tantilov47068b02014-11-22 07:59:56 +0000471extern const struct ixgbevf_info ixgbevf_X550_vf_info;
472extern const struct ixgbevf_info ixgbevf_X550EM_x_vf_info;
Stephen Hemmingerb5417bf2012-01-18 22:13:33 +0000473extern const struct ixgbe_mbx_operations ixgbevf_mbx_ops;
Don Skidmore1d94f982016-06-29 19:32:24 -0400474extern const struct ixgbevf_info ixgbevf_x550em_a_vf_info;
Greg Rose92915f72010-01-09 02:24:10 +0000475
KY Srinivasanc6d45172016-04-19 19:17:57 -0700476extern const struct ixgbevf_info ixgbevf_82599_vf_hv_info;
477extern const struct ixgbevf_info ixgbevf_X540_vf_hv_info;
478extern const struct ixgbevf_info ixgbevf_X550_vf_hv_info;
479extern const struct ixgbevf_info ixgbevf_X550EM_x_vf_hv_info;
480extern const struct ixgbe_mbx_operations ixgbevf_hv_mbx_ops;
481
Greg Rose92915f72010-01-09 02:24:10 +0000482/* needed by ethtool.c */
Stephen Hemminger3d8fe982012-01-18 22:13:34 +0000483extern const char ixgbevf_driver_name[];
Greg Rose92915f72010-01-09 02:24:10 +0000484extern const char ixgbevf_driver_version[];
485
Stefan Assmann324d0862016-02-03 09:20:49 +0100486int ixgbevf_open(struct net_device *netdev);
487int ixgbevf_close(struct net_device *netdev);
Joe Perches5ccc9212013-09-23 11:37:59 -0700488void ixgbevf_up(struct ixgbevf_adapter *adapter);
489void ixgbevf_down(struct ixgbevf_adapter *adapter);
490void ixgbevf_reinit_locked(struct ixgbevf_adapter *adapter);
491void ixgbevf_reset(struct ixgbevf_adapter *adapter);
492void ixgbevf_set_ethtool_ops(struct net_device *netdev);
Emil Tantilov05d063a2014-01-17 18:29:59 -0800493int ixgbevf_setup_rx_resources(struct ixgbevf_ring *);
494int ixgbevf_setup_tx_resources(struct ixgbevf_ring *);
495void ixgbevf_free_rx_resources(struct ixgbevf_ring *);
496void ixgbevf_free_tx_resources(struct ixgbevf_ring *);
Joe Perches5ccc9212013-09-23 11:37:59 -0700497void ixgbevf_update_stats(struct ixgbevf_adapter *adapter);
498int ethtool_ioctl(struct ifreq *ifr);
Greg Rose92915f72010-01-09 02:24:10 +0000499
Jacob Keller38496232013-10-22 06:19:18 +0000500extern void ixgbevf_write_eitr(struct ixgbevf_q_vector *q_vector);
501
Joe Perches5ccc9212013-09-23 11:37:59 -0700502void ixgbe_napi_add_all(struct ixgbevf_adapter *adapter);
503void ixgbe_napi_del_all(struct ixgbevf_adapter *adapter);
Greg Rose92915f72010-01-09 02:24:10 +0000504
Emil Tantilov4ad6af02016-07-29 10:30:11 -0700505#define ixgbevf_hw_to_netdev(hw) \
506 (((struct ixgbevf_adapter *)(hw)->back)->netdev)
Greg Rose92915f72010-01-09 02:24:10 +0000507
Emil Tantilov4ad6af02016-07-29 10:30:11 -0700508#define hw_dbg(hw, format, arg...) \
509 netdev_dbg(ixgbevf_hw_to_netdev(hw), format, ## arg)
Greg Rose92915f72010-01-09 02:24:10 +0000510#endif /* _IXGBEVF_H_ */