blob: a3528dd1e72e14602eb6a724fb99414e5906875d [file] [log] [blame]
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -07001/*
2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 *
32 */
33
34#ifndef _MLX4_EN_H_
35#define _MLX4_EN_H_
36
Jiri Pirkof1b553f2011-07-20 04:54:22 +000037#include <linux/bitops.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070038#include <linux/compiler.h>
39#include <linux/list.h>
40#include <linux/mutex.h>
41#include <linux/netdevice.h>
Jiri Pirkof1b553f2011-07-20 04:54:22 +000042#include <linux/if_vlan.h>
Amir Vadaiec693d42013-04-23 06:06:49 +000043#include <linux/net_tstamp.h>
Amir Vadai564c2742012-04-04 21:33:26 +000044#ifdef CONFIG_MLX4_EN_DCB
45#include <linux/dcbnl.h>
46#endif
Amir Vadai1eb8c692012-07-18 22:33:52 +000047#include <linux/cpu_rmap.h>
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -060048#include <linux/ptp_clock_kernel.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070049
50#include <linux/mlx4/device.h>
51#include <linux/mlx4/qp.h>
52#include <linux/mlx4/cq.h>
53#include <linux/mlx4/srq.h>
54#include <linux/mlx4/doorbell.h>
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +000055#include <linux/mlx4/cmd.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070056
57#include "en_port.h"
Eran Ben Elishab4b6e842015-03-30 17:45:21 +030058#include "mlx4_stats.h"
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070059
60#define DRV_NAME "mlx4_en"
Amir Vadai169a1d82014-02-19 17:47:31 +020061#define DRV_VERSION "2.2-1"
62#define DRV_RELDATE "Feb 2014"
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070063
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070064#define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
65
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070066/*
67 * Device constants
68 */
69
70
71#define MLX4_EN_PAGE_SHIFT 12
72#define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT)
Amir Vadaid3179662012-12-02 03:49:23 +000073#define DEF_RX_RINGS 16
74#define MAX_RX_RINGS 128
Yevgeny Petrilin1fb98762011-03-22 22:37:52 +000075#define MIN_RX_RINGS 4
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070076#define TXBB_SIZE 64
77#define HEADROOM (2048 / TXBB_SIZE + 1)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070078#define STAMP_STRIDE 64
79#define STAMP_DWORDS (STAMP_STRIDE / 4)
80#define STAMP_SHIFT 31
81#define STAMP_VAL 0x7fffffff
82#define STATS_DELAY (HZ / 4)
Amir Vadaib6c39bf2013-04-23 06:06:51 +000083#define SERVICE_TASK_DELAY (HZ / 4)
Hadar Hen Zion82067282012-07-05 04:03:49 +000084#define MAX_NUM_OF_FS_RULES 256
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070085
Amir Vadai1eb8c692012-07-18 22:33:52 +000086#define MLX4_EN_FILTER_HASH_SHIFT 4
87#define MLX4_EN_FILTER_EXPIRY_QUOTA 60
88
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070089/* Typical TSO descriptor with 16 gather entries is 352 bytes... */
90#define MAX_DESC_SIZE 512
91#define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE)
92
93/*
94 * OS related constants and tunables
95 */
96
Amir Vadai0fef9d02014-07-22 15:44:10 +030097#define MLX4_EN_PRIV_FLAGS_BLUEFLAME 1
Hadar Hen Zione38af4f2015-07-27 14:46:34 +030098#define MLX4_EN_PRIV_FLAGS_PHV 2
Amir Vadai0fef9d02014-07-22 15:44:10 +030099
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700100#define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ)
101
Thadeu Lima de Souza Cascardo117980c2012-04-04 09:40:40 +0000102/* Use the maximum between 16384 and a single page */
103#define MLX4_EN_ALLOC_SIZE PAGE_ALIGN(16384)
Eric Dumazet51151a12013-06-23 08:17:56 -0700104
105#define MLX4_EN_ALLOC_PREFER_ORDER PAGE_ALLOC_COSTLY_ORDER
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700106
Eric Dumazete6309cf2013-06-03 07:54:55 +0000107/* Receive fragment sizes; we use at most 3 fragments (for 9600 byte MTU
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700108 * and 4K allocations) */
109enum {
Eric Dumazete6309cf2013-06-03 07:54:55 +0000110 FRAG_SZ0 = 1536 - NET_IP_ALIGN,
111 FRAG_SZ1 = 4096,
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700112 FRAG_SZ2 = 4096,
113 FRAG_SZ3 = MLX4_EN_ALLOC_SIZE
114};
115#define MLX4_EN_MAX_RX_FRAGS 4
116
Yevgeny Petrilinbd531e32009-01-08 10:57:37 -0800117/* Maximum ring sizes */
118#define MLX4_EN_MAX_TX_SIZE 8192
119#define MLX4_EN_MAX_RX_SIZE 8192
120
Thadeu Lima de Souza Cascardo4cce66c2012-07-16 07:01:53 +0000121/* Minimum ring size for our page-allocation scheme to work */
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700122#define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
123#define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE)
124
Yevgeny Petrilinf813cad2009-06-01 23:24:07 +0000125#define MLX4_EN_SMALL_PKT_SIZE 64
Amir Vadaiea1c1af2014-07-22 15:44:12 +0300126#define MLX4_EN_MIN_TX_RING_P_UP 1
Amir Vadaibc6a4742012-05-17 00:58:10 +0000127#define MLX4_EN_MAX_TX_RING_P_UP 32
Amir Vadai564c2742012-04-04 21:33:26 +0000128#define MLX4_EN_NUM_UP 8
Yevgeny Petrilinf813cad2009-06-01 23:24:07 +0000129#define MLX4_EN_DEF_TX_RING_SIZE 512
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700130#define MLX4_EN_DEF_RX_RING_SIZE 1024
Amir Vadaid3179662012-12-02 03:49:23 +0000131#define MAX_TX_RINGS (MLX4_EN_MAX_TX_RING_P_UP * \
132 MLX4_EN_NUM_UP)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700133
Amir Vadaifbc6daf2014-07-08 11:28:12 +0300134#define MLX4_EN_DEFAULT_TX_WORK 256
Brenden Blanco9ecc2d82016-07-19 12:16:55 -0700135#define MLX4_EN_DOORBELL_BUDGET 8
Amir Vadaifbc6daf2014-07-08 11:28:12 +0300136
Yevgeny Petrilin3db36fb2009-06-01 23:23:13 +0000137/* Target number of packets to coalesce with interrupt moderation */
138#define MLX4_EN_RX_COAL_TARGET 44
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700139#define MLX4_EN_RX_COAL_TIME 0x10
140
Yevgeny Petriline22979d2012-04-23 02:18:39 +0000141#define MLX4_EN_TX_COAL_PKTS 16
Eric Dumazetecfd2ce2012-11-05 16:20:42 +0000142#define MLX4_EN_TX_COAL_TIME 0x10
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700143
144#define MLX4_EN_RX_RATE_LOW 400000
145#define MLX4_EN_RX_COAL_TIME_LOW 0
146#define MLX4_EN_RX_RATE_HIGH 450000
147#define MLX4_EN_RX_COAL_TIME_HIGH 128
148#define MLX4_EN_RX_SIZE_THRESH 1024
149#define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
150#define MLX4_EN_SAMPLE_INTERVAL 0
Yevgeny Petrilin46afd0f2011-03-22 22:37:36 +0000151#define MLX4_EN_AVG_PKT_SMALL 256
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700152
153#define MLX4_EN_AUTO_CONF 0xffff
154
155#define MLX4_EN_DEF_RX_PAUSE 1
156#define MLX4_EN_DEF_TX_PAUSE 1
157
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200158/* Interval between successive polls in the Tx routine when polling is used
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700159 instead of interrupts (in per-core Tx rings) - should be power of 2 */
160#define MLX4_EN_TX_POLL_MODER 16
161#define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4)
162
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700163#define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN)
164#define HEADER_COPY_SIZE (128 - NET_IP_ALIGN)
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000165#define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700166
167#define MLX4_EN_MIN_MTU 46
Brenden Blanco47a38e12016-07-19 12:16:50 -0700168/* VLAN_HLEN is added twice,to support skb vlan tagged with multiple
169 * headers. (For example: ETH_P_8021Q and ETH_P_8021AD).
170 */
171#define MLX4_EN_EFF_MTU(mtu) ((mtu) + ETH_HLEN + (2 * VLAN_HLEN))
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700172#define ETH_BCAST 0xffffffffffffULL
173
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000174#define MLX4_EN_LOOPBACK_RETRIES 5
175#define MLX4_EN_LOOPBACK_TIMEOUT 100
176
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700177#ifdef MLX4_EN_PERF_STAT
178/* Number of samples to 'average' */
179#define AVG_SIZE 128
180#define AVG_FACTOR 1024
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700181
182#define INC_PERF_COUNTER(cnt) (++(cnt))
183#define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add))
184#define AVG_PERF_COUNTER(cnt, sample) \
185 ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
186#define GET_PERF_COUNTER(cnt) (cnt)
187#define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR)
188
189#else
190
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700191#define INC_PERF_COUNTER(cnt) do {} while (0)
192#define ADD_PERF_COUNTER(cnt, add) do {} while (0)
193#define AVG_PERF_COUNTER(cnt, sample) do {} while (0)
194#define GET_PERF_COUNTER(cnt) (0)
195#define GET_AVG_PERF_COUNTER(cnt) (0)
196#endif /* MLX4_EN_PERF_STAT */
197
Eugenia Emantayevb97b33a2014-03-02 10:24:58 +0200198/* Constants for TX flow */
199enum {
200 MAX_INLINE = 104, /* 128 - 16 - 4 - 4 */
201 MAX_BF = 256,
202 MIN_PKT_LEN = 17,
203};
204
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700205/*
206 * Configurables
207 */
208
209enum cq_type {
210 RX = 0,
211 TX = 1,
212};
213
214
215/*
216 * Useful macros
217 */
218#define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x))
219#define XNOR(x, y) (!(x) == !(y))
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700220
221
222struct mlx4_en_tx_info {
Brenden Blanco9ecc2d82016-07-19 12:16:55 -0700223 union {
224 struct sk_buff *skb;
225 struct page *page;
226 };
Eric Dumazet3d036412014-10-05 12:35:13 +0300227 dma_addr_t map0_dma;
228 u32 map0_byte_count;
Eric Dumazet98b16342014-10-05 12:35:10 +0300229 u32 nr_txbb;
230 u32 nr_bytes;
231 u8 linear;
232 u8 data_offset;
233 u8 inl;
234 u8 ts_requested;
Eric Dumazet3d036412014-10-05 12:35:13 +0300235 u8 nr_maps;
Eric Dumazet98b16342014-10-05 12:35:10 +0300236} ____cacheline_aligned_in_smp;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700237
238
239#define MLX4_EN_BIT_DESC_OWN 0x80000000
240#define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg)
241#define MLX4_EN_MEMTYPE_PAD 0x100
242#define DS_SIZE sizeof(struct mlx4_wqe_data_seg)
243
244
245struct mlx4_en_tx_desc {
246 struct mlx4_wqe_ctrl_seg ctrl;
247 union {
248 struct mlx4_wqe_data_seg data; /* at least one data segment */
249 struct mlx4_wqe_lso_seg lso;
250 struct mlx4_wqe_inline_seg inl;
251 };
252};
253
254#define MLX4_EN_USE_SRQ 0x01000000
255
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000256#define MLX4_EN_CX3_LOW_ID 0x1000
257#define MLX4_EN_CX3_HIGH_ID 0x1005
258
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700259struct mlx4_en_rx_alloc {
Eric Dumazet51151a12013-06-23 08:17:56 -0700260 struct page *page;
261 dma_addr_t dma;
Amir Vadai70fbe072013-10-07 13:38:12 +0200262 u32 page_offset;
263 u32 page_size;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700264};
265
Brenden Blancod576acf2016-07-19 12:16:52 -0700266#define MLX4_EN_CACHE_SIZE (2 * NAPI_POLL_WEIGHT)
267struct mlx4_en_page_cache {
268 u32 index;
269 struct mlx4_en_rx_alloc buf[MLX4_EN_CACHE_SIZE];
270};
271
Brenden Blanco9ecc2d82016-07-19 12:16:55 -0700272struct mlx4_en_priv;
273
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700274struct mlx4_en_tx_ring {
Eric Dumazet98b16342014-10-05 12:35:10 +0300275 /* cache line used and dirtied in tx completion
276 * (mlx4_en_free_tx_buf())
277 */
278 u32 last_nr_txbb;
279 u32 cons;
280 unsigned long wake_queue;
281
282 /* cache line used and dirtied in mlx4_en_xmit() */
283 u32 prod ____cacheline_aligned_in_smp;
284 unsigned long bytes;
285 unsigned long packets;
286 unsigned long tx_csum;
287 unsigned long tso_packets;
288 unsigned long xmit_more;
Eric Dumazet63a664b2016-05-25 09:50:36 -0700289 unsigned int tx_dropped;
Eric Dumazet98b16342014-10-05 12:35:10 +0300290 struct mlx4_bf bf;
291 unsigned long queue_stopped;
292
293 /* Following part should be mostly read */
294 cpumask_t affinity_mask;
295 struct mlx4_qp qp;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700296 struct mlx4_hwq_resources wqres;
Eric Dumazet98b16342014-10-05 12:35:10 +0300297 u32 size; /* number of TXBBs */
298 u32 size_mask;
299 u16 stride;
Ido Shamay488a9b42015-06-25 11:29:42 +0300300 u32 full_size;
Eric Dumazet98b16342014-10-05 12:35:10 +0300301 u16 cqn; /* index of port CQ associated with this ring */
302 u32 buf_size;
Eric Dumazet6a4e8122014-10-05 12:35:11 +0300303 __be32 doorbell_qpn;
304 __be32 mr_key;
Eric Dumazet98b16342014-10-05 12:35:10 +0300305 void *buf;
306 struct mlx4_en_tx_info *tx_info;
Brenden Blanco9ecc2d82016-07-19 12:16:55 -0700307 struct mlx4_en_rx_ring *recycle_ring;
308 u32 (*free_tx_desc)(struct mlx4_en_priv *priv,
309 struct mlx4_en_tx_ring *ring,
310 int index, u8 owner,
311 u64 timestamp, int napi_mode);
Eric Dumazet98b16342014-10-05 12:35:10 +0300312 u8 *bounce_buf;
313 struct mlx4_qp_context context;
314 int qpn;
315 enum mlx4_qp_state qp_state;
316 u8 queue_index;
317 bool bf_enabled;
318 bool bf_alloced;
319 struct netdev_queue *tx_queue;
320 int hwtstamp_tx_type;
Eric Dumazet98b16342014-10-05 12:35:10 +0300321} ____cacheline_aligned_in_smp;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700322
323struct mlx4_en_rx_desc {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700324 /* actual number of entries depends on rx ring stride */
325 struct mlx4_wqe_data_seg data[0];
326};
327
328struct mlx4_en_rx_ring {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700329 struct mlx4_hwq_resources wqres;
330 struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700331 u32 size ; /* number of Rx descs*/
332 u32 actual_size;
333 u32 size_mask;
334 u16 stride;
335 u16 log_stride;
336 u16 cqn; /* index of port CQ associated with this ring */
337 u32 prod;
338 u32 cons;
339 u32 buf_size;
Yevgeny Petrilin4a5f4dd2011-11-14 14:25:36 -0500340 u8 fcs_del;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700341 void *buf;
342 void *rx_info;
Brenden Blanco326fe022016-09-03 21:29:58 -0700343 struct bpf_prog __rcu *xdp_prog;
Brenden Blancod576acf2016-07-19 12:16:52 -0700344 struct mlx4_en_page_cache page_cache;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700345 unsigned long bytes;
346 unsigned long packets;
Yevgeny Petrilinad043782011-10-18 01:50:56 +0000347 unsigned long csum_ok;
348 unsigned long csum_none;
Shani Michaelif8c64552014-11-09 13:51:53 +0200349 unsigned long csum_complete;
Eran Ben Elishad21ed3a2016-04-20 16:01:18 +0300350 unsigned long dropped;
Amir Vadaiec693d42013-04-23 06:06:49 +0000351 int hwtstamp_rx_filter;
Yuval Atias9e311e72014-06-09 10:24:39 +0300352 cpumask_var_t affinity_mask;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700353};
354
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700355struct mlx4_en_cq {
356 struct mlx4_cq mcq;
357 struct mlx4_hwq_resources wqres;
358 int ring;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700359 struct net_device *dev;
360 struct napi_struct napi;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700361 int size;
362 int buf_size;
Matan Barakc66fa192015-05-31 09:30:16 +0300363 int vector;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700364 enum cq_type is_tx;
365 u16 moder_time;
366 u16 moder_cnt;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700367 struct mlx4_cqe *buf;
368#define MLX4_EN_OPCODE_ERROR 0x1e
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300369
Amir Vadai35f6f452014-06-29 11:54:55 +0300370 struct irq_desc *irq_desc;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700371};
372
373struct mlx4_en_port_profile {
374 u32 flags;
375 u32 tx_ring_num;
376 u32 rx_ring_num;
377 u32 tx_ring_size;
378 u32 rx_ring_size;
Eugenia Emantayevec25bc02016-07-18 18:35:12 +0300379 u8 num_tx_rings_p_up;
Yevgeny Petrilind53b93f2008-11-05 04:48:36 +0000380 u8 rx_pause;
381 u8 rx_ppp;
382 u8 tx_pause;
383 u8 tx_ppp;
Yevgeny Petrilin93d3e362012-01-17 22:54:55 +0000384 int rss_rings;
Eugenia Emantayevb97b33a2014-03-02 10:24:58 +0200385 int inline_thold;
Eugenia Emantayevec25bc02016-07-18 18:35:12 +0300386 struct hwtstamp_config hwtstamp_config;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700387};
388
389struct mlx4_en_profile {
Yevgeny Petrilin05339432010-08-24 03:46:42 +0000390 int udp_rss;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700391 u8 rss_mask;
392 u32 active_ports;
393 u32 small_pkt_int;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700394 u8 no_reset;
Amir Vadaibc6a4742012-05-17 00:58:10 +0000395 u8 num_tx_rings_p_up;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700396 struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
397};
398
399struct mlx4_en_dev {
400 struct mlx4_dev *dev;
401 struct pci_dev *pdev;
402 struct mutex state_lock;
403 struct net_device *pndev[MLX4_MAX_PORTS + 1];
Moni Shoua5da03542015-02-03 16:48:34 +0200404 struct net_device *upper[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700405 u32 port_cnt;
406 bool device_up;
407 struct mlx4_en_profile profile;
408 u32 LSO_support;
409 struct workqueue_struct *workqueue;
410 struct device *dma_device;
411 void __iomem *uar_map;
412 struct mlx4_uar priv_uar;
413 struct mlx4_mr mr;
414 u32 priv_pdn;
415 spinlock_t uar_lock;
Yevgeny Petrilind7e1a482010-08-24 03:46:38 +0000416 u8 mac_removed[MLX4_MAX_PORTS + 1];
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -0600417 rwlock_t clock_lock;
418 u32 nominal_c_mult;
Amir Vadaiec693d42013-04-23 06:06:49 +0000419 struct cyclecounter cycles;
420 struct timecounter clock;
421 unsigned long last_overflow_check;
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000422 unsigned long overflow_period;
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -0600423 struct ptp_clock *ptp_clock;
424 struct ptp_clock_info ptp_clock_info;
Moni Shoua5da03542015-02-03 16:48:34 +0200425 struct notifier_block nb;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700426};
427
428
429struct mlx4_en_rss_map {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700430 int base_qpn;
Yevgeny Petrilinb6b912e2009-08-06 19:27:51 -0700431 struct mlx4_qp qps[MAX_RX_RINGS];
432 enum mlx4_qp_state state[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700433 struct mlx4_qp indir_qp;
434 enum mlx4_qp_state indir_state;
435};
436
Saeed Mahameed2c762672014-10-27 11:37:40 +0200437enum mlx4_en_port_flag {
438 MLX4_EN_PORT_ANC = 1<<0, /* Auto-negotiation complete */
439 MLX4_EN_PORT_ANE = 1<<1, /* Auto-negotiation enabled */
440};
441
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000442struct mlx4_en_port_state {
443 int link_state;
444 int link_speed;
Saeed Mahameed2c762672014-10-27 11:37:40 +0200445 int transceiver;
446 u32 flags;
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000447};
448
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000449enum mlx4_en_mclist_act {
450 MCLIST_NONE,
451 MCLIST_REM,
452 MCLIST_ADD,
453};
454
455struct mlx4_en_mc_list {
456 struct list_head list;
457 enum mlx4_en_mclist_act action;
458 u8 addr[ETH_ALEN];
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000459 u64 reg_id;
Or Gerlitz837052d2013-12-23 16:09:44 +0200460 u64 tunnel_reg_id;
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000461};
462
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700463struct mlx4_en_frag_info {
464 u16 frag_size;
465 u16 frag_prefix_size;
Brenden Blancod576acf2016-07-19 12:16:52 -0700466 u32 frag_stride;
467 enum dma_data_direction dma_dir;
468 int order;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700469};
470
Amir Vadai564c2742012-04-04 21:33:26 +0000471#ifdef CONFIG_MLX4_EN_DCB
472/* Minimal TC BW - setting to 0 will block traffic */
473#define MLX4_EN_BW_MIN 1
474#define MLX4_EN_BW_MAX 100 /* Utilize 100% of the line */
475
476#define MLX4_EN_TC_ETS 7
477
Rana Shahoutaf7d5182016-06-21 12:43:59 +0300478enum dcb_pfc_type {
479 pfc_disabled = 0,
480 pfc_enabled_full,
481 pfc_enabled_tx,
482 pfc_enabled_rx
483};
484
Rana Shahoutaf7d5182016-06-21 12:43:59 +0300485struct mlx4_en_cee_config {
486 bool pfc_state;
Tariq Toukan564ed9b2016-09-11 10:56:19 +0300487 enum dcb_pfc_type dcb_pfc[MLX4_EN_NUM_UP];
Rana Shahoutaf7d5182016-06-21 12:43:59 +0300488};
Amir Vadai564c2742012-04-04 21:33:26 +0000489#endif
490
Hadar Hen Zion82067282012-07-05 04:03:49 +0000491struct ethtool_flow_id {
Hadar Hen Zion0d256c02013-01-30 23:07:08 +0000492 struct list_head list;
Hadar Hen Zion82067282012-07-05 04:03:49 +0000493 struct ethtool_rx_flow_spec flow_spec;
494 u64 id;
495};
496
Yan Burman79aeacc2013-02-07 02:25:19 +0000497enum {
498 MLX4_EN_FLAG_PROMISC = (1 << 0),
499 MLX4_EN_FLAG_MC_PROMISC = (1 << 1),
500 /* whether we need to enable hardware loopback by putting dmac
501 * in Tx WQE
502 */
503 MLX4_EN_FLAG_ENABLE_HW_LOOPBACK = (1 << 2),
504 /* whether we need to drop packets that hardware loopback-ed */
Yan Burmancc5387f2013-02-07 02:25:26 +0000505 MLX4_EN_FLAG_RX_FILTER_NEEDED = (1 << 3),
Shani Michaelif8c64552014-11-09 13:51:53 +0200506 MLX4_EN_FLAG_FORCE_PROMISC = (1 << 4),
507 MLX4_EN_FLAG_RX_CSUM_NON_TCP_UDP = (1 << 5),
Rana Shahoutaf7d5182016-06-21 12:43:59 +0300508#ifdef CONFIG_MLX4_EN_DCB
509 MLX4_EN_FLAG_DCB_ENABLED = (1 << 6),
510#endif
Yan Burman79aeacc2013-02-07 02:25:19 +0000511};
512
Ido Shamay51af33c2015-04-02 16:31:20 +0300513#define PORT_BEACON_MAX_LIMIT (65535)
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000514#define MLX4_EN_MAC_HASH_SIZE (1 << BITS_PER_BYTE)
515#define MLX4_EN_MAC_HASH_IDX 5
516
Eran Ben Elisha3da8a362015-03-30 17:45:24 +0300517struct mlx4_en_stats_bitmap {
518 DECLARE_BITMAP(bitmap, NUM_ALL_STATS);
519 struct mutex mutex; /* for mutual access to stats bitmap */
520};
521
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700522struct mlx4_en_priv {
523 struct mlx4_en_dev *mdev;
524 struct mlx4_en_port_profile *prof;
525 struct net_device *dev;
Jiri Pirkof1b553f2011-07-20 04:54:22 +0000526 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000527 struct mlx4_en_port_state port_state;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700528 spinlock_t stats_lock;
Hadar Hen Zion82067282012-07-05 04:03:49 +0000529 struct ethtool_flow_id ethtool_rules[MAX_NUM_OF_FS_RULES];
Hadar Hen Zion0d256c02013-01-30 23:07:08 +0000530 /* To allow rules removal while port is going down */
531 struct list_head ethtool_list;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700532
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000533 unsigned long last_moder_packets[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700534 unsigned long last_moder_tx_packets;
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000535 unsigned long last_moder_bytes[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700536 unsigned long last_moder_jiffies;
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000537 int last_moder_time[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700538 u16 rx_usecs;
539 u16 rx_frames;
540 u16 tx_usecs;
541 u16 tx_frames;
542 u32 pkt_rate_low;
543 u16 rx_usecs_low;
544 u32 pkt_rate_high;
545 u16 rx_usecs_high;
546 u16 sample_interval;
547 u16 adaptive_rx_coal;
548 u32 msg_enable;
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000549 u32 loopback_ok;
550 u32 validate_loopback;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700551
552 struct mlx4_hwq_resources res;
553 int link_state;
554 int last_link_state;
555 bool port_up;
556 int port;
557 int registered;
558 int allocated;
559 int stride;
Noa Osherovich2695bab2014-07-08 11:25:24 +0300560 unsigned char current_mac[ETH_ALEN + 2];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700561 int mac_index;
562 unsigned max_mtu;
563 int base_qpn;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000564 int cqe_factor;
Ido Shamayb1b6b4d2014-09-18 11:51:01 +0300565 int cqe_size;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700566
567 struct mlx4_en_rss_map rss_map;
Or Gerlitz4ef2a432012-03-06 04:03:41 +0000568 __be32 ctrl_flags;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700569 u32 flags;
Amir Vadaid3179662012-12-02 03:49:23 +0000570 u8 num_tx_rings_p_up;
Amir Vadaifbc6daf2014-07-08 11:28:12 +0300571 u32 tx_work_limit;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700572 u32 tx_ring_num;
573 u32 rx_ring_num;
574 u32 rx_skb_size;
575 struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
576 u16 num_frags;
577 u16 log_rx_info;
Brenden Blanco47a38e12016-07-19 12:16:50 -0700578 int xdp_ring_num;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700579
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200580 struct mlx4_en_tx_ring **tx_ring;
581 struct mlx4_en_rx_ring *rx_ring[MAX_RX_RINGS];
582 struct mlx4_en_cq **tx_cq;
583 struct mlx4_en_cq *rx_cq[MAX_RX_RINGS];
Hadar Hen Zioncabdc8ee2012-07-05 04:03:50 +0000584 struct mlx4_qp drop_qp;
Yan Burman0eb74fd2013-02-07 02:25:23 +0000585 struct work_struct rx_mode_task;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700586 struct work_struct watchdog_task;
587 struct work_struct linkstate_task;
588 struct delayed_work stats_task;
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000589 struct delayed_work service_task;
Or Gerlitz1b136de2014-03-27 14:02:04 +0200590 struct work_struct vxlan_add_task;
591 struct work_struct vxlan_del_task;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700592 struct mlx4_en_perf_stats pstats;
593 struct mlx4_en_pkt_stats pkstats;
Eran Ben Elishab42de4d2015-06-15 17:59:06 +0300594 struct mlx4_en_counter_stats pf_stats;
Matan Barak0b131562015-03-30 17:45:25 +0300595 struct mlx4_en_flow_stats_rx rx_priority_flowstats[MLX4_NUM_PRIORITIES];
596 struct mlx4_en_flow_stats_tx tx_priority_flowstats[MLX4_NUM_PRIORITIES];
597 struct mlx4_en_flow_stats_rx rx_flowstats;
598 struct mlx4_en_flow_stats_tx tx_flowstats;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700599 struct mlx4_en_port_stats port_stats;
Eran Ben Elisha3da8a362015-03-30 17:45:24 +0300600 struct mlx4_en_stats_bitmap stats_bitmap;
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000601 struct list_head mc_list;
602 struct list_head curr_list;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000603 u64 broadcast_id;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700604 struct mlx4_en_stat_out_mbox hw_stats;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +0300605 int vids[128];
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000606 bool wol;
Yevgeny Petrilinebf8c9a2012-03-06 04:03:34 +0000607 struct device *ddev;
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000608 struct hlist_head mac_hash[MLX4_EN_MAC_HASH_SIZE];
Amir Vadaiec693d42013-04-23 06:06:49 +0000609 struct hwtstamp_config hwtstamp_config;
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +0300610 u32 counter_index;
Amir Vadai564c2742012-04-04 21:33:26 +0000611
612#ifdef CONFIG_MLX4_EN_DCB
Rana Shahoutaf7d5182016-06-21 12:43:59 +0300613#define MLX4_EN_DCB_ENABLED 0x3
Amir Vadai564c2742012-04-04 21:33:26 +0000614 struct ieee_ets ets;
Amir Vadai109d2442012-04-04 21:33:31 +0000615 u16 maxrate[IEEE_8021QAZ_MAX_TCS];
Shani Michaeli708b8692015-03-05 20:16:13 +0200616 enum dcbnl_cndd_states cndd_state[IEEE_8021QAZ_MAX_TCS];
Tariq Toukan564ed9b2016-09-11 10:56:19 +0300617 struct mlx4_en_cee_config cee_config;
618 u8 dcbx_cap;
Amir Vadai564c2742012-04-04 21:33:26 +0000619#endif
Amir Vadai1eb8c692012-07-18 22:33:52 +0000620#ifdef CONFIG_RFS_ACCEL
621 spinlock_t filters_lock;
622 int last_filter_id;
623 struct list_head filters;
624 struct hlist_head filter_hash[1 << MLX4_EN_FILTER_HASH_SHIFT];
625#endif
Or Gerlitz837052d2013-12-23 16:09:44 +0200626 u64 tunnel_reg_id;
Or Gerlitz1b136de2014-03-27 14:02:04 +0200627 __be16 vxlan_port;
Amir Vadai0fef9d02014-07-22 15:44:10 +0300628
629 u32 pflags;
Eric Dumazetbd635c32014-11-22 17:24:19 -0800630 u8 rss_key[MLX4_EN_RSS_KEY_SIZE];
Eyal Perry947cbb02014-12-02 18:12:11 +0200631 u8 rss_hash_fn;
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000632};
633
634enum mlx4_en_wol {
635 MLX4_EN_WOL_MAGIC = (1ULL << 61),
636 MLX4_EN_WOL_ENABLED = (1ULL << 62),
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700637};
638
Yan Burman16a10ff2013-02-07 02:25:22 +0000639struct mlx4_mac_entry {
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000640 struct hlist_node hlist;
Yan Burman16a10ff2013-02-07 02:25:22 +0000641 unsigned char mac[ETH_ALEN + 2];
642 u64 reg_id;
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000643 struct rcu_head rcu;
Yan Burman16a10ff2013-02-07 02:25:22 +0000644};
645
Ido Shamayb1b6b4d2014-09-18 11:51:01 +0300646static inline struct mlx4_cqe *mlx4_en_get_cqe(void *buf, int idx, int cqe_sz)
647{
648 return buf + idx * cqe_sz;
649}
650
Or Gerlitz0d9fdaa2011-11-26 19:55:06 +0000651#define MLX4_EN_WOL_DO_MODIFY (1ULL << 63)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700652
David Decotigny3d8f7cc2016-02-24 10:58:12 -0800653void mlx4_en_init_ptys2ethtool_map(void);
Yan Burman79aeacc2013-02-07 02:25:19 +0000654void mlx4_en_update_loopback_state(struct net_device *dev,
655 netdev_features_t features);
656
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700657void mlx4_en_destroy_netdev(struct net_device *dev);
658int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
659 struct mlx4_en_port_profile *prof);
660
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800661int mlx4_en_start_port(struct net_device *dev);
Amir Vadai3484aac2013-01-30 23:07:11 +0000662void mlx4_en_stop_port(struct net_device *dev, int detach);
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800663
Eran Ben Elisha6fcd2732015-03-30 17:45:23 +0300664void mlx4_en_set_stats_bitmap(struct mlx4_dev *dev,
Matan Barak0b131562015-03-30 17:45:25 +0300665 struct mlx4_en_stats_bitmap *stats_bitmap,
666 u8 rx_ppp, u8 rx_pause,
667 u8 tx_ppp, u8 tx_pause);
Eran Ben Elishaffa88f32015-03-30 17:45:22 +0300668
Eugenia Emantayevec25bc02016-07-18 18:35:12 +0300669int mlx4_en_try_alloc_resources(struct mlx4_en_priv *priv,
670 struct mlx4_en_priv *tmp,
671 struct mlx4_en_port_profile *prof);
672void mlx4_en_safe_replace_resources(struct mlx4_en_priv *priv,
673 struct mlx4_en_priv *tmp);
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800674
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200675int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq,
Eugenia Emantayev163561a2013-11-07 12:19:54 +0200676 int entries, int ring, enum cq_type mode, int node);
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200677void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq);
Alexander Guller76532d02011-10-09 05:26:31 +0000678int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
679 int cq_idx);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700680void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
681int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
682int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
683
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700684void mlx4_en_tx_irq(struct mlx4_cq *mcq);
Jason Wangf663dd92014-01-10 16:18:26 +0800685u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb,
Daniel Borkmann99932d42014-02-16 15:55:20 +0100686 void *accel_priv, select_queue_fallback_t fallback);
Stephen Hemminger613573252009-08-31 19:50:58 +0000687netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
Brenden Blanco9ecc2d82016-07-19 12:16:55 -0700688netdev_tx_t mlx4_en_xmit_frame(struct mlx4_en_rx_alloc *frame,
689 struct net_device *dev, unsigned int length,
690 int tx_ind, int *doorbell_pending);
691void mlx4_en_xmit_doorbell(struct mlx4_en_tx_ring *ring);
692bool mlx4_en_rx_recycle(struct mlx4_en_rx_ring *ring,
693 struct mlx4_en_rx_alloc *frame);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700694
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200695int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv,
696 struct mlx4_en_tx_ring **pring,
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200697 u32 size, u16 stride,
Ido Shamayd03a68f2013-12-19 21:20:14 +0200698 int node, int queue_index);
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200699void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv,
700 struct mlx4_en_tx_ring **pring);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700701int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
702 struct mlx4_en_tx_ring *ring,
Amir Vadai0e98b522012-04-04 21:33:24 +0000703 int cq, int user_prio);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700704void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
705 struct mlx4_en_tx_ring *ring);
Ido Shamay02512482014-02-21 12:39:17 +0200706void mlx4_en_set_num_rx_rings(struct mlx4_en_dev *mdev);
Ido Shamay07841f92015-04-30 17:32:46 +0300707void mlx4_en_recover_from_oom(struct mlx4_en_priv *priv);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700708int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200709 struct mlx4_en_rx_ring **pring,
Eugenia Emantayev163561a2013-11-07 12:19:54 +0200710 u32 size, u16 stride, int node);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700711void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200712 struct mlx4_en_rx_ring **pring,
Thadeu Lima de Souza Cascardo68355f72012-02-06 08:39:49 +0000713 u32 size, u16 stride);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700714int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
715void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
716 struct mlx4_en_rx_ring *ring);
717int mlx4_en_process_rx_cq(struct net_device *dev,
718 struct mlx4_en_cq *cq,
719 int budget);
720int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
Eugenia Emantayev0276a332013-12-19 21:20:17 +0200721int mlx4_en_poll_tx_cq(struct napi_struct *napi, int budget);
Brenden Blanco9ecc2d82016-07-19 12:16:55 -0700722u32 mlx4_en_free_tx_desc(struct mlx4_en_priv *priv,
723 struct mlx4_en_tx_ring *ring,
724 int index, u8 owner, u64 timestamp,
725 int napi_mode);
726u32 mlx4_en_recycle_tx_desc(struct mlx4_en_priv *priv,
727 struct mlx4_en_tx_ring *ring,
728 int index, u8 owner, u64 timestamp,
729 int napi_mode);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700730void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
Amir Vadai0e98b522012-04-04 21:33:24 +0000731 int is_tx, int rss, int qpn, int cqn, int user_prio,
732 struct mlx4_qp_context *context);
Yevgeny Petrilin966508f2009-04-20 04:30:03 +0000733void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
Maor Gottlieb74194fb2015-10-15 14:44:39 +0300734int mlx4_en_change_mcast_lb(struct mlx4_en_priv *priv, struct mlx4_qp *qp,
735 int loopback);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700736void mlx4_en_calc_rx_buf(struct net_device *dev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700737int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
738void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
Hadar Hen Zioncabdc8ee2012-07-05 04:03:50 +0000739int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv);
740void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700741int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700742void mlx4_en_rx_irq(struct mlx4_cq *mcq);
743
744int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Jiri Pirkof1b553f2011-07-20 04:54:22 +0000745int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700746
747int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000748int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);
749
Amir Vadai564c2742012-04-04 21:33:26 +0000750#ifdef CONFIG_MLX4_EN_DCB
751extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_ops;
Or Gerlitz540b3a32013-04-07 03:44:07 +0000752extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_pfc_ops;
Amir Vadai564c2742012-04-04 21:33:26 +0000753#endif
754
Amir Vadaid3179662012-12-02 03:49:23 +0000755int mlx4_en_setup_tc(struct net_device *dev, u8 up);
756
Amir Vadai1eb8c692012-07-18 22:33:52 +0000757#ifdef CONFIG_RFS_ACCEL
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200758void mlx4_en_cleanup_filters(struct mlx4_en_priv *priv);
Amir Vadai1eb8c692012-07-18 22:33:52 +0000759#endif
760
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000761#define MLX4_EN_NUM_SELF_TEST 5
762void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000763void mlx4_en_ptp_overflow_check(struct mlx4_en_dev *mdev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700764
Saeed Mahameed7787fa62014-10-27 11:37:42 +0200765#define DEV_FEATURE_CHANGED(dev, new_features, feature) \
766 ((dev->features & feature) ^ (new_features & feature))
767
768int mlx4_en_reset_config(struct net_device *dev,
769 struct hwtstamp_config ts_config,
770 netdev_features_t new_features);
Matan Barak0b131562015-03-30 17:45:25 +0300771void mlx4_en_update_pfc_stats_bitmap(struct mlx4_dev *dev,
772 struct mlx4_en_stats_bitmap *stats_bitmap,
773 u8 rx_ppp, u8 rx_pause,
774 u8 tx_ppp, u8 tx_pause);
Moni Shoua5da03542015-02-03 16:48:34 +0200775int mlx4_en_netdev_event(struct notifier_block *this,
776 unsigned long event, void *ptr);
777
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700778/*
Amir Vadaiec693d42013-04-23 06:06:49 +0000779 * Functions for time stamping
780 */
781u64 mlx4_en_get_cqe_ts(struct mlx4_cqe *cqe);
782void mlx4_en_fill_hwtstamps(struct mlx4_en_dev *mdev,
783 struct skb_shared_hwtstamps *hwts,
784 u64 timestamp);
785void mlx4_en_init_timestamp(struct mlx4_en_dev *mdev);
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -0600786void mlx4_en_remove_timestamp(struct mlx4_en_dev *mdev);
Amir Vadaiec693d42013-04-23 06:06:49 +0000787
788/* Globals
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700789 */
790extern const struct ethtool_ops mlx4_en_ethtool_ops;
Joe Perches0a645e82010-07-10 07:22:46 +0000791
792
793
794/*
795 * printk / logging functions
796 */
797
Joe Perchesb9075fa2011-10-31 17:11:33 -0700798__printf(3, 4)
Joe Perches0c87b292014-09-22 10:40:22 -0700799void en_print(const char *level, const struct mlx4_en_priv *priv,
800 const char *format, ...);
Joe Perches0a645e82010-07-10 07:22:46 +0000801
Joe Perches1a91de22014-05-07 12:52:57 -0700802#define en_dbg(mlevel, priv, format, ...) \
803do { \
804 if (NETIF_MSG_##mlevel & (priv)->msg_enable) \
805 en_print(KERN_DEBUG, priv, format, ##__VA_ARGS__); \
Joe Perches0a645e82010-07-10 07:22:46 +0000806} while (0)
Joe Perches1a91de22014-05-07 12:52:57 -0700807#define en_warn(priv, format, ...) \
808 en_print(KERN_WARNING, priv, format, ##__VA_ARGS__)
809#define en_err(priv, format, ...) \
810 en_print(KERN_ERR, priv, format, ##__VA_ARGS__)
811#define en_info(priv, format, ...) \
812 en_print(KERN_INFO, priv, format, ##__VA_ARGS__)
Joe Perches0a645e82010-07-10 07:22:46 +0000813
Joe Perches1a91de22014-05-07 12:52:57 -0700814#define mlx4_err(mdev, format, ...) \
815 pr_err(DRV_NAME " %s: " format, \
816 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
817#define mlx4_info(mdev, format, ...) \
818 pr_info(DRV_NAME " %s: " format, \
819 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
820#define mlx4_warn(mdev, format, ...) \
821 pr_warn(DRV_NAME " %s: " format, \
822 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
Joe Perches0a645e82010-07-10 07:22:46 +0000823
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700824#endif