blob: dc4f70179e7d37470dc358b02c96b328d8bbeeae [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_svw.c - ServerWorks / Apple K2 SATA
3 *
4 * Maintained by: Benjamin Herrenschmidt <benh@kernel.crashing.org> and
5 * Jeff Garzik <jgarzik@pobox.com>
6 * Please ALWAYS copy linux-ide@vger.kernel.org
7 * on emails.
8 *
9 * Copyright 2003 Benjamin Herrenschmidt <benh@kernel.crashing.org>
10 *
11 * Bits from Jeff Garzik, Copyright RedHat, Inc.
12 *
13 * This driver probably works with non-Apple versions of the
14 * Broadcom chipset...
15 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040017 * This program is free software; you can redistribute it and/or modify
18 * it under the terms of the GNU General Public License as published by
19 * the Free Software Foundation; either version 2, or (at your option)
20 * any later version.
21 *
22 * This program is distributed in the hope that it will be useful,
23 * but WITHOUT ANY WARRANTY; without even the implied warranty of
24 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 * GNU General Public License for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; see the file COPYING. If not, write to
29 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
30 *
31 *
32 * libata documentation is available via 'make {ps|pdf}docs',
33 * as Documentation/DocBook/libata.*
34 *
35 * Hardware documentation available under NDA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070036 *
37 */
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/kernel.h>
40#include <linux/module.h>
41#include <linux/pci.h>
42#include <linux/init.h>
43#include <linux/blkdev.h>
44#include <linux/delay.h>
45#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050046#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <scsi/scsi_host.h>
Anantha Subramanyam931506d2008-02-28 15:58:35 -080048#include <scsi/scsi_cmnd.h>
49#include <scsi/scsi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <linux/libata.h>
51
52#ifdef CONFIG_PPC_OF
53#include <asm/prom.h>
54#include <asm/pci-bridge.h>
55#endif /* CONFIG_PPC_OF */
56
57#define DRV_NAME "sata_svw"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040058#define DRV_VERSION "2.3"
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Jeff Garzik55cca652006-03-21 22:14:17 -050060enum {
Tejun Heo4447d352007-04-17 23:44:08 +090061 /* ap->flags bits */
62 K2_FLAG_SATA_8_PORTS = (1 << 24),
63 K2_FLAG_NO_ATAPI_DMA = (1 << 25),
Anantha Subramanyam931506d2008-02-28 15:58:35 -080064 K2_FLAG_BAR_POS_3 = (1 << 26),
Jeff Garzikc10340a2006-12-14 17:04:33 -050065
Jeff Garzik55cca652006-03-21 22:14:17 -050066 /* Taskfile registers offsets */
67 K2_SATA_TF_CMD_OFFSET = 0x00,
68 K2_SATA_TF_DATA_OFFSET = 0x00,
69 K2_SATA_TF_ERROR_OFFSET = 0x04,
70 K2_SATA_TF_NSECT_OFFSET = 0x08,
71 K2_SATA_TF_LBAL_OFFSET = 0x0c,
72 K2_SATA_TF_LBAM_OFFSET = 0x10,
73 K2_SATA_TF_LBAH_OFFSET = 0x14,
74 K2_SATA_TF_DEVICE_OFFSET = 0x18,
75 K2_SATA_TF_CMDSTAT_OFFSET = 0x1c,
76 K2_SATA_TF_CTL_OFFSET = 0x20,
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
Jeff Garzik55cca652006-03-21 22:14:17 -050078 /* DMA base */
79 K2_SATA_DMA_CMD_OFFSET = 0x30,
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Jeff Garzik55cca652006-03-21 22:14:17 -050081 /* SCRs base */
82 K2_SATA_SCR_STATUS_OFFSET = 0x40,
83 K2_SATA_SCR_ERROR_OFFSET = 0x44,
84 K2_SATA_SCR_CONTROL_OFFSET = 0x48,
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Jeff Garzik55cca652006-03-21 22:14:17 -050086 /* Others */
87 K2_SATA_SICR1_OFFSET = 0x80,
88 K2_SATA_SICR2_OFFSET = 0x84,
89 K2_SATA_SIM_OFFSET = 0x88,
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
Jeff Garzik55cca652006-03-21 22:14:17 -050091 /* Port stride */
92 K2_SATA_PORT_OFFSET = 0x100,
Jeff Garzikc10340a2006-12-14 17:04:33 -050093
Anantha Subramanyam931506d2008-02-28 15:58:35 -080094 chip_svw4 = 0,
95 chip_svw8 = 1,
96 chip_svw42 = 2, /* bar 3 */
97 chip_svw43 = 3, /* bar 5 */
Jeff Garzikc10340a2006-12-14 17:04:33 -050098};
99
Jeff Garzikac19bff2005-10-29 13:58:21 -0400100static u8 k2_stat_check_status(struct ata_port *ap);
101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
Jeff Garzikc10340a2006-12-14 17:04:33 -0500103static int k2_sata_check_atapi_dma(struct ata_queued_cmd *qc)
104{
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800105 u8 cmnd = qc->scsicmd->cmnd[0];
106
Jeff Garzikc10340a2006-12-14 17:04:33 -0500107 if (qc->ap->flags & K2_FLAG_NO_ATAPI_DMA)
108 return -1; /* ATAPI DMA not supported */
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800109 else {
110 switch (cmnd) {
111 case READ_10:
112 case READ_12:
113 case READ_16:
114 case WRITE_10:
115 case WRITE_12:
116 case WRITE_16:
117 return 0;
Jeff Garzikc10340a2006-12-14 17:04:33 -0500118
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800119 default:
120 return -1;
121 }
122
123 }
Jeff Garzikc10340a2006-12-14 17:04:33 -0500124}
125
Tejun Heo82ef04f2008-07-31 17:02:40 +0900126static int k2_sata_scr_read(struct ata_link *link,
127 unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128{
129 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900130 return -EINVAL;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900131 *val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 4));
Tejun Heoda3dbb12007-07-16 14:29:40 +0900132 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133}
134
135
Tejun Heo82ef04f2008-07-31 17:02:40 +0900136static int k2_sata_scr_write(struct ata_link *link,
137 unsigned int sc_reg, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138{
139 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900140 return -EINVAL;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900141 writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 4));
Tejun Heoda3dbb12007-07-16 14:29:40 +0900142 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143}
144
David Milburnb03e66a2012-10-29 18:00:22 -0500145static int k2_sata_softreset(struct ata_link *link,
146 unsigned int *class, unsigned long deadline)
147{
148 u8 dmactl;
149 void __iomem *mmio = link->ap->ioaddr.bmdma_addr;
150
151 dmactl = readb(mmio + ATA_DMA_CMD);
152
153 /* Clear the start bit */
154 if (dmactl & ATA_DMA_START) {
155 dmactl &= ~ATA_DMA_START;
156 writeb(dmactl, mmio + ATA_DMA_CMD);
157 }
158
159 return ata_sff_softreset(link, class, deadline);
160}
161
162static int k2_sata_hardreset(struct ata_link *link,
163 unsigned int *class, unsigned long deadline)
164{
165 u8 dmactl;
166 void __iomem *mmio = link->ap->ioaddr.bmdma_addr;
167
168 dmactl = readb(mmio + ATA_DMA_CMD);
169
170 /* Clear the start bit */
171 if (dmactl & ATA_DMA_START) {
172 dmactl &= ~ATA_DMA_START;
173 writeb(dmactl, mmio + ATA_DMA_CMD);
174 }
175
176 return sata_sff_hardreset(link, class, deadline);
177}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
Jeff Garzik057ace52005-10-22 14:27:05 -0400179static void k2_sata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180{
181 struct ata_ioports *ioaddr = &ap->ioaddr;
182 unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
183
184 if (tf->ctl != ap->last_ctl) {
Tejun Heo0d5ff562007-02-01 15:06:36 +0900185 writeb(tf->ctl, ioaddr->ctl_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 ap->last_ctl = tf->ctl;
187 ata_wait_idle(ap);
188 }
189 if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
Jeff Garzik850a9d82006-12-20 14:37:04 -0500190 writew(tf->feature | (((u16)tf->hob_feature) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900191 ioaddr->feature_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500192 writew(tf->nsect | (((u16)tf->hob_nsect) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900193 ioaddr->nsect_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500194 writew(tf->lbal | (((u16)tf->hob_lbal) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900195 ioaddr->lbal_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500196 writew(tf->lbam | (((u16)tf->hob_lbam) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900197 ioaddr->lbam_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500198 writew(tf->lbah | (((u16)tf->hob_lbah) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900199 ioaddr->lbah_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 } else if (is_addr) {
Tejun Heo0d5ff562007-02-01 15:06:36 +0900201 writew(tf->feature, ioaddr->feature_addr);
202 writew(tf->nsect, ioaddr->nsect_addr);
203 writew(tf->lbal, ioaddr->lbal_addr);
204 writew(tf->lbam, ioaddr->lbam_addr);
205 writew(tf->lbah, ioaddr->lbah_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 }
207
208 if (tf->flags & ATA_TFLAG_DEVICE)
Tejun Heo0d5ff562007-02-01 15:06:36 +0900209 writeb(tf->device, ioaddr->device_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210
211 ata_wait_idle(ap);
212}
213
214
215static void k2_sata_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
216{
217 struct ata_ioports *ioaddr = &ap->ioaddr;
Jeff Garzikac19bff2005-10-29 13:58:21 -0400218 u16 nsect, lbal, lbam, lbah, feature;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
Jeff Garzikac19bff2005-10-29 13:58:21 -0400220 tf->command = k2_stat_check_status(ap);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900221 tf->device = readw(ioaddr->device_addr);
222 feature = readw(ioaddr->error_addr);
223 nsect = readw(ioaddr->nsect_addr);
224 lbal = readw(ioaddr->lbal_addr);
225 lbam = readw(ioaddr->lbam_addr);
226 lbah = readw(ioaddr->lbah_addr);
Jeff Garzikac19bff2005-10-29 13:58:21 -0400227
228 tf->feature = feature;
229 tf->nsect = nsect;
230 tf->lbal = lbal;
231 tf->lbam = lbam;
232 tf->lbah = lbah;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
234 if (tf->flags & ATA_TFLAG_LBA48) {
Jeff Garzikac19bff2005-10-29 13:58:21 -0400235 tf->hob_feature = feature >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 tf->hob_nsect = nsect >> 8;
237 tf->hob_lbal = lbal >> 8;
238 tf->hob_lbam = lbam >> 8;
239 tf->hob_lbah = lbah >> 8;
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400240 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241}
242
243/**
244 * k2_bmdma_setup_mmio - Set up PCI IDE BMDMA transaction (MMIO)
245 * @qc: Info associated with this ATA transaction.
246 *
247 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -0400248 * spin_lock_irqsave(host lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 */
250
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400251static void k2_bmdma_setup_mmio(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252{
253 struct ata_port *ap = qc->ap;
254 unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
255 u8 dmactl;
Jeff Garzik59f99882007-05-28 07:07:20 -0400256 void __iomem *mmio = ap->ioaddr.bmdma_addr;
257
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 /* load PRD table addr. */
259 mb(); /* make sure PRD table writes are visible to controller */
Tejun Heof60d7012010-05-10 21:41:41 +0200260 writel(ap->bmdma_prd_dma, mmio + ATA_DMA_TABLE_OFS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261
262 /* specify data direction, triple-check start bit is clear */
263 dmactl = readb(mmio + ATA_DMA_CMD);
264 dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
265 if (!rw)
266 dmactl |= ATA_DMA_WR;
267 writeb(dmactl, mmio + ATA_DMA_CMD);
268
269 /* issue r/w command if this is not a ATA DMA command*/
270 if (qc->tf.protocol != ATA_PROT_DMA)
Tejun Heo5682ed32008-04-07 22:47:16 +0900271 ap->ops->sff_exec_command(ap, &qc->tf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272}
273
274/**
275 * k2_bmdma_start_mmio - Start a PCI IDE BMDMA transaction (MMIO)
276 * @qc: Info associated with this ATA transaction.
277 *
278 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -0400279 * spin_lock_irqsave(host lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 */
281
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400282static void k2_bmdma_start_mmio(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283{
284 struct ata_port *ap = qc->ap;
Jeff Garzik59f99882007-05-28 07:07:20 -0400285 void __iomem *mmio = ap->ioaddr.bmdma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 u8 dmactl;
287
288 /* start host DMA transaction */
289 dmactl = readb(mmio + ATA_DMA_CMD);
290 writeb(dmactl | ATA_DMA_START, mmio + ATA_DMA_CMD);
Pavel Machekec6add92008-06-23 11:01:31 +0200291 /* This works around possible data corruption.
292
293 On certain SATA controllers that can be seen when the r/w
294 command is given to the controller before the host DMA is
295 started.
296
297 On a Read command, the controller would initiate the
298 command to the drive even before it sees the DMA
299 start. When there are very fast drives connected to the
300 controller, or when the data request hits in the drive
301 cache, there is the possibility that the drive returns a
302 part or all of the requested data to the controller before
303 the DMA start is issued. In this case, the controller
304 would become confused as to what to do with the data. In
305 the worst case when all the data is returned back to the
306 controller, the controller could hang. In other cases it
307 could return partial data returning in data
308 corruption. This problem has been seen in PPC systems and
309 can also appear on an system with very fast disks, where
310 the SATA controller is sitting behind a number of bridges,
311 and hence there is significant latency between the r/w
312 command and the start command. */
313 /* issue r/w command if the access is to ATA */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 if (qc->tf.protocol == ATA_PROT_DMA)
Tejun Heo5682ed32008-04-07 22:47:16 +0900315 ap->ops->sff_exec_command(ap, &qc->tf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316}
317
Jeff Garzik8a60a072005-07-31 13:13:24 -0400318
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319static u8 k2_stat_check_status(struct ata_port *ap)
320{
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400321 return readl(ap->ioaddr.status_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322}
323
324#ifdef CONFIG_PPC_OF
Al Viro3f025672013-03-31 12:46:43 -0400325static int k2_sata_show_info(struct seq_file *m, struct Scsi_Host *shost)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326{
327 struct ata_port *ap;
328 struct device_node *np;
Al Viro3f025672013-03-31 12:46:43 -0400329 int index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330
331 /* Find the ata_port */
Jeff Garzik35bb94b2006-04-11 13:12:34 -0400332 ap = ata_shost_to_port(shost);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 if (ap == NULL)
334 return 0;
335
336 /* Find the OF node for the PCI device proper */
Jeff Garzikcca39742006-08-24 03:19:22 -0400337 np = pci_device_to_OF_node(to_pci_dev(ap->host->dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 if (np == NULL)
339 return 0;
340
341 /* Match it to a port node */
Jeff Garzikcca39742006-08-24 03:19:22 -0400342 index = (ap == ap->host->ports[0]) ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 for (np = np->child; np != NULL; np = np->sibling) {
Stephen Rothwell40cd3a42007-05-01 13:54:02 +1000344 const u32 *reg = of_get_property(np, "reg", NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 if (!reg)
346 continue;
Al Viro3f025672013-03-31 12:46:43 -0400347 if (index == *reg) {
348 seq_printf(m, "devspec: %s\n", np->full_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 break;
Al Viro3f025672013-03-31 12:46:43 -0400350 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 }
Al Viro3f025672013-03-31 12:46:43 -0400352 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353}
354#endif /* CONFIG_PPC_OF */
355
356
Jeff Garzik193515d2005-11-07 00:59:37 -0500357static struct scsi_host_template k2_sata_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900358 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359#ifdef CONFIG_PPC_OF
Al Viro3f025672013-03-31 12:46:43 -0400360 .show_info = k2_sata_show_info,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362};
363
364
Tejun Heo029cfd62008-03-25 12:22:49 +0900365static struct ata_port_operations k2_sata_ops = {
366 .inherits = &ata_bmdma_port_ops,
David Milburnb03e66a2012-10-29 18:00:22 -0500367 .softreset = k2_sata_softreset,
368 .hardreset = k2_sata_hardreset,
Tejun Heo5682ed32008-04-07 22:47:16 +0900369 .sff_tf_load = k2_sata_tf_load,
370 .sff_tf_read = k2_sata_tf_read,
371 .sff_check_status = k2_stat_check_status,
Jeff Garzikc10340a2006-12-14 17:04:33 -0500372 .check_atapi_dma = k2_sata_check_atapi_dma,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 .bmdma_setup = k2_bmdma_setup_mmio,
374 .bmdma_start = k2_bmdma_start_mmio,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 .scr_read = k2_sata_scr_read,
376 .scr_write = k2_sata_scr_write,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377};
378
Tejun Heo4447d352007-04-17 23:44:08 +0900379static const struct ata_port_info k2_port_info[] = {
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800380 /* chip_svw4 */
Tejun Heo4447d352007-04-17 23:44:08 +0900381 {
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300382 .flags = ATA_FLAG_SATA | K2_FLAG_NO_ATAPI_DMA,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100383 .pio_mask = ATA_PIO4,
384 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400385 .udma_mask = ATA_UDMA6,
Tejun Heo4447d352007-04-17 23:44:08 +0900386 .port_ops = &k2_sata_ops,
387 },
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800388 /* chip_svw8 */
Tejun Heo4447d352007-04-17 23:44:08 +0900389 {
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300390 .flags = ATA_FLAG_SATA | K2_FLAG_NO_ATAPI_DMA |
391 K2_FLAG_SATA_8_PORTS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100392 .pio_mask = ATA_PIO4,
393 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400394 .udma_mask = ATA_UDMA6,
Tejun Heo4447d352007-04-17 23:44:08 +0900395 .port_ops = &k2_sata_ops,
396 },
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800397 /* chip_svw42 */
398 {
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300399 .flags = ATA_FLAG_SATA | K2_FLAG_BAR_POS_3,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100400 .pio_mask = ATA_PIO4,
401 .mwdma_mask = ATA_MWDMA2,
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800402 .udma_mask = ATA_UDMA6,
403 .port_ops = &k2_sata_ops,
404 },
405 /* chip_svw43 */
406 {
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300407 .flags = ATA_FLAG_SATA,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100408 .pio_mask = ATA_PIO4,
409 .mwdma_mask = ATA_MWDMA2,
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800410 .udma_mask = ATA_UDMA6,
411 .port_ops = &k2_sata_ops,
412 },
Tejun Heo4447d352007-04-17 23:44:08 +0900413};
414
Tejun Heo0d5ff562007-02-01 15:06:36 +0900415static void k2_sata_setup_port(struct ata_ioports *port, void __iomem *base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416{
417 port->cmd_addr = base + K2_SATA_TF_CMD_OFFSET;
418 port->data_addr = base + K2_SATA_TF_DATA_OFFSET;
419 port->feature_addr =
420 port->error_addr = base + K2_SATA_TF_ERROR_OFFSET;
421 port->nsect_addr = base + K2_SATA_TF_NSECT_OFFSET;
422 port->lbal_addr = base + K2_SATA_TF_LBAL_OFFSET;
423 port->lbam_addr = base + K2_SATA_TF_LBAM_OFFSET;
424 port->lbah_addr = base + K2_SATA_TF_LBAH_OFFSET;
425 port->device_addr = base + K2_SATA_TF_DEVICE_OFFSET;
426 port->command_addr =
427 port->status_addr = base + K2_SATA_TF_CMDSTAT_OFFSET;
428 port->altstatus_addr =
429 port->ctl_addr = base + K2_SATA_TF_CTL_OFFSET;
430 port->bmdma_addr = base + K2_SATA_DMA_CMD_OFFSET;
431 port->scr_addr = base + K2_SATA_SCR_STATUS_OFFSET;
432}
433
434
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400435static int k2_sata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436{
Tejun Heo4447d352007-04-17 23:44:08 +0900437 const struct ata_port_info *ppi[] =
438 { &k2_port_info[ent->driver_data], NULL };
439 struct ata_host *host;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400440 void __iomem *mmio_base;
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800441 int n_ports, i, rc, bar_pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
Joe Perches06296a12011-04-15 15:52:00 -0700443 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444
Tejun Heo4447d352007-04-17 23:44:08 +0900445 /* allocate host */
446 n_ports = 4;
447 if (ppi[0]->flags & K2_FLAG_SATA_8_PORTS)
448 n_ports = 8;
449
450 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
451 if (!host)
452 return -ENOMEM;
453
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800454 bar_pos = 5;
455 if (ppi[0]->flags & K2_FLAG_BAR_POS_3)
456 bar_pos = 3;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 /*
458 * If this driver happens to only be useful on Apple's K2, then
459 * we should check that here as it has a normal Serverworks ID
460 */
Tejun Heo24dc5f32007-01-20 16:00:28 +0900461 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 if (rc)
463 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +0900464
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 /*
466 * Check if we have resources mapped at all (second function may
467 * have been disabled by firmware)
468 */
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800469 if (pci_resource_len(pdev, bar_pos) == 0) {
470 /* In IDE mode we need to pin the device to ensure that
471 pcim_release does not clear the busmaster bit in config
472 space, clearing causes busmaster DMA to fail on
473 ports 3 & 4 */
474 pcim_pin_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 return -ENODEV;
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800476 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
Tejun Heo0d5ff562007-02-01 15:06:36 +0900478 /* Request and iomap PCI regions */
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800479 rc = pcim_iomap_regions(pdev, 1 << bar_pos, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900480 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900481 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900482 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900483 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +0900484 host->iomap = pcim_iomap_table(pdev);
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800485 mmio_base = host->iomap[bar_pos];
Tejun Heo4447d352007-04-17 23:44:08 +0900486
487 /* different controllers have different number of ports - currently 4 or 8 */
488 /* All ports are on the same function. Multi-function device is no
489 * longer available. This should not be seen in any system. */
Tejun Heocbcdd872007-08-18 13:14:55 +0900490 for (i = 0; i < host->n_ports; i++) {
491 struct ata_port *ap = host->ports[i];
492 unsigned int offset = i * K2_SATA_PORT_OFFSET;
493
494 k2_sata_setup_port(&ap->ioaddr, mmio_base + offset);
495
496 ata_port_pbar_desc(ap, 5, -1, "mmio");
497 ata_port_pbar_desc(ap, 5, offset, "port");
498 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499
500 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
501 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900502 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
504 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900505 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 /* Clear a magic bit in SCR1 according to Darwin, those help
508 * some funky seagate drives (though so far, those were already
Rolf Eike Beer104e5012005-03-27 08:50:38 -0500509 * set by the firmware on the machines I had access to)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 */
511 writel(readl(mmio_base + K2_SATA_SICR1_OFFSET) & ~0x00040000,
512 mmio_base + K2_SATA_SICR1_OFFSET);
513
514 /* Clear SATA error & interrupts we don't use */
515 writel(0xffffffff, mmio_base + K2_SATA_SCR_ERROR_OFFSET);
516 writel(0x0, mmio_base + K2_SATA_SIM_OFFSET);
517
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 pci_set_master(pdev);
Tejun Heoc3b28892010-05-19 22:10:21 +0200519 return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
Tejun Heo9363c382008-04-07 22:47:16 +0900520 IRQF_SHARED, &k2_sata_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521}
522
Narendra Sankar60bf09a2005-05-25 16:51:00 -0700523/* 0x240 is device ID for Apple K2 device
524 * 0x241 is device ID for Serverworks Frodo4
525 * 0x242 is device ID for Serverworks Frodo8
526 * 0x24a is device ID for BCM5785 (aka HT1000) HT southbridge integrated SATA
527 * controller
528 * */
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500529static const struct pci_device_id k2_sata_pci_tbl[] = {
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800530 { PCI_VDEVICE(SERVERWORKS, 0x0240), chip_svw4 },
Jeff Garzikaeb74912008-04-12 00:11:35 -0400531 { PCI_VDEVICE(SERVERWORKS, 0x0241), chip_svw8 },
532 { PCI_VDEVICE(SERVERWORKS, 0x0242), chip_svw4 },
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800533 { PCI_VDEVICE(SERVERWORKS, 0x024a), chip_svw4 },
534 { PCI_VDEVICE(SERVERWORKS, 0x024b), chip_svw4 },
535 { PCI_VDEVICE(SERVERWORKS, 0x0410), chip_svw42 },
536 { PCI_VDEVICE(SERVERWORKS, 0x0411), chip_svw43 },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400537
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 { }
539};
540
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541static struct pci_driver k2_sata_pci_driver = {
542 .name = DRV_NAME,
543 .id_table = k2_sata_pci_tbl,
544 .probe = k2_sata_init_one,
545 .remove = ata_pci_remove_one,
546};
547
Axel Lin2fc75da2012-04-19 13:43:05 +0800548module_pci_driver(k2_sata_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550MODULE_AUTHOR("Benjamin Herrenschmidt");
551MODULE_DESCRIPTION("low-level driver for K2 SATA controller");
552MODULE_LICENSE("GPL");
553MODULE_DEVICE_TABLE(pci, k2_sata_pci_tbl);
554MODULE_VERSION(DRV_VERSION);