blob: 5f7980586850e1bd88fd0ed3ac0ba9db1cb5b209 [file] [log] [blame]
Dmitry Kasatkin537559a2010-09-03 19:16:02 +08001/*
2 * Cryptographic API.
3 *
4 * Support for OMAP AES HW acceleration.
5 *
6 * Copyright (c) 2010 Nokia Corporation
7 * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
Mark A. Greer0d355832013-01-08 11:57:46 -07008 * Copyright (c) 2011 Texas Instruments Incorporated
Dmitry Kasatkin537559a2010-09-03 19:16:02 +08009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as published
12 * by the Free Software Foundation.
13 *
14 */
15
16#define pr_fmt(fmt) "%s: " fmt, __func__
17
18#include <linux/err.h>
19#include <linux/module.h>
20#include <linux/init.h>
21#include <linux/errno.h>
22#include <linux/kernel.h>
Dmitry Kasatkin537559a2010-09-03 19:16:02 +080023#include <linux/platform_device.h>
24#include <linux/scatterlist.h>
25#include <linux/dma-mapping.h>
Mark A. Greerebedbf72013-01-08 11:57:42 -070026#include <linux/dmaengine.h>
27#include <linux/omap-dma.h>
Mark A. Greer5946c4a2013-01-08 11:57:40 -070028#include <linux/pm_runtime.h>
Mark A. Greerbc69d122013-01-08 11:57:44 -070029#include <linux/of.h>
30#include <linux/of_device.h>
31#include <linux/of_address.h>
Dmitry Kasatkin537559a2010-09-03 19:16:02 +080032#include <linux/io.h>
33#include <linux/crypto.h>
34#include <linux/interrupt.h>
35#include <crypto/scatterwalk.h>
36#include <crypto/aes.h>
37
Mark A. Greerebedbf72013-01-08 11:57:42 -070038#define DST_MAXBURST 4
39#define DMA_MIN (DST_MAXBURST * sizeof(u32))
Dmitry Kasatkin537559a2010-09-03 19:16:02 +080040
41/* OMAP TRM gives bitfields as start:end, where start is the higher bit
42 number. For example 7:0 */
43#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
44#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
45
Mark A. Greer0d355832013-01-08 11:57:46 -070046#define AES_REG_KEY(dd, x) ((dd)->pdata->key_ofs - \
47 ((x ^ 0x01) * 0x04))
48#define AES_REG_IV(dd, x) ((dd)->pdata->iv_ofs + ((x) * 0x04))
Dmitry Kasatkin537559a2010-09-03 19:16:02 +080049
Mark A. Greer0d355832013-01-08 11:57:46 -070050#define AES_REG_CTRL(dd) ((dd)->pdata->ctrl_ofs)
Mark A. Greerf9fb69e2013-01-08 11:57:47 -070051#define AES_REG_CTRL_CTR_WIDTH_MASK (3 << 7)
52#define AES_REG_CTRL_CTR_WIDTH_32 (0 << 7)
53#define AES_REG_CTRL_CTR_WIDTH_64 (1 << 7)
54#define AES_REG_CTRL_CTR_WIDTH_96 (2 << 7)
55#define AES_REG_CTRL_CTR_WIDTH_128 (3 << 7)
Dmitry Kasatkin537559a2010-09-03 19:16:02 +080056#define AES_REG_CTRL_CTR (1 << 6)
57#define AES_REG_CTRL_CBC (1 << 5)
58#define AES_REG_CTRL_KEY_SIZE (3 << 3)
59#define AES_REG_CTRL_DIRECTION (1 << 2)
60#define AES_REG_CTRL_INPUT_READY (1 << 1)
61#define AES_REG_CTRL_OUTPUT_READY (1 << 0)
62
Mark A. Greer0d355832013-01-08 11:57:46 -070063#define AES_REG_DATA_N(dd, x) ((dd)->pdata->data_ofs + ((x) * 0x04))
Dmitry Kasatkin537559a2010-09-03 19:16:02 +080064
Mark A. Greer0d355832013-01-08 11:57:46 -070065#define AES_REG_REV(dd) ((dd)->pdata->rev_ofs)
Dmitry Kasatkin537559a2010-09-03 19:16:02 +080066
Mark A. Greer0d355832013-01-08 11:57:46 -070067#define AES_REG_MASK(dd) ((dd)->pdata->mask_ofs)
Dmitry Kasatkin537559a2010-09-03 19:16:02 +080068#define AES_REG_MASK_SIDLE (1 << 6)
69#define AES_REG_MASK_START (1 << 5)
70#define AES_REG_MASK_DMA_OUT_EN (1 << 3)
71#define AES_REG_MASK_DMA_IN_EN (1 << 2)
72#define AES_REG_MASK_SOFTRESET (1 << 1)
73#define AES_REG_AUTOIDLE (1 << 0)
74
Mark A. Greer0d355832013-01-08 11:57:46 -070075#define AES_REG_LENGTH_N(x) (0x54 + ((x) * 0x04))
Dmitry Kasatkin537559a2010-09-03 19:16:02 +080076
77#define DEFAULT_TIMEOUT (5*HZ)
78
79#define FLAGS_MODE_MASK 0x000f
80#define FLAGS_ENCRYPT BIT(0)
81#define FLAGS_CBC BIT(1)
82#define FLAGS_GIV BIT(2)
Mark A. Greerf9fb69e2013-01-08 11:57:47 -070083#define FLAGS_CTR BIT(3)
Dmitry Kasatkin537559a2010-09-03 19:16:02 +080084
Dmitry Kasatkin67a730c2010-11-30 10:13:30 +020085#define FLAGS_INIT BIT(4)
86#define FLAGS_FAST BIT(5)
87#define FLAGS_BUSY BIT(6)
Dmitry Kasatkin537559a2010-09-03 19:16:02 +080088
89struct omap_aes_ctx {
90 struct omap_aes_dev *dd;
91
92 int keylen;
93 u32 key[AES_KEYSIZE_256 / sizeof(u32)];
94 unsigned long flags;
95};
96
97struct omap_aes_reqctx {
98 unsigned long mode;
99};
100
101#define OMAP_AES_QUEUE_LENGTH 1
102#define OMAP_AES_CACHE_SIZE 0
103
Mark A. Greerf9fb69e2013-01-08 11:57:47 -0700104struct omap_aes_algs_info {
105 struct crypto_alg *algs_list;
106 unsigned int size;
107 unsigned int registered;
108};
109
Mark A. Greer0d355832013-01-08 11:57:46 -0700110struct omap_aes_pdata {
Mark A. Greerf9fb69e2013-01-08 11:57:47 -0700111 struct omap_aes_algs_info *algs_info;
112 unsigned int algs_info_size;
113
Mark A. Greer0d355832013-01-08 11:57:46 -0700114 void (*trigger)(struct omap_aes_dev *dd, int length);
115
116 u32 key_ofs;
117 u32 iv_ofs;
118 u32 ctrl_ofs;
119 u32 data_ofs;
120 u32 rev_ofs;
121 u32 mask_ofs;
122
123 u32 dma_enable_in;
124 u32 dma_enable_out;
125 u32 dma_start;
126
127 u32 major_mask;
128 u32 major_shift;
129 u32 minor_mask;
130 u32 minor_shift;
131};
132
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800133struct omap_aes_dev {
134 struct list_head list;
135 unsigned long phys_base;
Dmitry Kasatkinefce41b2010-11-30 10:13:32 +0200136 void __iomem *io_base;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800137 struct omap_aes_ctx *ctx;
138 struct device *dev;
139 unsigned long flags;
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200140 int err;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800141
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200142 spinlock_t lock;
143 struct crypto_queue queue;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800144
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200145 struct tasklet_struct done_task;
146 struct tasklet_struct queue_task;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800147
148 struct ablkcipher_request *req;
149 size_t total;
150 struct scatterlist *in_sg;
Mark A. Greerebedbf72013-01-08 11:57:42 -0700151 struct scatterlist in_sgl;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800152 size_t in_offset;
153 struct scatterlist *out_sg;
Mark A. Greerebedbf72013-01-08 11:57:42 -0700154 struct scatterlist out_sgl;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800155 size_t out_offset;
156
157 size_t buflen;
158 void *buf_in;
159 size_t dma_size;
160 int dma_in;
Mark A. Greerebedbf72013-01-08 11:57:42 -0700161 struct dma_chan *dma_lch_in;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800162 dma_addr_t dma_addr_in;
163 void *buf_out;
164 int dma_out;
Mark A. Greerebedbf72013-01-08 11:57:42 -0700165 struct dma_chan *dma_lch_out;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800166 dma_addr_t dma_addr_out;
Mark A. Greer0d355832013-01-08 11:57:46 -0700167
168 const struct omap_aes_pdata *pdata;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800169};
170
171/* keep registered devices data here */
172static LIST_HEAD(dev_list);
173static DEFINE_SPINLOCK(list_lock);
174
175static inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
176{
177 return __raw_readl(dd->io_base + offset);
178}
179
180static inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
181 u32 value)
182{
183 __raw_writel(value, dd->io_base + offset);
184}
185
186static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
187 u32 value, u32 mask)
188{
189 u32 val;
190
191 val = omap_aes_read(dd, offset);
192 val &= ~mask;
193 val |= value;
194 omap_aes_write(dd, offset, val);
195}
196
197static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
198 u32 *value, int count)
199{
200 for (; count--; value++, offset += 4)
201 omap_aes_write(dd, offset, *value);
202}
203
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800204static int omap_aes_hw_init(struct omap_aes_dev *dd)
205{
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800206 if (!(dd->flags & FLAGS_INIT)) {
Dmitry Kasatkineeb2b202010-11-30 10:13:28 +0200207 dd->flags |= FLAGS_INIT;
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200208 dd->err = 0;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800209 }
210
Dmitry Kasatkineeb2b202010-11-30 10:13:28 +0200211 return 0;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800212}
213
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200214static int omap_aes_write_ctrl(struct omap_aes_dev *dd)
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800215{
216 unsigned int key32;
Dmitry Kasatkin67a730c2010-11-30 10:13:30 +0200217 int i, err;
Mark A. Greerf9fb69e2013-01-08 11:57:47 -0700218 u32 val, mask = 0;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800219
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200220 err = omap_aes_hw_init(dd);
221 if (err)
222 return err;
223
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800224 key32 = dd->ctx->keylen / sizeof(u32);
Dmitry Kasatkin67a730c2010-11-30 10:13:30 +0200225
226 /* it seems a key should always be set even if it has not changed */
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800227 for (i = 0; i < key32; i++) {
Mark A. Greer0d355832013-01-08 11:57:46 -0700228 omap_aes_write(dd, AES_REG_KEY(dd, i),
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800229 __le32_to_cpu(dd->ctx->key[i]));
230 }
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800231
Mark A. Greerf9fb69e2013-01-08 11:57:47 -0700232 if ((dd->flags & (FLAGS_CBC | FLAGS_CTR)) && dd->req->info)
Mark A. Greer0d355832013-01-08 11:57:46 -0700233 omap_aes_write_n(dd, AES_REG_IV(dd, 0), dd->req->info, 4);
Dmitry Kasatkin67a730c2010-11-30 10:13:30 +0200234
235 val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
236 if (dd->flags & FLAGS_CBC)
237 val |= AES_REG_CTRL_CBC;
Mark A. Greerf9fb69e2013-01-08 11:57:47 -0700238 if (dd->flags & FLAGS_CTR) {
239 val |= AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_32;
240 mask = AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_MASK;
241 }
Dmitry Kasatkin67a730c2010-11-30 10:13:30 +0200242 if (dd->flags & FLAGS_ENCRYPT)
243 val |= AES_REG_CTRL_DIRECTION;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800244
Mark A. Greerf9fb69e2013-01-08 11:57:47 -0700245 mask |= AES_REG_CTRL_CBC | AES_REG_CTRL_DIRECTION |
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800246 AES_REG_CTRL_KEY_SIZE;
247
Mark A. Greer0d355832013-01-08 11:57:46 -0700248 omap_aes_write_mask(dd, AES_REG_CTRL(dd), val, mask);
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800249
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200250 return 0;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800251}
252
Mark A. Greer0d355832013-01-08 11:57:46 -0700253static void omap_aes_dma_trigger_omap2(struct omap_aes_dev *dd, int length)
254{
255 u32 mask, val;
256
257 val = dd->pdata->dma_start;
258
259 if (dd->dma_lch_out != NULL)
260 val |= dd->pdata->dma_enable_out;
261 if (dd->dma_lch_in != NULL)
262 val |= dd->pdata->dma_enable_in;
263
264 mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
265 dd->pdata->dma_start;
266
267 omap_aes_write_mask(dd, AES_REG_MASK(dd), val, mask);
268
269}
270
271static void omap_aes_dma_trigger_omap4(struct omap_aes_dev *dd, int length)
272{
273 omap_aes_write(dd, AES_REG_LENGTH_N(0), length);
274 omap_aes_write(dd, AES_REG_LENGTH_N(1), 0);
275
276 omap_aes_dma_trigger_omap2(dd, length);
277}
278
279static void omap_aes_dma_stop(struct omap_aes_dev *dd)
280{
281 u32 mask;
282
283 mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
284 dd->pdata->dma_start;
285
286 omap_aes_write_mask(dd, AES_REG_MASK(dd), 0, mask);
287}
288
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800289static struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_ctx *ctx)
290{
291 struct omap_aes_dev *dd = NULL, *tmp;
292
293 spin_lock_bh(&list_lock);
294 if (!ctx->dd) {
295 list_for_each_entry(tmp, &dev_list, list) {
296 /* FIXME: take fist available aes core */
297 dd = tmp;
298 break;
299 }
300 ctx->dd = dd;
301 } else {
302 /* already found before */
303 dd = ctx->dd;
304 }
305 spin_unlock_bh(&list_lock);
306
307 return dd;
308}
309
Mark A. Greerebedbf72013-01-08 11:57:42 -0700310static void omap_aes_dma_out_callback(void *data)
311{
312 struct omap_aes_dev *dd = data;
313
314 /* dma_lch_out - completed */
315 tasklet_schedule(&dd->done_task);
316}
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800317
318static int omap_aes_dma_init(struct omap_aes_dev *dd)
319{
320 int err = -ENOMEM;
Mark A. Greerebedbf72013-01-08 11:57:42 -0700321 dma_cap_mask_t mask;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800322
Mark A. Greerebedbf72013-01-08 11:57:42 -0700323 dd->dma_lch_out = NULL;
324 dd->dma_lch_in = NULL;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800325
326 dd->buf_in = (void *)__get_free_pages(GFP_KERNEL, OMAP_AES_CACHE_SIZE);
327 dd->buf_out = (void *)__get_free_pages(GFP_KERNEL, OMAP_AES_CACHE_SIZE);
328 dd->buflen = PAGE_SIZE << OMAP_AES_CACHE_SIZE;
329 dd->buflen &= ~(AES_BLOCK_SIZE - 1);
330
331 if (!dd->buf_in || !dd->buf_out) {
332 dev_err(dd->dev, "unable to alloc pages.\n");
333 goto err_alloc;
334 }
335
336 /* MAP here */
337 dd->dma_addr_in = dma_map_single(dd->dev, dd->buf_in, dd->buflen,
338 DMA_TO_DEVICE);
339 if (dma_mapping_error(dd->dev, dd->dma_addr_in)) {
340 dev_err(dd->dev, "dma %d bytes error\n", dd->buflen);
341 err = -EINVAL;
342 goto err_map_in;
343 }
344
345 dd->dma_addr_out = dma_map_single(dd->dev, dd->buf_out, dd->buflen,
346 DMA_FROM_DEVICE);
347 if (dma_mapping_error(dd->dev, dd->dma_addr_out)) {
348 dev_err(dd->dev, "dma %d bytes error\n", dd->buflen);
349 err = -EINVAL;
350 goto err_map_out;
351 }
352
Mark A. Greerebedbf72013-01-08 11:57:42 -0700353 dma_cap_zero(mask);
354 dma_cap_set(DMA_SLAVE, mask);
355
Mark A. Greerb4b87a92013-01-08 11:57:45 -0700356 dd->dma_lch_in = dma_request_slave_channel_compat(mask,
357 omap_dma_filter_fn,
358 &dd->dma_in,
359 dd->dev, "rx");
Mark A. Greerebedbf72013-01-08 11:57:42 -0700360 if (!dd->dma_lch_in) {
361 dev_err(dd->dev, "Unable to request in DMA channel\n");
362 goto err_dma_in;
363 }
364
Mark A. Greerb4b87a92013-01-08 11:57:45 -0700365 dd->dma_lch_out = dma_request_slave_channel_compat(mask,
366 omap_dma_filter_fn,
367 &dd->dma_out,
368 dd->dev, "tx");
Mark A. Greerebedbf72013-01-08 11:57:42 -0700369 if (!dd->dma_lch_out) {
370 dev_err(dd->dev, "Unable to request out DMA channel\n");
371 goto err_dma_out;
372 }
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800373
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800374 return 0;
375
376err_dma_out:
Mark A. Greerebedbf72013-01-08 11:57:42 -0700377 dma_release_channel(dd->dma_lch_in);
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800378err_dma_in:
379 dma_unmap_single(dd->dev, dd->dma_addr_out, dd->buflen,
380 DMA_FROM_DEVICE);
381err_map_out:
382 dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen, DMA_TO_DEVICE);
383err_map_in:
384 free_pages((unsigned long)dd->buf_out, OMAP_AES_CACHE_SIZE);
385 free_pages((unsigned long)dd->buf_in, OMAP_AES_CACHE_SIZE);
386err_alloc:
387 if (err)
388 pr_err("error: %d\n", err);
389 return err;
390}
391
392static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
393{
Mark A. Greerebedbf72013-01-08 11:57:42 -0700394 dma_release_channel(dd->dma_lch_out);
395 dma_release_channel(dd->dma_lch_in);
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800396 dma_unmap_single(dd->dev, dd->dma_addr_out, dd->buflen,
397 DMA_FROM_DEVICE);
398 dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen, DMA_TO_DEVICE);
399 free_pages((unsigned long)dd->buf_out, OMAP_AES_CACHE_SIZE);
400 free_pages((unsigned long)dd->buf_in, OMAP_AES_CACHE_SIZE);
401}
402
403static void sg_copy_buf(void *buf, struct scatterlist *sg,
404 unsigned int start, unsigned int nbytes, int out)
405{
406 struct scatter_walk walk;
407
408 if (!nbytes)
409 return;
410
411 scatterwalk_start(&walk, sg);
412 scatterwalk_advance(&walk, start);
413 scatterwalk_copychunks(buf, &walk, nbytes, out);
414 scatterwalk_done(&walk, out, 0);
415}
416
417static int sg_copy(struct scatterlist **sg, size_t *offset, void *buf,
418 size_t buflen, size_t total, int out)
419{
420 unsigned int count, off = 0;
421
422 while (buflen && total) {
423 count = min((*sg)->length - *offset, total);
424 count = min(count, buflen);
425
426 if (!count)
427 return off;
428
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200429 /*
430 * buflen and total are AES_BLOCK_SIZE size aligned,
431 * so count should be also aligned
432 */
433
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800434 sg_copy_buf(buf + off, *sg, *offset, count, out);
435
436 off += count;
437 buflen -= count;
438 *offset += count;
439 total -= count;
440
441 if (*offset == (*sg)->length) {
442 *sg = sg_next(*sg);
443 if (*sg)
444 *offset = 0;
445 else
446 total = 0;
447 }
448 }
449
450 return off;
451}
452
Mark A. Greerebedbf72013-01-08 11:57:42 -0700453static int omap_aes_crypt_dma(struct crypto_tfm *tfm,
454 struct scatterlist *in_sg, struct scatterlist *out_sg)
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800455{
456 struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm);
457 struct omap_aes_dev *dd = ctx->dd;
Mark A. Greerebedbf72013-01-08 11:57:42 -0700458 struct dma_async_tx_descriptor *tx_in, *tx_out;
459 struct dma_slave_config cfg;
460 dma_addr_t dma_addr_in = sg_dma_address(in_sg);
461 int ret, length = sg_dma_len(in_sg);
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800462
463 pr_debug("len: %d\n", length);
464
465 dd->dma_size = length;
466
467 if (!(dd->flags & FLAGS_FAST))
468 dma_sync_single_for_device(dd->dev, dma_addr_in, length,
469 DMA_TO_DEVICE);
470
Mark A. Greerebedbf72013-01-08 11:57:42 -0700471 memset(&cfg, 0, sizeof(cfg));
472
Mark A. Greer0d355832013-01-08 11:57:46 -0700473 cfg.src_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
474 cfg.dst_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
Mark A. Greerebedbf72013-01-08 11:57:42 -0700475 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
476 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
477 cfg.src_maxburst = DST_MAXBURST;
478 cfg.dst_maxburst = DST_MAXBURST;
479
480 /* IN */
481 ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
482 if (ret) {
483 dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
484 ret);
485 return ret;
486 }
487
488 tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, 1,
489 DMA_MEM_TO_DEV,
490 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
491 if (!tx_in) {
492 dev_err(dd->dev, "IN prep_slave_sg() failed\n");
493 return -EINVAL;
494 }
495
496 /* No callback necessary */
497 tx_in->callback_param = dd;
498
499 /* OUT */
500 ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
501 if (ret) {
502 dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
503 ret);
504 return ret;
505 }
506
507 tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, 1,
508 DMA_DEV_TO_MEM,
509 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
510 if (!tx_out) {
511 dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
512 return -EINVAL;
513 }
514
515 tx_out->callback = omap_aes_dma_out_callback;
516 tx_out->callback_param = dd;
517
518 dmaengine_submit(tx_in);
519 dmaengine_submit(tx_out);
520
521 dma_async_issue_pending(dd->dma_lch_in);
522 dma_async_issue_pending(dd->dma_lch_out);
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800523
Mark A. Greer0d355832013-01-08 11:57:46 -0700524 /* start DMA */
525 dd->pdata->trigger(dd, length);
Dmitry Kasatkin83ea7e02010-11-30 10:13:31 +0200526
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800527 return 0;
528}
529
530static int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
531{
532 struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
533 crypto_ablkcipher_reqtfm(dd->req));
534 int err, fast = 0, in, out;
535 size_t count;
536 dma_addr_t addr_in, addr_out;
Mark A. Greerebedbf72013-01-08 11:57:42 -0700537 struct scatterlist *in_sg, *out_sg;
538 int len32;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800539
540 pr_debug("total: %d\n", dd->total);
541
542 if (sg_is_last(dd->in_sg) && sg_is_last(dd->out_sg)) {
543 /* check for alignment */
544 in = IS_ALIGNED((u32)dd->in_sg->offset, sizeof(u32));
545 out = IS_ALIGNED((u32)dd->out_sg->offset, sizeof(u32));
546
547 fast = in && out;
548 }
549
550 if (fast) {
551 count = min(dd->total, sg_dma_len(dd->in_sg));
552 count = min(count, sg_dma_len(dd->out_sg));
553
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200554 if (count != dd->total) {
555 pr_err("request length != buffer length\n");
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800556 return -EINVAL;
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200557 }
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800558
559 pr_debug("fast\n");
560
561 err = dma_map_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
562 if (!err) {
563 dev_err(dd->dev, "dma_map_sg() error\n");
564 return -EINVAL;
565 }
566
567 err = dma_map_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
568 if (!err) {
569 dev_err(dd->dev, "dma_map_sg() error\n");
570 dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
571 return -EINVAL;
572 }
573
574 addr_in = sg_dma_address(dd->in_sg);
575 addr_out = sg_dma_address(dd->out_sg);
576
Mark A. Greerebedbf72013-01-08 11:57:42 -0700577 in_sg = dd->in_sg;
578 out_sg = dd->out_sg;
Mark A. Greerebedbf72013-01-08 11:57:42 -0700579
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800580 dd->flags |= FLAGS_FAST;
581
582 } else {
583 /* use cache buffers */
584 count = sg_copy(&dd->in_sg, &dd->in_offset, dd->buf_in,
585 dd->buflen, dd->total, 0);
586
Mark A. Greerebedbf72013-01-08 11:57:42 -0700587 len32 = DIV_ROUND_UP(count, DMA_MIN) * DMA_MIN;
588
589 /*
590 * The data going into the AES module has been copied
591 * to a local buffer and the data coming out will go
592 * into a local buffer so set up local SG entries for
593 * both.
594 */
595 sg_init_table(&dd->in_sgl, 1);
596 dd->in_sgl.offset = dd->in_offset;
597 sg_dma_len(&dd->in_sgl) = len32;
598 sg_dma_address(&dd->in_sgl) = dd->dma_addr_in;
599
600 sg_init_table(&dd->out_sgl, 1);
601 dd->out_sgl.offset = dd->out_offset;
602 sg_dma_len(&dd->out_sgl) = len32;
603 sg_dma_address(&dd->out_sgl) = dd->dma_addr_out;
604
605 in_sg = &dd->in_sgl;
606 out_sg = &dd->out_sgl;
Mark A. Greerebedbf72013-01-08 11:57:42 -0700607
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800608 addr_in = dd->dma_addr_in;
609 addr_out = dd->dma_addr_out;
610
611 dd->flags &= ~FLAGS_FAST;
612
613 }
614
615 dd->total -= count;
616
Mark A. Greerebedbf72013-01-08 11:57:42 -0700617 err = omap_aes_crypt_dma(tfm, in_sg, out_sg);
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200618 if (err) {
619 dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
620 dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_TO_DEVICE);
621 }
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800622
623 return err;
624}
625
626static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
627{
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200628 struct ablkcipher_request *req = dd->req;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800629
630 pr_debug("err: %d\n", err);
631
Dmitry Kasatkineeb2b202010-11-30 10:13:28 +0200632 dd->flags &= ~FLAGS_BUSY;
633
Dmitry Kasatkin67a730c2010-11-30 10:13:30 +0200634 req->base.complete(&req->base, err);
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800635}
636
637static int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
638{
639 int err = 0;
640 size_t count;
641
642 pr_debug("total: %d\n", dd->total);
643
Mark A. Greer0d355832013-01-08 11:57:46 -0700644 omap_aes_dma_stop(dd);
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800645
Mark A. Greerebedbf72013-01-08 11:57:42 -0700646 dmaengine_terminate_all(dd->dma_lch_in);
647 dmaengine_terminate_all(dd->dma_lch_out);
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800648
649 if (dd->flags & FLAGS_FAST) {
650 dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
651 dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
652 } else {
653 dma_sync_single_for_device(dd->dev, dd->dma_addr_out,
654 dd->dma_size, DMA_FROM_DEVICE);
655
656 /* copy data */
657 count = sg_copy(&dd->out_sg, &dd->out_offset, dd->buf_out,
658 dd->buflen, dd->dma_size, 1);
659 if (count != dd->dma_size) {
660 err = -EINVAL;
661 pr_err("not all data converted: %u\n", count);
662 }
663 }
664
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800665 return err;
666}
667
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200668static int omap_aes_handle_queue(struct omap_aes_dev *dd,
Dmitry Kasatkineeb2b202010-11-30 10:13:28 +0200669 struct ablkcipher_request *req)
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800670{
671 struct crypto_async_request *async_req, *backlog;
672 struct omap_aes_ctx *ctx;
673 struct omap_aes_reqctx *rctx;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800674 unsigned long flags;
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200675 int err, ret = 0;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800676
677 spin_lock_irqsave(&dd->lock, flags);
Dmitry Kasatkineeb2b202010-11-30 10:13:28 +0200678 if (req)
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200679 ret = ablkcipher_enqueue_request(&dd->queue, req);
Dmitry Kasatkineeb2b202010-11-30 10:13:28 +0200680 if (dd->flags & FLAGS_BUSY) {
681 spin_unlock_irqrestore(&dd->lock, flags);
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200682 return ret;
Dmitry Kasatkineeb2b202010-11-30 10:13:28 +0200683 }
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800684 backlog = crypto_get_backlog(&dd->queue);
685 async_req = crypto_dequeue_request(&dd->queue);
Dmitry Kasatkineeb2b202010-11-30 10:13:28 +0200686 if (async_req)
687 dd->flags |= FLAGS_BUSY;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800688 spin_unlock_irqrestore(&dd->lock, flags);
689
690 if (!async_req)
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200691 return ret;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800692
693 if (backlog)
694 backlog->complete(backlog, -EINPROGRESS);
695
696 req = ablkcipher_request_cast(async_req);
697
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800698 /* assign new request to device */
699 dd->req = req;
700 dd->total = req->nbytes;
701 dd->in_offset = 0;
702 dd->in_sg = req->src;
703 dd->out_offset = 0;
704 dd->out_sg = req->dst;
705
706 rctx = ablkcipher_request_ctx(req);
707 ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
708 rctx->mode &= FLAGS_MODE_MASK;
709 dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
710
Dmitry Kasatkin67a730c2010-11-30 10:13:30 +0200711 dd->ctx = ctx;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800712 ctx->dd = dd;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800713
Dmitry Kasatkin83ea7e02010-11-30 10:13:31 +0200714 err = omap_aes_write_ctrl(dd);
715 if (!err)
716 err = omap_aes_crypt_dma_start(dd);
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200717 if (err) {
718 /* aes_task will not finish it, so do it here */
719 omap_aes_finish_req(dd, err);
720 tasklet_schedule(&dd->queue_task);
721 }
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800722
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200723 return ret; /* return ret, which is enqueue return value */
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800724}
725
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200726static void omap_aes_done_task(unsigned long data)
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800727{
728 struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200729 int err;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800730
731 pr_debug("enter\n");
732
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200733 err = omap_aes_crypt_dma_stop(dd);
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800734
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200735 err = dd->err ? : err;
736
737 if (dd->total && !err) {
738 err = omap_aes_crypt_dma_start(dd);
739 if (!err)
740 return; /* DMA started. Not fininishing. */
741 }
742
743 omap_aes_finish_req(dd, err);
744 omap_aes_handle_queue(dd, NULL);
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800745
746 pr_debug("exit\n");
747}
748
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200749static void omap_aes_queue_task(unsigned long data)
750{
751 struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
752
753 omap_aes_handle_queue(dd, NULL);
754}
755
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800756static int omap_aes_crypt(struct ablkcipher_request *req, unsigned long mode)
757{
758 struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
759 crypto_ablkcipher_reqtfm(req));
760 struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
761 struct omap_aes_dev *dd;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800762
763 pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
764 !!(mode & FLAGS_ENCRYPT),
765 !!(mode & FLAGS_CBC));
766
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200767 if (!IS_ALIGNED(req->nbytes, AES_BLOCK_SIZE)) {
768 pr_err("request size is not exact amount of AES blocks\n");
769 return -EINVAL;
770 }
771
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800772 dd = omap_aes_find_dev(ctx);
773 if (!dd)
774 return -ENODEV;
775
776 rctx->mode = mode;
777
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +0200778 return omap_aes_handle_queue(dd, req);
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800779}
780
781/* ********************** ALG API ************************************ */
782
783static int omap_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
784 unsigned int keylen)
785{
786 struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
787
788 if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
789 keylen != AES_KEYSIZE_256)
790 return -EINVAL;
791
792 pr_debug("enter, keylen: %d\n", keylen);
793
794 memcpy(ctx->key, key, keylen);
795 ctx->keylen = keylen;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800796
797 return 0;
798}
799
800static int omap_aes_ecb_encrypt(struct ablkcipher_request *req)
801{
802 return omap_aes_crypt(req, FLAGS_ENCRYPT);
803}
804
805static int omap_aes_ecb_decrypt(struct ablkcipher_request *req)
806{
807 return omap_aes_crypt(req, 0);
808}
809
810static int omap_aes_cbc_encrypt(struct ablkcipher_request *req)
811{
812 return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
813}
814
815static int omap_aes_cbc_decrypt(struct ablkcipher_request *req)
816{
817 return omap_aes_crypt(req, FLAGS_CBC);
818}
819
Mark A. Greerf9fb69e2013-01-08 11:57:47 -0700820static int omap_aes_ctr_encrypt(struct ablkcipher_request *req)
821{
822 return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CTR);
823}
824
825static int omap_aes_ctr_decrypt(struct ablkcipher_request *req)
826{
827 return omap_aes_crypt(req, FLAGS_CTR);
828}
829
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800830static int omap_aes_cra_init(struct crypto_tfm *tfm)
831{
Joel A Fernandesa3485e62013-05-28 19:02:55 -0500832 struct omap_aes_dev *dd = NULL;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800833
Joel A Fernandesa3485e62013-05-28 19:02:55 -0500834 /* Find AES device, currently picks the first device */
835 spin_lock_bh(&list_lock);
836 list_for_each_entry(dd, &dev_list, list) {
837 break;
838 }
839 spin_unlock_bh(&list_lock);
840
841 pm_runtime_get_sync(dd->dev);
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800842 tfm->crt_ablkcipher.reqsize = sizeof(struct omap_aes_reqctx);
843
844 return 0;
845}
846
847static void omap_aes_cra_exit(struct crypto_tfm *tfm)
848{
Joel A Fernandesa3485e62013-05-28 19:02:55 -0500849 struct omap_aes_dev *dd = NULL;
850
851 /* Find AES device, currently picks the first device */
852 spin_lock_bh(&list_lock);
853 list_for_each_entry(dd, &dev_list, list) {
854 break;
855 }
856 spin_unlock_bh(&list_lock);
857
858 pm_runtime_put_sync(dd->dev);
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800859}
860
861/* ********************** ALGS ************************************ */
862
Mark A. Greerf9fb69e2013-01-08 11:57:47 -0700863static struct crypto_alg algs_ecb_cbc[] = {
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800864{
865 .cra_name = "ecb(aes)",
866 .cra_driver_name = "ecb-aes-omap",
867 .cra_priority = 100,
Nikos Mavrogiannopoulosd912bb72011-11-01 13:39:56 +0100868 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
869 CRYPTO_ALG_KERN_DRIVER_ONLY |
870 CRYPTO_ALG_ASYNC,
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800871 .cra_blocksize = AES_BLOCK_SIZE,
872 .cra_ctxsize = sizeof(struct omap_aes_ctx),
Dmitry Kasatkinefce41b2010-11-30 10:13:32 +0200873 .cra_alignmask = 0,
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800874 .cra_type = &crypto_ablkcipher_type,
875 .cra_module = THIS_MODULE,
876 .cra_init = omap_aes_cra_init,
877 .cra_exit = omap_aes_cra_exit,
878 .cra_u.ablkcipher = {
879 .min_keysize = AES_MIN_KEY_SIZE,
880 .max_keysize = AES_MAX_KEY_SIZE,
881 .setkey = omap_aes_setkey,
882 .encrypt = omap_aes_ecb_encrypt,
883 .decrypt = omap_aes_ecb_decrypt,
884 }
885},
886{
887 .cra_name = "cbc(aes)",
888 .cra_driver_name = "cbc-aes-omap",
889 .cra_priority = 100,
Nikos Mavrogiannopoulosd912bb72011-11-01 13:39:56 +0100890 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
891 CRYPTO_ALG_KERN_DRIVER_ONLY |
892 CRYPTO_ALG_ASYNC,
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800893 .cra_blocksize = AES_BLOCK_SIZE,
894 .cra_ctxsize = sizeof(struct omap_aes_ctx),
Dmitry Kasatkinefce41b2010-11-30 10:13:32 +0200895 .cra_alignmask = 0,
Dmitry Kasatkin537559a2010-09-03 19:16:02 +0800896 .cra_type = &crypto_ablkcipher_type,
897 .cra_module = THIS_MODULE,
898 .cra_init = omap_aes_cra_init,
899 .cra_exit = omap_aes_cra_exit,
900 .cra_u.ablkcipher = {
901 .min_keysize = AES_MIN_KEY_SIZE,
902 .max_keysize = AES_MAX_KEY_SIZE,
903 .ivsize = AES_BLOCK_SIZE,
904 .setkey = omap_aes_setkey,
905 .encrypt = omap_aes_cbc_encrypt,
906 .decrypt = omap_aes_cbc_decrypt,
907 }
908}
909};
910
Mark A. Greerf9fb69e2013-01-08 11:57:47 -0700911static struct crypto_alg algs_ctr[] = {
912{
913 .cra_name = "ctr(aes)",
914 .cra_driver_name = "ctr-aes-omap",
915 .cra_priority = 100,
916 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
917 CRYPTO_ALG_KERN_DRIVER_ONLY |
918 CRYPTO_ALG_ASYNC,
919 .cra_blocksize = AES_BLOCK_SIZE,
920 .cra_ctxsize = sizeof(struct omap_aes_ctx),
921 .cra_alignmask = 0,
922 .cra_type = &crypto_ablkcipher_type,
923 .cra_module = THIS_MODULE,
924 .cra_init = omap_aes_cra_init,
925 .cra_exit = omap_aes_cra_exit,
926 .cra_u.ablkcipher = {
927 .min_keysize = AES_MIN_KEY_SIZE,
928 .max_keysize = AES_MAX_KEY_SIZE,
929 .geniv = "eseqiv",
930 .ivsize = AES_BLOCK_SIZE,
931 .setkey = omap_aes_setkey,
932 .encrypt = omap_aes_ctr_encrypt,
933 .decrypt = omap_aes_ctr_decrypt,
934 }
935} ,
936};
937
938static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc[] = {
939 {
940 .algs_list = algs_ecb_cbc,
941 .size = ARRAY_SIZE(algs_ecb_cbc),
942 },
943};
944
Mark A. Greer0d355832013-01-08 11:57:46 -0700945static const struct omap_aes_pdata omap_aes_pdata_omap2 = {
Mark A. Greerf9fb69e2013-01-08 11:57:47 -0700946 .algs_info = omap_aes_algs_info_ecb_cbc,
947 .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc),
Mark A. Greer0d355832013-01-08 11:57:46 -0700948 .trigger = omap_aes_dma_trigger_omap2,
949 .key_ofs = 0x1c,
950 .iv_ofs = 0x20,
951 .ctrl_ofs = 0x30,
952 .data_ofs = 0x34,
953 .rev_ofs = 0x44,
954 .mask_ofs = 0x48,
955 .dma_enable_in = BIT(2),
956 .dma_enable_out = BIT(3),
957 .dma_start = BIT(5),
958 .major_mask = 0xf0,
959 .major_shift = 4,
960 .minor_mask = 0x0f,
961 .minor_shift = 0,
962};
963
Mark A. Greerbc69d122013-01-08 11:57:44 -0700964#ifdef CONFIG_OF
Mark A. Greerf9fb69e2013-01-08 11:57:47 -0700965static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc_ctr[] = {
966 {
967 .algs_list = algs_ecb_cbc,
968 .size = ARRAY_SIZE(algs_ecb_cbc),
969 },
970 {
971 .algs_list = algs_ctr,
972 .size = ARRAY_SIZE(algs_ctr),
973 },
974};
975
976static const struct omap_aes_pdata omap_aes_pdata_omap3 = {
977 .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
978 .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
979 .trigger = omap_aes_dma_trigger_omap2,
980 .key_ofs = 0x1c,
981 .iv_ofs = 0x20,
982 .ctrl_ofs = 0x30,
983 .data_ofs = 0x34,
984 .rev_ofs = 0x44,
985 .mask_ofs = 0x48,
986 .dma_enable_in = BIT(2),
987 .dma_enable_out = BIT(3),
988 .dma_start = BIT(5),
989 .major_mask = 0xf0,
990 .major_shift = 4,
991 .minor_mask = 0x0f,
992 .minor_shift = 0,
993};
994
Mark A. Greer0d355832013-01-08 11:57:46 -0700995static const struct omap_aes_pdata omap_aes_pdata_omap4 = {
Mark A. Greerf9fb69e2013-01-08 11:57:47 -0700996 .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
997 .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
Mark A. Greer0d355832013-01-08 11:57:46 -0700998 .trigger = omap_aes_dma_trigger_omap4,
999 .key_ofs = 0x3c,
1000 .iv_ofs = 0x40,
1001 .ctrl_ofs = 0x50,
1002 .data_ofs = 0x60,
1003 .rev_ofs = 0x80,
1004 .mask_ofs = 0x84,
1005 .dma_enable_in = BIT(5),
1006 .dma_enable_out = BIT(6),
1007 .major_mask = 0x0700,
1008 .major_shift = 8,
1009 .minor_mask = 0x003f,
1010 .minor_shift = 0,
1011};
1012
Mark A. Greerbc69d122013-01-08 11:57:44 -07001013static const struct of_device_id omap_aes_of_match[] = {
1014 {
1015 .compatible = "ti,omap2-aes",
Mark A. Greer0d355832013-01-08 11:57:46 -07001016 .data = &omap_aes_pdata_omap2,
1017 },
1018 {
Mark A. Greerf9fb69e2013-01-08 11:57:47 -07001019 .compatible = "ti,omap3-aes",
1020 .data = &omap_aes_pdata_omap3,
1021 },
1022 {
Mark A. Greer0d355832013-01-08 11:57:46 -07001023 .compatible = "ti,omap4-aes",
1024 .data = &omap_aes_pdata_omap4,
Mark A. Greerbc69d122013-01-08 11:57:44 -07001025 },
1026 {},
1027};
1028MODULE_DEVICE_TABLE(of, omap_aes_of_match);
1029
1030static int omap_aes_get_res_of(struct omap_aes_dev *dd,
1031 struct device *dev, struct resource *res)
1032{
1033 struct device_node *node = dev->of_node;
1034 const struct of_device_id *match;
1035 int err = 0;
1036
1037 match = of_match_device(of_match_ptr(omap_aes_of_match), dev);
1038 if (!match) {
1039 dev_err(dev, "no compatible OF match\n");
1040 err = -EINVAL;
1041 goto err;
1042 }
1043
1044 err = of_address_to_resource(node, 0, res);
1045 if (err < 0) {
1046 dev_err(dev, "can't translate OF node address\n");
1047 err = -EINVAL;
1048 goto err;
1049 }
1050
1051 dd->dma_out = -1; /* Dummy value that's unused */
1052 dd->dma_in = -1; /* Dummy value that's unused */
1053
Mark A. Greer0d355832013-01-08 11:57:46 -07001054 dd->pdata = match->data;
1055
Mark A. Greerbc69d122013-01-08 11:57:44 -07001056err:
1057 return err;
1058}
1059#else
1060static const struct of_device_id omap_aes_of_match[] = {
1061 {},
1062};
1063
1064static int omap_aes_get_res_of(struct omap_aes_dev *dd,
1065 struct device *dev, struct resource *res)
1066{
1067 return -EINVAL;
1068}
1069#endif
1070
1071static int omap_aes_get_res_pdev(struct omap_aes_dev *dd,
1072 struct platform_device *pdev, struct resource *res)
1073{
1074 struct device *dev = &pdev->dev;
1075 struct resource *r;
1076 int err = 0;
1077
1078 /* Get the base address */
1079 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1080 if (!r) {
1081 dev_err(dev, "no MEM resource info\n");
1082 err = -ENODEV;
1083 goto err;
1084 }
1085 memcpy(res, r, sizeof(*res));
1086
1087 /* Get the DMA out channel */
1088 r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1089 if (!r) {
1090 dev_err(dev, "no DMA out resource info\n");
1091 err = -ENODEV;
1092 goto err;
1093 }
1094 dd->dma_out = r->start;
1095
1096 /* Get the DMA in channel */
1097 r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1098 if (!r) {
1099 dev_err(dev, "no DMA in resource info\n");
1100 err = -ENODEV;
1101 goto err;
1102 }
1103 dd->dma_in = r->start;
1104
Mark A. Greer0d355832013-01-08 11:57:46 -07001105 /* Only OMAP2/3 can be non-DT */
1106 dd->pdata = &omap_aes_pdata_omap2;
1107
Mark A. Greerbc69d122013-01-08 11:57:44 -07001108err:
1109 return err;
1110}
1111
Dmitry Kasatkin537559a2010-09-03 19:16:02 +08001112static int omap_aes_probe(struct platform_device *pdev)
1113{
1114 struct device *dev = &pdev->dev;
1115 struct omap_aes_dev *dd;
Mark A. Greerf9fb69e2013-01-08 11:57:47 -07001116 struct crypto_alg *algp;
Mark A. Greerbc69d122013-01-08 11:57:44 -07001117 struct resource res;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +08001118 int err = -ENOMEM, i, j;
1119 u32 reg;
1120
1121 dd = kzalloc(sizeof(struct omap_aes_dev), GFP_KERNEL);
1122 if (dd == NULL) {
1123 dev_err(dev, "unable to alloc data struct.\n");
1124 goto err_data;
1125 }
1126 dd->dev = dev;
1127 platform_set_drvdata(pdev, dd);
1128
1129 spin_lock_init(&dd->lock);
1130 crypto_init_queue(&dd->queue, OMAP_AES_QUEUE_LENGTH);
1131
Mark A. Greerbc69d122013-01-08 11:57:44 -07001132 err = (dev->of_node) ? omap_aes_get_res_of(dd, dev, &res) :
1133 omap_aes_get_res_pdev(dd, pdev, &res);
1134 if (err)
Dmitry Kasatkin537559a2010-09-03 19:16:02 +08001135 goto err_res;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +08001136
Laurent Navet30862282013-05-02 14:00:38 +02001137 dd->io_base = devm_ioremap_resource(dev, &res);
1138 if (IS_ERR(dd->io_base)) {
1139 err = PTR_ERR(dd->io_base);
Mark A. Greer5946c4a2013-01-08 11:57:40 -07001140 goto err_res;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +08001141 }
Mark A. Greerbc69d122013-01-08 11:57:44 -07001142 dd->phys_base = res.start;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +08001143
Mark A. Greer5946c4a2013-01-08 11:57:40 -07001144 pm_runtime_enable(dev);
1145 pm_runtime_get_sync(dev);
1146
Mark A. Greer0d355832013-01-08 11:57:46 -07001147 omap_aes_dma_stop(dd);
1148
1149 reg = omap_aes_read(dd, AES_REG_REV(dd));
Mark A. Greer5946c4a2013-01-08 11:57:40 -07001150
1151 pm_runtime_put_sync(dev);
Dmitry Kasatkin537559a2010-09-03 19:16:02 +08001152
Mark A. Greer0d355832013-01-08 11:57:46 -07001153 dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
1154 (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
1155 (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
1156
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +02001157 tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd);
1158 tasklet_init(&dd->queue_task, omap_aes_queue_task, (unsigned long)dd);
Dmitry Kasatkin537559a2010-09-03 19:16:02 +08001159
1160 err = omap_aes_dma_init(dd);
1161 if (err)
1162 goto err_dma;
1163
1164 INIT_LIST_HEAD(&dd->list);
1165 spin_lock(&list_lock);
1166 list_add_tail(&dd->list, &dev_list);
1167 spin_unlock(&list_lock);
1168
Mark A. Greerf9fb69e2013-01-08 11:57:47 -07001169 for (i = 0; i < dd->pdata->algs_info_size; i++) {
1170 for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
1171 algp = &dd->pdata->algs_info[i].algs_list[j];
1172
1173 pr_debug("reg alg: %s\n", algp->cra_name);
1174 INIT_LIST_HEAD(&algp->cra_list);
1175
1176 err = crypto_register_alg(algp);
1177 if (err)
1178 goto err_algs;
1179
1180 dd->pdata->algs_info[i].registered++;
1181 }
Dmitry Kasatkin537559a2010-09-03 19:16:02 +08001182 }
1183
Dmitry Kasatkin537559a2010-09-03 19:16:02 +08001184 return 0;
1185err_algs:
Mark A. Greerf9fb69e2013-01-08 11:57:47 -07001186 for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
1187 for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
1188 crypto_unregister_alg(
1189 &dd->pdata->algs_info[i].algs_list[j]);
Dmitry Kasatkin537559a2010-09-03 19:16:02 +08001190 omap_aes_dma_cleanup(dd);
1191err_dma:
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +02001192 tasklet_kill(&dd->done_task);
1193 tasklet_kill(&dd->queue_task);
Mark A. Greer5946c4a2013-01-08 11:57:40 -07001194 pm_runtime_disable(dev);
Dmitry Kasatkin537559a2010-09-03 19:16:02 +08001195err_res:
1196 kfree(dd);
1197 dd = NULL;
1198err_data:
1199 dev_err(dev, "initialization failed.\n");
1200 return err;
1201}
1202
1203static int omap_aes_remove(struct platform_device *pdev)
1204{
1205 struct omap_aes_dev *dd = platform_get_drvdata(pdev);
Mark A. Greerf9fb69e2013-01-08 11:57:47 -07001206 int i, j;
Dmitry Kasatkin537559a2010-09-03 19:16:02 +08001207
1208 if (!dd)
1209 return -ENODEV;
1210
1211 spin_lock(&list_lock);
1212 list_del(&dd->list);
1213 spin_unlock(&list_lock);
1214
Mark A. Greerf9fb69e2013-01-08 11:57:47 -07001215 for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
1216 for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
1217 crypto_unregister_alg(
1218 &dd->pdata->algs_info[i].algs_list[j]);
Dmitry Kasatkin537559a2010-09-03 19:16:02 +08001219
Dmitry Kasatkin21fe9762010-11-30 10:13:29 +02001220 tasklet_kill(&dd->done_task);
1221 tasklet_kill(&dd->queue_task);
Dmitry Kasatkin537559a2010-09-03 19:16:02 +08001222 omap_aes_dma_cleanup(dd);
Mark A. Greer5946c4a2013-01-08 11:57:40 -07001223 pm_runtime_disable(dd->dev);
Dmitry Kasatkin537559a2010-09-03 19:16:02 +08001224 kfree(dd);
1225 dd = NULL;
1226
1227 return 0;
1228}
1229
Mark A. Greer0635fb32013-01-08 11:57:41 -07001230#ifdef CONFIG_PM_SLEEP
1231static int omap_aes_suspend(struct device *dev)
1232{
1233 pm_runtime_put_sync(dev);
1234 return 0;
1235}
1236
1237static int omap_aes_resume(struct device *dev)
1238{
1239 pm_runtime_get_sync(dev);
1240 return 0;
1241}
1242#endif
1243
1244static const struct dev_pm_ops omap_aes_pm_ops = {
1245 SET_SYSTEM_SLEEP_PM_OPS(omap_aes_suspend, omap_aes_resume)
1246};
1247
Dmitry Kasatkin537559a2010-09-03 19:16:02 +08001248static struct platform_driver omap_aes_driver = {
1249 .probe = omap_aes_probe,
1250 .remove = omap_aes_remove,
1251 .driver = {
1252 .name = "omap-aes",
1253 .owner = THIS_MODULE,
Mark A. Greer0635fb32013-01-08 11:57:41 -07001254 .pm = &omap_aes_pm_ops,
Mark A. Greerbc69d122013-01-08 11:57:44 -07001255 .of_match_table = omap_aes_of_match,
Dmitry Kasatkin537559a2010-09-03 19:16:02 +08001256 },
1257};
1258
Sachin Kamat94e51df2013-03-04 15:09:42 +05301259module_platform_driver(omap_aes_driver);
Dmitry Kasatkin537559a2010-09-03 19:16:02 +08001260
1261MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
1262MODULE_LICENSE("GPL v2");
1263MODULE_AUTHOR("Dmitry Kasatkin");
1264