blob: 63cac841cfa936e778c3562ac1859cab56877313 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Matthew Finlayb3f63c32016-02-22 18:17:32 +02002 * Copyright (c) 2013-2016, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Christoph Hellwigadec6402015-08-28 09:27:19 +020033#include <linux/highmem.h>
Eli Cohene126ba92013-07-07 17:25:49 +030034#include <linux/module.h>
Eli Cohene126ba92013-07-07 17:25:49 +030035#include <linux/errno.h>
36#include <linux/pci.h>
37#include <linux/dma-mapping.h>
38#include <linux/slab.h>
39#include <linux/delay.h>
40#include <linux/random.h>
41#include <linux/io-mapping.h>
42#include <linux/mlx5/driver.h>
43#include <linux/debugfs.h>
44
45#include "mlx5_core.h"
46
47enum {
Moshe Lazer0a324f312013-08-14 17:46:48 +030048 CMD_IF_REV = 5,
Eli Cohene126ba92013-07-07 17:25:49 +030049};
50
51enum {
52 CMD_MODE_POLLING,
53 CMD_MODE_EVENTS
54};
55
56enum {
57 NUM_LONG_LISTS = 2,
58 NUM_MED_LISTS = 64,
59 LONG_LIST_SIZE = (2ULL * 1024 * 1024 * 1024 / PAGE_SIZE) * 8 + 16 +
60 MLX5_CMD_DATA_BLOCK_SIZE,
61 MED_LIST_SIZE = 16 + MLX5_CMD_DATA_BLOCK_SIZE,
62};
63
64enum {
65 MLX5_CMD_DELIVERY_STAT_OK = 0x0,
66 MLX5_CMD_DELIVERY_STAT_SIGNAT_ERR = 0x1,
67 MLX5_CMD_DELIVERY_STAT_TOK_ERR = 0x2,
68 MLX5_CMD_DELIVERY_STAT_BAD_BLK_NUM_ERR = 0x3,
69 MLX5_CMD_DELIVERY_STAT_OUT_PTR_ALIGN_ERR = 0x4,
70 MLX5_CMD_DELIVERY_STAT_IN_PTR_ALIGN_ERR = 0x5,
71 MLX5_CMD_DELIVERY_STAT_FW_ERR = 0x6,
72 MLX5_CMD_DELIVERY_STAT_IN_LENGTH_ERR = 0x7,
73 MLX5_CMD_DELIVERY_STAT_OUT_LENGTH_ERR = 0x8,
74 MLX5_CMD_DELIVERY_STAT_RES_FLD_NOT_CLR_ERR = 0x9,
75 MLX5_CMD_DELIVERY_STAT_CMD_DESCR_ERR = 0x10,
76};
77
Eli Cohene126ba92013-07-07 17:25:49 +030078static struct mlx5_cmd_work_ent *alloc_cmd(struct mlx5_cmd *cmd,
79 struct mlx5_cmd_msg *in,
80 struct mlx5_cmd_msg *out,
Eli Cohen746b5582013-10-23 09:53:14 +030081 void *uout, int uout_size,
Eli Cohene126ba92013-07-07 17:25:49 +030082 mlx5_cmd_cbk_t cbk,
83 void *context, int page_queue)
84{
85 gfp_t alloc_flags = cbk ? GFP_ATOMIC : GFP_KERNEL;
86 struct mlx5_cmd_work_ent *ent;
87
88 ent = kzalloc(sizeof(*ent), alloc_flags);
89 if (!ent)
90 return ERR_PTR(-ENOMEM);
91
92 ent->in = in;
93 ent->out = out;
Eli Cohen746b5582013-10-23 09:53:14 +030094 ent->uout = uout;
95 ent->uout_size = uout_size;
Eli Cohene126ba92013-07-07 17:25:49 +030096 ent->callback = cbk;
97 ent->context = context;
98 ent->cmd = cmd;
99 ent->page_queue = page_queue;
100
101 return ent;
102}
103
104static u8 alloc_token(struct mlx5_cmd *cmd)
105{
106 u8 token;
107
108 spin_lock(&cmd->token_lock);
Achiad Shochat4cbdd272015-04-02 17:07:28 +0300109 cmd->token++;
110 if (cmd->token == 0)
111 cmd->token++;
112 token = cmd->token;
Eli Cohene126ba92013-07-07 17:25:49 +0300113 spin_unlock(&cmd->token_lock);
114
115 return token;
116}
117
118static int alloc_ent(struct mlx5_cmd *cmd)
119{
120 unsigned long flags;
121 int ret;
122
123 spin_lock_irqsave(&cmd->alloc_lock, flags);
124 ret = find_first_bit(&cmd->bitmask, cmd->max_reg_cmds);
125 if (ret < cmd->max_reg_cmds)
126 clear_bit(ret, &cmd->bitmask);
127 spin_unlock_irqrestore(&cmd->alloc_lock, flags);
128
129 return ret < cmd->max_reg_cmds ? ret : -ENOMEM;
130}
131
132static void free_ent(struct mlx5_cmd *cmd, int idx)
133{
134 unsigned long flags;
135
136 spin_lock_irqsave(&cmd->alloc_lock, flags);
137 set_bit(idx, &cmd->bitmask);
138 spin_unlock_irqrestore(&cmd->alloc_lock, flags);
139}
140
141static struct mlx5_cmd_layout *get_inst(struct mlx5_cmd *cmd, int idx)
142{
143 return cmd->cmd_buf + (idx << cmd->log_stride);
144}
145
146static u8 xor8_buf(void *buf, int len)
147{
148 u8 *ptr = buf;
149 u8 sum = 0;
150 int i;
151
152 for (i = 0; i < len; i++)
153 sum ^= ptr[i];
154
155 return sum;
156}
157
158static int verify_block_sig(struct mlx5_cmd_prot_block *block)
159{
160 if (xor8_buf(block->rsvd0, sizeof(*block) - sizeof(block->data) - 1) != 0xff)
161 return -EINVAL;
162
163 if (xor8_buf(block, sizeof(*block)) != 0xff)
164 return -EINVAL;
165
166 return 0;
167}
168
Eli Cohenc1868b82013-09-11 16:35:25 +0300169static void calc_block_sig(struct mlx5_cmd_prot_block *block, u8 token,
170 int csum)
Eli Cohene126ba92013-07-07 17:25:49 +0300171{
172 block->token = token;
Eli Cohenc1868b82013-09-11 16:35:25 +0300173 if (csum) {
174 block->ctrl_sig = ~xor8_buf(block->rsvd0, sizeof(*block) -
175 sizeof(block->data) - 2);
176 block->sig = ~xor8_buf(block, sizeof(*block) - 1);
177 }
Eli Cohene126ba92013-07-07 17:25:49 +0300178}
179
Eli Cohenc1868b82013-09-11 16:35:25 +0300180static void calc_chain_sig(struct mlx5_cmd_msg *msg, u8 token, int csum)
Eli Cohene126ba92013-07-07 17:25:49 +0300181{
182 struct mlx5_cmd_mailbox *next = msg->next;
183
184 while (next) {
Eli Cohenc1868b82013-09-11 16:35:25 +0300185 calc_block_sig(next->buf, token, csum);
Eli Cohene126ba92013-07-07 17:25:49 +0300186 next = next->next;
187 }
188}
189
Eli Cohenc1868b82013-09-11 16:35:25 +0300190static void set_signature(struct mlx5_cmd_work_ent *ent, int csum)
Eli Cohene126ba92013-07-07 17:25:49 +0300191{
192 ent->lay->sig = ~xor8_buf(ent->lay, sizeof(*ent->lay));
Eli Cohenc1868b82013-09-11 16:35:25 +0300193 calc_chain_sig(ent->in, ent->token, csum);
194 calc_chain_sig(ent->out, ent->token, csum);
Eli Cohene126ba92013-07-07 17:25:49 +0300195}
196
197static void poll_timeout(struct mlx5_cmd_work_ent *ent)
198{
199 unsigned long poll_end = jiffies + msecs_to_jiffies(MLX5_CMD_TIMEOUT_MSEC + 1000);
200 u8 own;
201
202 do {
203 own = ent->lay->status_own;
204 if (!(own & CMD_OWNER_HW)) {
205 ent->ret = 0;
206 return;
207 }
208 usleep_range(5000, 10000);
209 } while (time_before(jiffies, poll_end));
210
211 ent->ret = -ETIMEDOUT;
212}
213
214static void free_cmd(struct mlx5_cmd_work_ent *ent)
215{
216 kfree(ent);
217}
218
219
220static int verify_signature(struct mlx5_cmd_work_ent *ent)
221{
222 struct mlx5_cmd_mailbox *next = ent->out->next;
223 int err;
224 u8 sig;
225
226 sig = xor8_buf(ent->lay, sizeof(*ent->lay));
227 if (sig != 0xff)
228 return -EINVAL;
229
230 while (next) {
231 err = verify_block_sig(next->buf);
232 if (err)
233 return err;
234
235 next = next->next;
236 }
237
238 return 0;
239}
240
241static void dump_buf(void *buf, int size, int data_only, int offset)
242{
243 __be32 *p = buf;
244 int i;
245
246 for (i = 0; i < size; i += 16) {
247 pr_debug("%03x: %08x %08x %08x %08x\n", offset, be32_to_cpu(p[0]),
248 be32_to_cpu(p[1]), be32_to_cpu(p[2]),
249 be32_to_cpu(p[3]));
250 p += 4;
251 offset += 16;
252 }
253 if (!data_only)
254 pr_debug("\n");
255}
256
Eli Cohen020446e2015-10-08 17:13:58 +0300257enum {
258 MLX5_DRIVER_STATUS_ABORTED = 0xfe,
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300259 MLX5_DRIVER_SYND = 0xbadd00de,
Eli Cohen020446e2015-10-08 17:13:58 +0300260};
261
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300262static int mlx5_internal_err_ret_value(struct mlx5_core_dev *dev, u16 op,
263 u32 *synd, u8 *status)
264{
265 *synd = 0;
266 *status = 0;
267
268 switch (op) {
269 case MLX5_CMD_OP_TEARDOWN_HCA:
270 case MLX5_CMD_OP_DISABLE_HCA:
271 case MLX5_CMD_OP_MANAGE_PAGES:
272 case MLX5_CMD_OP_DESTROY_MKEY:
273 case MLX5_CMD_OP_DESTROY_EQ:
274 case MLX5_CMD_OP_DESTROY_CQ:
275 case MLX5_CMD_OP_DESTROY_QP:
276 case MLX5_CMD_OP_DESTROY_PSV:
277 case MLX5_CMD_OP_DESTROY_SRQ:
278 case MLX5_CMD_OP_DESTROY_XRC_SRQ:
279 case MLX5_CMD_OP_DESTROY_DCT:
280 case MLX5_CMD_OP_DEALLOC_Q_COUNTER:
281 case MLX5_CMD_OP_DEALLOC_PD:
282 case MLX5_CMD_OP_DEALLOC_UAR:
283 case MLX5_CMD_OP_DETTACH_FROM_MCG:
284 case MLX5_CMD_OP_DEALLOC_XRCD:
285 case MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN:
286 case MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT:
287 case MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY:
288 case MLX5_CMD_OP_DESTROY_TIR:
289 case MLX5_CMD_OP_DESTROY_SQ:
290 case MLX5_CMD_OP_DESTROY_RQ:
291 case MLX5_CMD_OP_DESTROY_RMP:
292 case MLX5_CMD_OP_DESTROY_TIS:
293 case MLX5_CMD_OP_DESTROY_RQT:
294 case MLX5_CMD_OP_DESTROY_FLOW_TABLE:
295 case MLX5_CMD_OP_DESTROY_FLOW_GROUP:
296 case MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY:
297 return MLX5_CMD_STAT_OK;
298
299 case MLX5_CMD_OP_QUERY_HCA_CAP:
300 case MLX5_CMD_OP_QUERY_ADAPTER:
301 case MLX5_CMD_OP_INIT_HCA:
302 case MLX5_CMD_OP_ENABLE_HCA:
303 case MLX5_CMD_OP_QUERY_PAGES:
304 case MLX5_CMD_OP_SET_HCA_CAP:
305 case MLX5_CMD_OP_QUERY_ISSI:
306 case MLX5_CMD_OP_SET_ISSI:
307 case MLX5_CMD_OP_CREATE_MKEY:
308 case MLX5_CMD_OP_QUERY_MKEY:
309 case MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS:
310 case MLX5_CMD_OP_PAGE_FAULT_RESUME:
311 case MLX5_CMD_OP_CREATE_EQ:
312 case MLX5_CMD_OP_QUERY_EQ:
313 case MLX5_CMD_OP_GEN_EQE:
314 case MLX5_CMD_OP_CREATE_CQ:
315 case MLX5_CMD_OP_QUERY_CQ:
316 case MLX5_CMD_OP_MODIFY_CQ:
317 case MLX5_CMD_OP_CREATE_QP:
318 case MLX5_CMD_OP_RST2INIT_QP:
319 case MLX5_CMD_OP_INIT2RTR_QP:
320 case MLX5_CMD_OP_RTR2RTS_QP:
321 case MLX5_CMD_OP_RTS2RTS_QP:
322 case MLX5_CMD_OP_SQERR2RTS_QP:
323 case MLX5_CMD_OP_2ERR_QP:
324 case MLX5_CMD_OP_2RST_QP:
325 case MLX5_CMD_OP_QUERY_QP:
326 case MLX5_CMD_OP_SQD_RTS_QP:
327 case MLX5_CMD_OP_INIT2INIT_QP:
328 case MLX5_CMD_OP_CREATE_PSV:
329 case MLX5_CMD_OP_CREATE_SRQ:
330 case MLX5_CMD_OP_QUERY_SRQ:
331 case MLX5_CMD_OP_ARM_RQ:
332 case MLX5_CMD_OP_CREATE_XRC_SRQ:
333 case MLX5_CMD_OP_QUERY_XRC_SRQ:
334 case MLX5_CMD_OP_ARM_XRC_SRQ:
335 case MLX5_CMD_OP_CREATE_DCT:
336 case MLX5_CMD_OP_DRAIN_DCT:
337 case MLX5_CMD_OP_QUERY_DCT:
338 case MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION:
339 case MLX5_CMD_OP_QUERY_VPORT_STATE:
340 case MLX5_CMD_OP_MODIFY_VPORT_STATE:
341 case MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT:
342 case MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT:
343 case MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT:
344 case MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT:
345 case MLX5_CMD_OP_QUERY_ROCE_ADDRESS:
346 case MLX5_CMD_OP_SET_ROCE_ADDRESS:
347 case MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT:
348 case MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT:
349 case MLX5_CMD_OP_QUERY_HCA_VPORT_GID:
350 case MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY:
351 case MLX5_CMD_OP_QUERY_VPORT_COUNTER:
352 case MLX5_CMD_OP_ALLOC_Q_COUNTER:
353 case MLX5_CMD_OP_QUERY_Q_COUNTER:
354 case MLX5_CMD_OP_ALLOC_PD:
355 case MLX5_CMD_OP_ALLOC_UAR:
356 case MLX5_CMD_OP_CONFIG_INT_MODERATION:
357 case MLX5_CMD_OP_ACCESS_REG:
358 case MLX5_CMD_OP_ATTACH_TO_MCG:
359 case MLX5_CMD_OP_GET_DROPPED_PACKET_LOG:
360 case MLX5_CMD_OP_MAD_IFC:
361 case MLX5_CMD_OP_QUERY_MAD_DEMUX:
362 case MLX5_CMD_OP_SET_MAD_DEMUX:
363 case MLX5_CMD_OP_NOP:
364 case MLX5_CMD_OP_ALLOC_XRCD:
365 case MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN:
366 case MLX5_CMD_OP_QUERY_CONG_STATUS:
367 case MLX5_CMD_OP_MODIFY_CONG_STATUS:
368 case MLX5_CMD_OP_QUERY_CONG_PARAMS:
369 case MLX5_CMD_OP_MODIFY_CONG_PARAMS:
370 case MLX5_CMD_OP_QUERY_CONG_STATISTICS:
371 case MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT:
372 case MLX5_CMD_OP_SET_L2_TABLE_ENTRY:
373 case MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY:
374 case MLX5_CMD_OP_CREATE_TIR:
375 case MLX5_CMD_OP_MODIFY_TIR:
376 case MLX5_CMD_OP_QUERY_TIR:
377 case MLX5_CMD_OP_CREATE_SQ:
378 case MLX5_CMD_OP_MODIFY_SQ:
379 case MLX5_CMD_OP_QUERY_SQ:
380 case MLX5_CMD_OP_CREATE_RQ:
381 case MLX5_CMD_OP_MODIFY_RQ:
382 case MLX5_CMD_OP_QUERY_RQ:
383 case MLX5_CMD_OP_CREATE_RMP:
384 case MLX5_CMD_OP_MODIFY_RMP:
385 case MLX5_CMD_OP_QUERY_RMP:
386 case MLX5_CMD_OP_CREATE_TIS:
387 case MLX5_CMD_OP_MODIFY_TIS:
388 case MLX5_CMD_OP_QUERY_TIS:
389 case MLX5_CMD_OP_CREATE_RQT:
390 case MLX5_CMD_OP_MODIFY_RQT:
391 case MLX5_CMD_OP_QUERY_RQT:
392 case MLX5_CMD_OP_CREATE_FLOW_TABLE:
393 case MLX5_CMD_OP_QUERY_FLOW_TABLE:
394 case MLX5_CMD_OP_CREATE_FLOW_GROUP:
395 case MLX5_CMD_OP_QUERY_FLOW_GROUP:
396 case MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY:
397 case MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY:
398 *status = MLX5_DRIVER_STATUS_ABORTED;
399 *synd = MLX5_DRIVER_SYND;
400 return -EIO;
401 default:
402 mlx5_core_err(dev, "Unknown FW command (%d)\n", op);
403 return -EINVAL;
404 }
405}
406
Eli Cohene126ba92013-07-07 17:25:49 +0300407const char *mlx5_command_str(int command)
408{
Amir Vadai42ca5022016-05-13 12:55:38 +0000409#define MLX5_COMMAND_STR_CASE(__cmd) case MLX5_CMD_OP_ ## __cmd: return #__cmd
410
Eli Cohene126ba92013-07-07 17:25:49 +0300411 switch (command) {
Amir Vadai42ca5022016-05-13 12:55:38 +0000412 MLX5_COMMAND_STR_CASE(QUERY_HCA_CAP);
413 MLX5_COMMAND_STR_CASE(QUERY_ADAPTER);
414 MLX5_COMMAND_STR_CASE(INIT_HCA);
415 MLX5_COMMAND_STR_CASE(TEARDOWN_HCA);
416 MLX5_COMMAND_STR_CASE(ENABLE_HCA);
417 MLX5_COMMAND_STR_CASE(DISABLE_HCA);
418 MLX5_COMMAND_STR_CASE(QUERY_PAGES);
419 MLX5_COMMAND_STR_CASE(MANAGE_PAGES);
420 MLX5_COMMAND_STR_CASE(SET_HCA_CAP);
421 MLX5_COMMAND_STR_CASE(QUERY_ISSI);
422 MLX5_COMMAND_STR_CASE(SET_ISSI);
423 MLX5_COMMAND_STR_CASE(CREATE_MKEY);
424 MLX5_COMMAND_STR_CASE(QUERY_MKEY);
425 MLX5_COMMAND_STR_CASE(DESTROY_MKEY);
426 MLX5_COMMAND_STR_CASE(QUERY_SPECIAL_CONTEXTS);
427 MLX5_COMMAND_STR_CASE(PAGE_FAULT_RESUME);
428 MLX5_COMMAND_STR_CASE(CREATE_EQ);
429 MLX5_COMMAND_STR_CASE(DESTROY_EQ);
430 MLX5_COMMAND_STR_CASE(QUERY_EQ);
431 MLX5_COMMAND_STR_CASE(GEN_EQE);
432 MLX5_COMMAND_STR_CASE(CREATE_CQ);
433 MLX5_COMMAND_STR_CASE(DESTROY_CQ);
434 MLX5_COMMAND_STR_CASE(QUERY_CQ);
435 MLX5_COMMAND_STR_CASE(MODIFY_CQ);
436 MLX5_COMMAND_STR_CASE(CREATE_QP);
437 MLX5_COMMAND_STR_CASE(DESTROY_QP);
438 MLX5_COMMAND_STR_CASE(RST2INIT_QP);
439 MLX5_COMMAND_STR_CASE(INIT2RTR_QP);
440 MLX5_COMMAND_STR_CASE(RTR2RTS_QP);
441 MLX5_COMMAND_STR_CASE(RTS2RTS_QP);
442 MLX5_COMMAND_STR_CASE(SQERR2RTS_QP);
443 MLX5_COMMAND_STR_CASE(2ERR_QP);
444 MLX5_COMMAND_STR_CASE(2RST_QP);
445 MLX5_COMMAND_STR_CASE(QUERY_QP);
446 MLX5_COMMAND_STR_CASE(SQD_RTS_QP);
447 MLX5_COMMAND_STR_CASE(INIT2INIT_QP);
448 MLX5_COMMAND_STR_CASE(CREATE_PSV);
449 MLX5_COMMAND_STR_CASE(DESTROY_PSV);
450 MLX5_COMMAND_STR_CASE(CREATE_SRQ);
451 MLX5_COMMAND_STR_CASE(DESTROY_SRQ);
452 MLX5_COMMAND_STR_CASE(QUERY_SRQ);
453 MLX5_COMMAND_STR_CASE(ARM_RQ);
454 MLX5_COMMAND_STR_CASE(CREATE_XRC_SRQ);
455 MLX5_COMMAND_STR_CASE(DESTROY_XRC_SRQ);
456 MLX5_COMMAND_STR_CASE(QUERY_XRC_SRQ);
457 MLX5_COMMAND_STR_CASE(ARM_XRC_SRQ);
458 MLX5_COMMAND_STR_CASE(CREATE_DCT);
459 MLX5_COMMAND_STR_CASE(DESTROY_DCT);
460 MLX5_COMMAND_STR_CASE(DRAIN_DCT);
461 MLX5_COMMAND_STR_CASE(QUERY_DCT);
462 MLX5_COMMAND_STR_CASE(ARM_DCT_FOR_KEY_VIOLATION);
463 MLX5_COMMAND_STR_CASE(QUERY_VPORT_STATE);
464 MLX5_COMMAND_STR_CASE(MODIFY_VPORT_STATE);
465 MLX5_COMMAND_STR_CASE(QUERY_ESW_VPORT_CONTEXT);
466 MLX5_COMMAND_STR_CASE(MODIFY_ESW_VPORT_CONTEXT);
467 MLX5_COMMAND_STR_CASE(QUERY_NIC_VPORT_CONTEXT);
468 MLX5_COMMAND_STR_CASE(MODIFY_NIC_VPORT_CONTEXT);
469 MLX5_COMMAND_STR_CASE(QUERY_ROCE_ADDRESS);
470 MLX5_COMMAND_STR_CASE(SET_ROCE_ADDRESS);
471 MLX5_COMMAND_STR_CASE(QUERY_HCA_VPORT_CONTEXT);
472 MLX5_COMMAND_STR_CASE(MODIFY_HCA_VPORT_CONTEXT);
473 MLX5_COMMAND_STR_CASE(QUERY_HCA_VPORT_GID);
474 MLX5_COMMAND_STR_CASE(QUERY_HCA_VPORT_PKEY);
475 MLX5_COMMAND_STR_CASE(QUERY_VPORT_COUNTER);
476 MLX5_COMMAND_STR_CASE(ALLOC_Q_COUNTER);
477 MLX5_COMMAND_STR_CASE(DEALLOC_Q_COUNTER);
478 MLX5_COMMAND_STR_CASE(QUERY_Q_COUNTER);
479 MLX5_COMMAND_STR_CASE(ALLOC_PD);
480 MLX5_COMMAND_STR_CASE(DEALLOC_PD);
481 MLX5_COMMAND_STR_CASE(ALLOC_UAR);
482 MLX5_COMMAND_STR_CASE(DEALLOC_UAR);
483 MLX5_COMMAND_STR_CASE(CONFIG_INT_MODERATION);
484 MLX5_COMMAND_STR_CASE(ACCESS_REG);
485 MLX5_COMMAND_STR_CASE(ATTACH_TO_MCG);
486 MLX5_COMMAND_STR_CASE(DETTACH_FROM_MCG);
487 MLX5_COMMAND_STR_CASE(GET_DROPPED_PACKET_LOG);
488 MLX5_COMMAND_STR_CASE(MAD_IFC);
489 MLX5_COMMAND_STR_CASE(QUERY_MAD_DEMUX);
490 MLX5_COMMAND_STR_CASE(SET_MAD_DEMUX);
491 MLX5_COMMAND_STR_CASE(NOP);
492 MLX5_COMMAND_STR_CASE(ALLOC_XRCD);
493 MLX5_COMMAND_STR_CASE(DEALLOC_XRCD);
494 MLX5_COMMAND_STR_CASE(ALLOC_TRANSPORT_DOMAIN);
495 MLX5_COMMAND_STR_CASE(DEALLOC_TRANSPORT_DOMAIN);
496 MLX5_COMMAND_STR_CASE(QUERY_CONG_STATUS);
497 MLX5_COMMAND_STR_CASE(MODIFY_CONG_STATUS);
498 MLX5_COMMAND_STR_CASE(QUERY_CONG_PARAMS);
499 MLX5_COMMAND_STR_CASE(MODIFY_CONG_PARAMS);
500 MLX5_COMMAND_STR_CASE(QUERY_CONG_STATISTICS);
501 MLX5_COMMAND_STR_CASE(ADD_VXLAN_UDP_DPORT);
502 MLX5_COMMAND_STR_CASE(DELETE_VXLAN_UDP_DPORT);
503 MLX5_COMMAND_STR_CASE(SET_L2_TABLE_ENTRY);
504 MLX5_COMMAND_STR_CASE(QUERY_L2_TABLE_ENTRY);
505 MLX5_COMMAND_STR_CASE(DELETE_L2_TABLE_ENTRY);
506 MLX5_COMMAND_STR_CASE(SET_WOL_ROL);
507 MLX5_COMMAND_STR_CASE(QUERY_WOL_ROL);
508 MLX5_COMMAND_STR_CASE(CREATE_TIR);
509 MLX5_COMMAND_STR_CASE(MODIFY_TIR);
510 MLX5_COMMAND_STR_CASE(DESTROY_TIR);
511 MLX5_COMMAND_STR_CASE(QUERY_TIR);
512 MLX5_COMMAND_STR_CASE(CREATE_SQ);
513 MLX5_COMMAND_STR_CASE(MODIFY_SQ);
514 MLX5_COMMAND_STR_CASE(DESTROY_SQ);
515 MLX5_COMMAND_STR_CASE(QUERY_SQ);
516 MLX5_COMMAND_STR_CASE(CREATE_RQ);
517 MLX5_COMMAND_STR_CASE(MODIFY_RQ);
518 MLX5_COMMAND_STR_CASE(DESTROY_RQ);
519 MLX5_COMMAND_STR_CASE(QUERY_RQ);
520 MLX5_COMMAND_STR_CASE(CREATE_RMP);
521 MLX5_COMMAND_STR_CASE(MODIFY_RMP);
522 MLX5_COMMAND_STR_CASE(DESTROY_RMP);
523 MLX5_COMMAND_STR_CASE(QUERY_RMP);
524 MLX5_COMMAND_STR_CASE(CREATE_TIS);
525 MLX5_COMMAND_STR_CASE(MODIFY_TIS);
526 MLX5_COMMAND_STR_CASE(DESTROY_TIS);
527 MLX5_COMMAND_STR_CASE(QUERY_TIS);
528 MLX5_COMMAND_STR_CASE(CREATE_RQT);
529 MLX5_COMMAND_STR_CASE(MODIFY_RQT);
530 MLX5_COMMAND_STR_CASE(DESTROY_RQT);
531 MLX5_COMMAND_STR_CASE(QUERY_RQT);
532 MLX5_COMMAND_STR_CASE(SET_FLOW_TABLE_ROOT);
533 MLX5_COMMAND_STR_CASE(CREATE_FLOW_TABLE);
534 MLX5_COMMAND_STR_CASE(DESTROY_FLOW_TABLE);
535 MLX5_COMMAND_STR_CASE(QUERY_FLOW_TABLE);
536 MLX5_COMMAND_STR_CASE(CREATE_FLOW_GROUP);
537 MLX5_COMMAND_STR_CASE(DESTROY_FLOW_GROUP);
538 MLX5_COMMAND_STR_CASE(QUERY_FLOW_GROUP);
539 MLX5_COMMAND_STR_CASE(SET_FLOW_TABLE_ENTRY);
540 MLX5_COMMAND_STR_CASE(QUERY_FLOW_TABLE_ENTRY);
541 MLX5_COMMAND_STR_CASE(DELETE_FLOW_TABLE_ENTRY);
Eli Cohene126ba92013-07-07 17:25:49 +0300542 default: return "unknown command opcode";
543 }
544}
545
546static void dump_command(struct mlx5_core_dev *dev,
547 struct mlx5_cmd_work_ent *ent, int input)
548{
549 u16 op = be16_to_cpu(((struct mlx5_inbox_hdr *)(ent->lay->in))->opcode);
550 struct mlx5_cmd_msg *msg = input ? ent->in : ent->out;
551 struct mlx5_cmd_mailbox *next = msg->next;
552 int data_only;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300553 u32 offset = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300554 int dump_len;
555
556 data_only = !!(mlx5_core_debug_mask & (1 << MLX5_CMD_DATA));
557
558 if (data_only)
559 mlx5_core_dbg_mask(dev, 1 << MLX5_CMD_DATA,
560 "dump command data %s(0x%x) %s\n",
561 mlx5_command_str(op), op,
562 input ? "INPUT" : "OUTPUT");
563 else
564 mlx5_core_dbg(dev, "dump command %s(0x%x) %s\n",
565 mlx5_command_str(op), op,
566 input ? "INPUT" : "OUTPUT");
567
568 if (data_only) {
569 if (input) {
570 dump_buf(ent->lay->in, sizeof(ent->lay->in), 1, offset);
571 offset += sizeof(ent->lay->in);
572 } else {
573 dump_buf(ent->lay->out, sizeof(ent->lay->out), 1, offset);
574 offset += sizeof(ent->lay->out);
575 }
576 } else {
577 dump_buf(ent->lay, sizeof(*ent->lay), 0, offset);
578 offset += sizeof(*ent->lay);
579 }
580
581 while (next && offset < msg->len) {
582 if (data_only) {
583 dump_len = min_t(int, MLX5_CMD_DATA_BLOCK_SIZE, msg->len - offset);
584 dump_buf(next->buf, dump_len, 1, offset);
585 offset += MLX5_CMD_DATA_BLOCK_SIZE;
586 } else {
587 mlx5_core_dbg(dev, "command block:\n");
588 dump_buf(next->buf, sizeof(struct mlx5_cmd_prot_block), 0, offset);
589 offset += sizeof(struct mlx5_cmd_prot_block);
590 }
591 next = next->next;
592 }
593
594 if (data_only)
595 pr_debug("\n");
596}
597
598static void cmd_work_handler(struct work_struct *work)
599{
600 struct mlx5_cmd_work_ent *ent = container_of(work, struct mlx5_cmd_work_ent, work);
601 struct mlx5_cmd *cmd = ent->cmd;
602 struct mlx5_core_dev *dev = container_of(cmd, struct mlx5_core_dev, cmd);
603 struct mlx5_cmd_layout *lay;
604 struct semaphore *sem;
Eli Cohen020446e2015-10-08 17:13:58 +0300605 unsigned long flags;
Eli Cohene126ba92013-07-07 17:25:49 +0300606
607 sem = ent->page_queue ? &cmd->pages_sem : &cmd->sem;
608 down(sem);
609 if (!ent->page_queue) {
610 ent->idx = alloc_ent(cmd);
611 if (ent->idx < 0) {
612 mlx5_core_err(dev, "failed to allocate command entry\n");
613 up(sem);
614 return;
615 }
616 } else {
617 ent->idx = cmd->max_reg_cmds;
Eli Cohen020446e2015-10-08 17:13:58 +0300618 spin_lock_irqsave(&cmd->alloc_lock, flags);
619 clear_bit(ent->idx, &cmd->bitmask);
620 spin_unlock_irqrestore(&cmd->alloc_lock, flags);
Eli Cohene126ba92013-07-07 17:25:49 +0300621 }
622
623 ent->token = alloc_token(cmd);
624 cmd->ent_arr[ent->idx] = ent;
625 lay = get_inst(cmd, ent->idx);
626 ent->lay = lay;
627 memset(lay, 0, sizeof(*lay));
628 memcpy(lay->in, ent->in->first.data, sizeof(lay->in));
Eli Cohen746b5582013-10-23 09:53:14 +0300629 ent->op = be32_to_cpu(lay->in[0]) >> 16;
Eli Cohene126ba92013-07-07 17:25:49 +0300630 if (ent->in->next)
631 lay->in_ptr = cpu_to_be64(ent->in->next->dma);
632 lay->inlen = cpu_to_be32(ent->in->len);
633 if (ent->out->next)
634 lay->out_ptr = cpu_to_be64(ent->out->next->dma);
635 lay->outlen = cpu_to_be32(ent->out->len);
636 lay->type = MLX5_PCI_CMD_XPORT;
637 lay->token = ent->token;
638 lay->status_own = CMD_OWNER_HW;
Eli Cohenc1868b82013-09-11 16:35:25 +0300639 set_signature(ent, !cmd->checksum_disabled);
Eli Cohene126ba92013-07-07 17:25:49 +0300640 dump_command(dev, ent, 1);
Thomas Gleixner14a70042014-07-16 21:04:44 +0000641 ent->ts1 = ktime_get_ns();
Eli Cohene126ba92013-07-07 17:25:49 +0300642
643 /* ring doorbell after the descriptor is valid */
Ira Gusinsky21db5072015-04-02 17:07:27 +0300644 mlx5_core_dbg(dev, "writing 0x%x to command doorbell\n", 1 << ent->idx);
Eli Cohene126ba92013-07-07 17:25:49 +0300645 wmb();
646 iowrite32be(1 << ent->idx, &dev->iseg->cmd_dbell);
Eli Cohene126ba92013-07-07 17:25:49 +0300647 mmiowb();
Ira Gusinsky21db5072015-04-02 17:07:27 +0300648 /* if not in polling don't use ent after this point */
Eli Cohene126ba92013-07-07 17:25:49 +0300649 if (cmd->mode == CMD_MODE_POLLING) {
650 poll_timeout(ent);
651 /* make sure we read the descriptor after ownership is SW */
652 rmb();
653 mlx5_cmd_comp_handler(dev, 1UL << ent->idx);
654 }
655}
656
657static const char *deliv_status_to_str(u8 status)
658{
659 switch (status) {
660 case MLX5_CMD_DELIVERY_STAT_OK:
661 return "no errors";
662 case MLX5_CMD_DELIVERY_STAT_SIGNAT_ERR:
663 return "signature error";
664 case MLX5_CMD_DELIVERY_STAT_TOK_ERR:
665 return "token error";
666 case MLX5_CMD_DELIVERY_STAT_BAD_BLK_NUM_ERR:
667 return "bad block number";
668 case MLX5_CMD_DELIVERY_STAT_OUT_PTR_ALIGN_ERR:
669 return "output pointer not aligned to block size";
670 case MLX5_CMD_DELIVERY_STAT_IN_PTR_ALIGN_ERR:
671 return "input pointer not aligned to block size";
672 case MLX5_CMD_DELIVERY_STAT_FW_ERR:
673 return "firmware internal error";
674 case MLX5_CMD_DELIVERY_STAT_IN_LENGTH_ERR:
675 return "command input length error";
676 case MLX5_CMD_DELIVERY_STAT_OUT_LENGTH_ERR:
677 return "command ouput length error";
678 case MLX5_CMD_DELIVERY_STAT_RES_FLD_NOT_CLR_ERR:
679 return "reserved fields not cleared";
680 case MLX5_CMD_DELIVERY_STAT_CMD_DESCR_ERR:
681 return "bad command descriptor type";
682 default:
683 return "unknown status code";
684 }
685}
686
687static u16 msg_to_opcode(struct mlx5_cmd_msg *in)
688{
689 struct mlx5_inbox_hdr *hdr = (struct mlx5_inbox_hdr *)(in->first.data);
690
691 return be16_to_cpu(hdr->opcode);
692}
693
694static int wait_func(struct mlx5_core_dev *dev, struct mlx5_cmd_work_ent *ent)
695{
696 unsigned long timeout = msecs_to_jiffies(MLX5_CMD_TIMEOUT_MSEC);
697 struct mlx5_cmd *cmd = &dev->cmd;
698 int err;
699
700 if (cmd->mode == CMD_MODE_POLLING) {
701 wait_for_completion(&ent->done);
702 err = ent->ret;
703 } else {
704 if (!wait_for_completion_timeout(&ent->done, timeout))
705 err = -ETIMEDOUT;
706 else
707 err = 0;
708 }
709 if (err == -ETIMEDOUT) {
710 mlx5_core_warn(dev, "%s(0x%x) timeout. Will cause a leak of a command resource\n",
711 mlx5_command_str(msg_to_opcode(ent->in)),
712 msg_to_opcode(ent->in));
713 }
Joe Perches1a91de22014-05-07 12:52:57 -0700714 mlx5_core_dbg(dev, "err %d, delivery status %s(%d)\n",
715 err, deliv_status_to_str(ent->status), ent->status);
Eli Cohene126ba92013-07-07 17:25:49 +0300716
717 return err;
718}
719
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300720static __be32 *get_synd_ptr(struct mlx5_outbox_hdr *out)
721{
722 return &out->syndrome;
723}
724
725static u8 *get_status_ptr(struct mlx5_outbox_hdr *out)
726{
727 return &out->status;
728}
729
Eli Cohene126ba92013-07-07 17:25:49 +0300730/* Notes:
731 * 1. Callback functions may not sleep
732 * 2. page queue commands do not support asynchrous completion
733 */
734static int mlx5_cmd_invoke(struct mlx5_core_dev *dev, struct mlx5_cmd_msg *in,
Eli Cohen746b5582013-10-23 09:53:14 +0300735 struct mlx5_cmd_msg *out, void *uout, int uout_size,
736 mlx5_cmd_cbk_t callback,
Eli Cohene126ba92013-07-07 17:25:49 +0300737 void *context, int page_queue, u8 *status)
738{
739 struct mlx5_cmd *cmd = &dev->cmd;
740 struct mlx5_cmd_work_ent *ent;
Eli Cohene126ba92013-07-07 17:25:49 +0300741 struct mlx5_cmd_stats *stats;
742 int err = 0;
743 s64 ds;
744 u16 op;
745
746 if (callback && page_queue)
747 return -EINVAL;
748
Eli Cohen746b5582013-10-23 09:53:14 +0300749 ent = alloc_cmd(cmd, in, out, uout, uout_size, callback, context,
750 page_queue);
Eli Cohene126ba92013-07-07 17:25:49 +0300751 if (IS_ERR(ent))
752 return PTR_ERR(ent);
753
754 if (!callback)
755 init_completion(&ent->done);
756
757 INIT_WORK(&ent->work, cmd_work_handler);
758 if (page_queue) {
759 cmd_work_handler(&ent->work);
760 } else if (!queue_work(cmd->wq, &ent->work)) {
761 mlx5_core_warn(dev, "failed to queue work\n");
762 err = -ENOMEM;
763 goto out_free;
764 }
765
766 if (!callback) {
767 err = wait_func(dev, ent);
768 if (err == -ETIMEDOUT)
769 goto out;
770
Thomas Gleixner14a70042014-07-16 21:04:44 +0000771 ds = ent->ts2 - ent->ts1;
Eli Cohene126ba92013-07-07 17:25:49 +0300772 op = be16_to_cpu(((struct mlx5_inbox_hdr *)in->first.data)->opcode);
773 if (op < ARRAY_SIZE(cmd->stats)) {
774 stats = &cmd->stats[op];
Eli Cohen746b5582013-10-23 09:53:14 +0300775 spin_lock_irq(&stats->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300776 stats->sum += ds;
777 ++stats->n;
Eli Cohen746b5582013-10-23 09:53:14 +0300778 spin_unlock_irq(&stats->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300779 }
780 mlx5_core_dbg_mask(dev, 1 << MLX5_CMD_TIME,
781 "fw exec time for %s is %lld nsec\n",
782 mlx5_command_str(op), ds);
783 *status = ent->status;
784 free_cmd(ent);
785 }
786
787 return err;
788
789out_free:
790 free_cmd(ent);
791out:
792 return err;
793}
794
795static ssize_t dbg_write(struct file *filp, const char __user *buf,
796 size_t count, loff_t *pos)
797{
798 struct mlx5_core_dev *dev = filp->private_data;
799 struct mlx5_cmd_debug *dbg = &dev->cmd.dbg;
800 char lbuf[3];
801 int err;
802
803 if (!dbg->in_msg || !dbg->out_msg)
804 return -ENOMEM;
805
806 if (copy_from_user(lbuf, buf, sizeof(lbuf)))
Dan Carpenter5e631a02013-07-10 13:58:59 +0300807 return -EFAULT;
Eli Cohene126ba92013-07-07 17:25:49 +0300808
809 lbuf[sizeof(lbuf) - 1] = 0;
810
811 if (strcmp(lbuf, "go"))
812 return -EINVAL;
813
814 err = mlx5_cmd_exec(dev, dbg->in_msg, dbg->inlen, dbg->out_msg, dbg->outlen);
815
816 return err ? err : count;
817}
818
819
820static const struct file_operations fops = {
821 .owner = THIS_MODULE,
822 .open = simple_open,
823 .write = dbg_write,
824};
825
826static int mlx5_copy_to_msg(struct mlx5_cmd_msg *to, void *from, int size)
827{
828 struct mlx5_cmd_prot_block *block;
829 struct mlx5_cmd_mailbox *next;
830 int copy;
831
832 if (!to || !from)
833 return -ENOMEM;
834
835 copy = min_t(int, size, sizeof(to->first.data));
836 memcpy(to->first.data, from, copy);
837 size -= copy;
838 from += copy;
839
840 next = to->next;
841 while (size) {
842 if (!next) {
843 /* this is a BUG */
844 return -ENOMEM;
845 }
846
847 copy = min_t(int, size, MLX5_CMD_DATA_BLOCK_SIZE);
848 block = next->buf;
849 memcpy(block->data, from, copy);
850 from += copy;
851 size -= copy;
852 next = next->next;
853 }
854
855 return 0;
856}
857
858static int mlx5_copy_from_msg(void *to, struct mlx5_cmd_msg *from, int size)
859{
860 struct mlx5_cmd_prot_block *block;
861 struct mlx5_cmd_mailbox *next;
862 int copy;
863
864 if (!to || !from)
865 return -ENOMEM;
866
867 copy = min_t(int, size, sizeof(from->first.data));
868 memcpy(to, from->first.data, copy);
869 size -= copy;
870 to += copy;
871
872 next = from->next;
873 while (size) {
874 if (!next) {
875 /* this is a BUG */
876 return -ENOMEM;
877 }
878
879 copy = min_t(int, size, MLX5_CMD_DATA_BLOCK_SIZE);
880 block = next->buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300881
882 memcpy(to, block->data, copy);
883 to += copy;
884 size -= copy;
885 next = next->next;
886 }
887
888 return 0;
889}
890
891static struct mlx5_cmd_mailbox *alloc_cmd_box(struct mlx5_core_dev *dev,
892 gfp_t flags)
893{
894 struct mlx5_cmd_mailbox *mailbox;
895
896 mailbox = kmalloc(sizeof(*mailbox), flags);
897 if (!mailbox)
898 return ERR_PTR(-ENOMEM);
899
900 mailbox->buf = pci_pool_alloc(dev->cmd.pool, flags,
901 &mailbox->dma);
902 if (!mailbox->buf) {
903 mlx5_core_dbg(dev, "failed allocation\n");
904 kfree(mailbox);
905 return ERR_PTR(-ENOMEM);
906 }
907 memset(mailbox->buf, 0, sizeof(struct mlx5_cmd_prot_block));
908 mailbox->next = NULL;
909
910 return mailbox;
911}
912
913static void free_cmd_box(struct mlx5_core_dev *dev,
914 struct mlx5_cmd_mailbox *mailbox)
915{
916 pci_pool_free(dev->cmd.pool, mailbox->buf, mailbox->dma);
917 kfree(mailbox);
918}
919
920static struct mlx5_cmd_msg *mlx5_alloc_cmd_msg(struct mlx5_core_dev *dev,
921 gfp_t flags, int size)
922{
923 struct mlx5_cmd_mailbox *tmp, *head = NULL;
924 struct mlx5_cmd_prot_block *block;
925 struct mlx5_cmd_msg *msg;
926 int blen;
927 int err;
928 int n;
929 int i;
930
Eli Cohen746b5582013-10-23 09:53:14 +0300931 msg = kzalloc(sizeof(*msg), flags);
Eli Cohene126ba92013-07-07 17:25:49 +0300932 if (!msg)
933 return ERR_PTR(-ENOMEM);
934
935 blen = size - min_t(int, sizeof(msg->first.data), size);
936 n = (blen + MLX5_CMD_DATA_BLOCK_SIZE - 1) / MLX5_CMD_DATA_BLOCK_SIZE;
937
938 for (i = 0; i < n; i++) {
939 tmp = alloc_cmd_box(dev, flags);
940 if (IS_ERR(tmp)) {
941 mlx5_core_warn(dev, "failed allocating block\n");
942 err = PTR_ERR(tmp);
943 goto err_alloc;
944 }
945
946 block = tmp->buf;
947 tmp->next = head;
948 block->next = cpu_to_be64(tmp->next ? tmp->next->dma : 0);
949 block->block_num = cpu_to_be32(n - i - 1);
950 head = tmp;
951 }
952 msg->next = head;
953 msg->len = size;
954 return msg;
955
956err_alloc:
957 while (head) {
958 tmp = head->next;
959 free_cmd_box(dev, head);
960 head = tmp;
961 }
962 kfree(msg);
963
964 return ERR_PTR(err);
965}
966
967static void mlx5_free_cmd_msg(struct mlx5_core_dev *dev,
968 struct mlx5_cmd_msg *msg)
969{
970 struct mlx5_cmd_mailbox *head = msg->next;
971 struct mlx5_cmd_mailbox *next;
972
973 while (head) {
974 next = head->next;
975 free_cmd_box(dev, head);
976 head = next;
977 }
978 kfree(msg);
979}
980
981static ssize_t data_write(struct file *filp, const char __user *buf,
982 size_t count, loff_t *pos)
983{
984 struct mlx5_core_dev *dev = filp->private_data;
985 struct mlx5_cmd_debug *dbg = &dev->cmd.dbg;
986 void *ptr;
987 int err;
988
989 if (*pos != 0)
990 return -EINVAL;
991
992 kfree(dbg->in_msg);
993 dbg->in_msg = NULL;
994 dbg->inlen = 0;
995
996 ptr = kzalloc(count, GFP_KERNEL);
997 if (!ptr)
998 return -ENOMEM;
999
1000 if (copy_from_user(ptr, buf, count)) {
Dan Carpenter5e631a02013-07-10 13:58:59 +03001001 err = -EFAULT;
Eli Cohene126ba92013-07-07 17:25:49 +03001002 goto out;
1003 }
1004 dbg->in_msg = ptr;
1005 dbg->inlen = count;
1006
1007 *pos = count;
1008
1009 return count;
1010
1011out:
1012 kfree(ptr);
1013 return err;
1014}
1015
1016static ssize_t data_read(struct file *filp, char __user *buf, size_t count,
1017 loff_t *pos)
1018{
1019 struct mlx5_core_dev *dev = filp->private_data;
1020 struct mlx5_cmd_debug *dbg = &dev->cmd.dbg;
1021 int copy;
1022
1023 if (*pos)
1024 return 0;
1025
1026 if (!dbg->out_msg)
1027 return -ENOMEM;
1028
1029 copy = min_t(int, count, dbg->outlen);
1030 if (copy_to_user(buf, dbg->out_msg, copy))
Dan Carpenter5e631a02013-07-10 13:58:59 +03001031 return -EFAULT;
Eli Cohene126ba92013-07-07 17:25:49 +03001032
1033 *pos += copy;
1034
1035 return copy;
1036}
1037
1038static const struct file_operations dfops = {
1039 .owner = THIS_MODULE,
1040 .open = simple_open,
1041 .write = data_write,
1042 .read = data_read,
1043};
1044
1045static ssize_t outlen_read(struct file *filp, char __user *buf, size_t count,
1046 loff_t *pos)
1047{
1048 struct mlx5_core_dev *dev = filp->private_data;
1049 struct mlx5_cmd_debug *dbg = &dev->cmd.dbg;
1050 char outlen[8];
1051 int err;
1052
1053 if (*pos)
1054 return 0;
1055
1056 err = snprintf(outlen, sizeof(outlen), "%d", dbg->outlen);
1057 if (err < 0)
1058 return err;
1059
1060 if (copy_to_user(buf, &outlen, err))
Dan Carpenter5e631a02013-07-10 13:58:59 +03001061 return -EFAULT;
Eli Cohene126ba92013-07-07 17:25:49 +03001062
1063 *pos += err;
1064
1065 return err;
1066}
1067
1068static ssize_t outlen_write(struct file *filp, const char __user *buf,
1069 size_t count, loff_t *pos)
1070{
1071 struct mlx5_core_dev *dev = filp->private_data;
1072 struct mlx5_cmd_debug *dbg = &dev->cmd.dbg;
1073 char outlen_str[8];
1074 int outlen;
1075 void *ptr;
1076 int err;
1077
1078 if (*pos != 0 || count > 6)
1079 return -EINVAL;
1080
1081 kfree(dbg->out_msg);
1082 dbg->out_msg = NULL;
1083 dbg->outlen = 0;
1084
1085 if (copy_from_user(outlen_str, buf, count))
Dan Carpenter5e631a02013-07-10 13:58:59 +03001086 return -EFAULT;
Eli Cohene126ba92013-07-07 17:25:49 +03001087
1088 outlen_str[7] = 0;
1089
1090 err = sscanf(outlen_str, "%d", &outlen);
1091 if (err < 0)
1092 return err;
1093
1094 ptr = kzalloc(outlen, GFP_KERNEL);
1095 if (!ptr)
1096 return -ENOMEM;
1097
1098 dbg->out_msg = ptr;
1099 dbg->outlen = outlen;
1100
1101 *pos = count;
1102
1103 return count;
1104}
1105
1106static const struct file_operations olfops = {
1107 .owner = THIS_MODULE,
1108 .open = simple_open,
1109 .write = outlen_write,
1110 .read = outlen_read,
1111};
1112
1113static void set_wqname(struct mlx5_core_dev *dev)
1114{
1115 struct mlx5_cmd *cmd = &dev->cmd;
1116
1117 snprintf(cmd->wq_name, sizeof(cmd->wq_name), "mlx5_cmd_%s",
1118 dev_name(&dev->pdev->dev));
1119}
1120
1121static void clean_debug_files(struct mlx5_core_dev *dev)
1122{
1123 struct mlx5_cmd_debug *dbg = &dev->cmd.dbg;
1124
1125 if (!mlx5_debugfs_root)
1126 return;
1127
1128 mlx5_cmdif_debugfs_cleanup(dev);
1129 debugfs_remove_recursive(dbg->dbg_root);
1130}
1131
1132static int create_debugfs_files(struct mlx5_core_dev *dev)
1133{
1134 struct mlx5_cmd_debug *dbg = &dev->cmd.dbg;
1135 int err = -ENOMEM;
1136
1137 if (!mlx5_debugfs_root)
1138 return 0;
1139
1140 dbg->dbg_root = debugfs_create_dir("cmd", dev->priv.dbg_root);
1141 if (!dbg->dbg_root)
1142 return err;
1143
1144 dbg->dbg_in = debugfs_create_file("in", 0400, dbg->dbg_root,
1145 dev, &dfops);
1146 if (!dbg->dbg_in)
1147 goto err_dbg;
1148
1149 dbg->dbg_out = debugfs_create_file("out", 0200, dbg->dbg_root,
1150 dev, &dfops);
1151 if (!dbg->dbg_out)
1152 goto err_dbg;
1153
1154 dbg->dbg_outlen = debugfs_create_file("out_len", 0600, dbg->dbg_root,
1155 dev, &olfops);
1156 if (!dbg->dbg_outlen)
1157 goto err_dbg;
1158
1159 dbg->dbg_status = debugfs_create_u8("status", 0600, dbg->dbg_root,
1160 &dbg->status);
1161 if (!dbg->dbg_status)
1162 goto err_dbg;
1163
1164 dbg->dbg_run = debugfs_create_file("run", 0200, dbg->dbg_root, dev, &fops);
1165 if (!dbg->dbg_run)
1166 goto err_dbg;
1167
1168 mlx5_cmdif_debugfs_init(dev);
1169
1170 return 0;
1171
1172err_dbg:
1173 clean_debug_files(dev);
1174 return err;
1175}
1176
1177void mlx5_cmd_use_events(struct mlx5_core_dev *dev)
1178{
1179 struct mlx5_cmd *cmd = &dev->cmd;
1180 int i;
1181
1182 for (i = 0; i < cmd->max_reg_cmds; i++)
1183 down(&cmd->sem);
1184
1185 down(&cmd->pages_sem);
1186
1187 flush_workqueue(cmd->wq);
1188
1189 cmd->mode = CMD_MODE_EVENTS;
1190
1191 up(&cmd->pages_sem);
1192 for (i = 0; i < cmd->max_reg_cmds; i++)
1193 up(&cmd->sem);
1194}
1195
1196void mlx5_cmd_use_polling(struct mlx5_core_dev *dev)
1197{
1198 struct mlx5_cmd *cmd = &dev->cmd;
1199 int i;
1200
1201 for (i = 0; i < cmd->max_reg_cmds; i++)
1202 down(&cmd->sem);
1203
1204 down(&cmd->pages_sem);
1205
1206 flush_workqueue(cmd->wq);
1207 cmd->mode = CMD_MODE_POLLING;
1208
1209 up(&cmd->pages_sem);
1210 for (i = 0; i < cmd->max_reg_cmds; i++)
1211 up(&cmd->sem);
1212}
1213
Eli Cohen746b5582013-10-23 09:53:14 +03001214static void free_msg(struct mlx5_core_dev *dev, struct mlx5_cmd_msg *msg)
1215{
1216 unsigned long flags;
1217
1218 if (msg->cache) {
1219 spin_lock_irqsave(&msg->cache->lock, flags);
1220 list_add_tail(&msg->list, &msg->cache->head);
1221 spin_unlock_irqrestore(&msg->cache->lock, flags);
1222 } else {
1223 mlx5_free_cmd_msg(dev, msg);
1224 }
1225}
1226
Eli Cohen020446e2015-10-08 17:13:58 +03001227void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec)
Eli Cohene126ba92013-07-07 17:25:49 +03001228{
1229 struct mlx5_cmd *cmd = &dev->cmd;
1230 struct mlx5_cmd_work_ent *ent;
1231 mlx5_cmd_cbk_t callback;
1232 void *context;
1233 int err;
1234 int i;
Eli Cohen746b5582013-10-23 09:53:14 +03001235 s64 ds;
1236 struct mlx5_cmd_stats *stats;
1237 unsigned long flags;
Eli Cohen020446e2015-10-08 17:13:58 +03001238 unsigned long vector;
Eli Cohene126ba92013-07-07 17:25:49 +03001239
Eli Cohen020446e2015-10-08 17:13:58 +03001240 /* there can be at most 32 command queues */
1241 vector = vec & 0xffffffff;
Eli Cohene126ba92013-07-07 17:25:49 +03001242 for (i = 0; i < (1 << cmd->log_sz); i++) {
1243 if (test_bit(i, &vector)) {
Dan Carpenter11940c82013-07-22 11:02:01 +03001244 struct semaphore *sem;
1245
Eli Cohene126ba92013-07-07 17:25:49 +03001246 ent = cmd->ent_arr[i];
Dan Carpenter11940c82013-07-22 11:02:01 +03001247 if (ent->page_queue)
1248 sem = &cmd->pages_sem;
1249 else
1250 sem = &cmd->sem;
Thomas Gleixner14a70042014-07-16 21:04:44 +00001251 ent->ts2 = ktime_get_ns();
Eli Cohene126ba92013-07-07 17:25:49 +03001252 memcpy(ent->out->first.data, ent->lay->out, sizeof(ent->lay->out));
1253 dump_command(dev, ent, 0);
1254 if (!ent->ret) {
1255 if (!cmd->checksum_disabled)
1256 ent->ret = verify_signature(ent);
1257 else
1258 ent->ret = 0;
Eli Cohen020446e2015-10-08 17:13:58 +03001259 if (vec & MLX5_TRIGGERED_CMD_COMP)
1260 ent->status = MLX5_DRIVER_STATUS_ABORTED;
1261 else
1262 ent->status = ent->lay->status_own >> 1;
1263
Eli Cohene126ba92013-07-07 17:25:49 +03001264 mlx5_core_dbg(dev, "command completed. ret 0x%x, delivery status %s(0x%x)\n",
1265 ent->ret, deliv_status_to_str(ent->status), ent->status);
1266 }
1267 free_ent(cmd, ent->idx);
Eli Cohen020446e2015-10-08 17:13:58 +03001268
Eli Cohene126ba92013-07-07 17:25:49 +03001269 if (ent->callback) {
Thomas Gleixner14a70042014-07-16 21:04:44 +00001270 ds = ent->ts2 - ent->ts1;
Eli Cohen746b5582013-10-23 09:53:14 +03001271 if (ent->op < ARRAY_SIZE(cmd->stats)) {
1272 stats = &cmd->stats[ent->op];
1273 spin_lock_irqsave(&stats->lock, flags);
1274 stats->sum += ds;
1275 ++stats->n;
1276 spin_unlock_irqrestore(&stats->lock, flags);
1277 }
1278
Eli Cohene126ba92013-07-07 17:25:49 +03001279 callback = ent->callback;
1280 context = ent->context;
1281 err = ent->ret;
Eli Cohen746b5582013-10-23 09:53:14 +03001282 if (!err)
1283 err = mlx5_copy_from_msg(ent->uout,
1284 ent->out,
1285 ent->uout_size);
1286
1287 mlx5_free_cmd_msg(dev, ent->out);
1288 free_msg(dev, ent->in);
1289
Eli Cohenbe875442015-09-25 10:49:12 +03001290 err = err ? err : ent->status;
Eli Cohene126ba92013-07-07 17:25:49 +03001291 free_cmd(ent);
1292 callback(err, context);
1293 } else {
1294 complete(&ent->done);
1295 }
Dan Carpenter11940c82013-07-22 11:02:01 +03001296 up(sem);
Eli Cohene126ba92013-07-07 17:25:49 +03001297 }
1298 }
1299}
1300EXPORT_SYMBOL(mlx5_cmd_comp_handler);
1301
1302static int status_to_err(u8 status)
1303{
1304 return status ? -1 : 0; /* TBD more meaningful codes */
1305}
1306
Eli Cohen746b5582013-10-23 09:53:14 +03001307static struct mlx5_cmd_msg *alloc_msg(struct mlx5_core_dev *dev, int in_size,
1308 gfp_t gfp)
Eli Cohene126ba92013-07-07 17:25:49 +03001309{
1310 struct mlx5_cmd_msg *msg = ERR_PTR(-ENOMEM);
1311 struct mlx5_cmd *cmd = &dev->cmd;
1312 struct cache_ent *ent = NULL;
1313
1314 if (in_size > MED_LIST_SIZE && in_size <= LONG_LIST_SIZE)
1315 ent = &cmd->cache.large;
1316 else if (in_size > 16 && in_size <= MED_LIST_SIZE)
1317 ent = &cmd->cache.med;
1318
1319 if (ent) {
Eli Cohen746b5582013-10-23 09:53:14 +03001320 spin_lock_irq(&ent->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001321 if (!list_empty(&ent->head)) {
1322 msg = list_entry(ent->head.next, typeof(*msg), list);
1323 /* For cached lists, we must explicitly state what is
1324 * the real size
1325 */
1326 msg->len = in_size;
1327 list_del(&msg->list);
1328 }
Eli Cohen746b5582013-10-23 09:53:14 +03001329 spin_unlock_irq(&ent->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001330 }
1331
1332 if (IS_ERR(msg))
Eli Cohen746b5582013-10-23 09:53:14 +03001333 msg = mlx5_alloc_cmd_msg(dev, gfp, in_size);
Eli Cohene126ba92013-07-07 17:25:49 +03001334
1335 return msg;
1336}
1337
Majd Dibbiny89d44f02015-10-14 17:43:46 +03001338static u16 opcode_from_in(struct mlx5_inbox_hdr *in)
1339{
1340 return be16_to_cpu(in->opcode);
1341}
1342
Eli Cohene126ba92013-07-07 17:25:49 +03001343static int is_manage_pages(struct mlx5_inbox_hdr *in)
1344{
1345 return be16_to_cpu(in->opcode) == MLX5_CMD_OP_MANAGE_PAGES;
1346}
1347
Eli Cohen746b5582013-10-23 09:53:14 +03001348static int cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
1349 int out_size, mlx5_cmd_cbk_t callback, void *context)
Eli Cohene126ba92013-07-07 17:25:49 +03001350{
1351 struct mlx5_cmd_msg *inb;
1352 struct mlx5_cmd_msg *outb;
1353 int pages_queue;
Eli Cohen746b5582013-10-23 09:53:14 +03001354 gfp_t gfp;
Eli Cohene126ba92013-07-07 17:25:49 +03001355 int err;
1356 u8 status = 0;
Majd Dibbiny89d44f02015-10-14 17:43:46 +03001357 u32 drv_synd;
1358
1359 if (pci_channel_offline(dev->pdev) ||
1360 dev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
1361 err = mlx5_internal_err_ret_value(dev, opcode_from_in(in), &drv_synd, &status);
1362 *get_synd_ptr(out) = cpu_to_be32(drv_synd);
1363 *get_status_ptr(out) = status;
1364 return err;
1365 }
Eli Cohene126ba92013-07-07 17:25:49 +03001366
1367 pages_queue = is_manage_pages(in);
Eli Cohen746b5582013-10-23 09:53:14 +03001368 gfp = callback ? GFP_ATOMIC : GFP_KERNEL;
Eli Cohene126ba92013-07-07 17:25:49 +03001369
Eli Cohen746b5582013-10-23 09:53:14 +03001370 inb = alloc_msg(dev, in_size, gfp);
Eli Cohene126ba92013-07-07 17:25:49 +03001371 if (IS_ERR(inb)) {
1372 err = PTR_ERR(inb);
1373 return err;
1374 }
1375
1376 err = mlx5_copy_to_msg(inb, in, in_size);
1377 if (err) {
1378 mlx5_core_warn(dev, "err %d\n", err);
1379 goto out_in;
1380 }
1381
Eli Cohen746b5582013-10-23 09:53:14 +03001382 outb = mlx5_alloc_cmd_msg(dev, gfp, out_size);
Eli Cohene126ba92013-07-07 17:25:49 +03001383 if (IS_ERR(outb)) {
1384 err = PTR_ERR(outb);
1385 goto out_in;
1386 }
1387
Eli Cohen746b5582013-10-23 09:53:14 +03001388 err = mlx5_cmd_invoke(dev, inb, outb, out, out_size, callback, context,
1389 pages_queue, &status);
Eli Cohene126ba92013-07-07 17:25:49 +03001390 if (err)
1391 goto out_out;
1392
1393 mlx5_core_dbg(dev, "err %d, status %d\n", err, status);
1394 if (status) {
1395 err = status_to_err(status);
1396 goto out_out;
1397 }
1398
Eli Cohen05e4ecd2015-04-02 17:07:26 +03001399 if (!callback)
1400 err = mlx5_copy_from_msg(out, outb, out_size);
Eli Cohene126ba92013-07-07 17:25:49 +03001401
1402out_out:
Eli Cohen746b5582013-10-23 09:53:14 +03001403 if (!callback)
1404 mlx5_free_cmd_msg(dev, outb);
Eli Cohene126ba92013-07-07 17:25:49 +03001405
1406out_in:
Eli Cohen746b5582013-10-23 09:53:14 +03001407 if (!callback)
1408 free_msg(dev, inb);
Eli Cohene126ba92013-07-07 17:25:49 +03001409 return err;
1410}
Eli Cohen746b5582013-10-23 09:53:14 +03001411
1412int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
1413 int out_size)
1414{
1415 return cmd_exec(dev, in, in_size, out, out_size, NULL, NULL);
1416}
Eli Cohene126ba92013-07-07 17:25:49 +03001417EXPORT_SYMBOL(mlx5_cmd_exec);
1418
Eli Cohen746b5582013-10-23 09:53:14 +03001419int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
1420 void *out, int out_size, mlx5_cmd_cbk_t callback,
1421 void *context)
1422{
1423 return cmd_exec(dev, in, in_size, out, out_size, callback, context);
1424}
1425EXPORT_SYMBOL(mlx5_cmd_exec_cb);
1426
Eli Cohene126ba92013-07-07 17:25:49 +03001427static void destroy_msg_cache(struct mlx5_core_dev *dev)
1428{
1429 struct mlx5_cmd *cmd = &dev->cmd;
1430 struct mlx5_cmd_msg *msg;
1431 struct mlx5_cmd_msg *n;
1432
1433 list_for_each_entry_safe(msg, n, &cmd->cache.large.head, list) {
1434 list_del(&msg->list);
1435 mlx5_free_cmd_msg(dev, msg);
1436 }
1437
1438 list_for_each_entry_safe(msg, n, &cmd->cache.med.head, list) {
1439 list_del(&msg->list);
1440 mlx5_free_cmd_msg(dev, msg);
1441 }
1442}
1443
1444static int create_msg_cache(struct mlx5_core_dev *dev)
1445{
1446 struct mlx5_cmd *cmd = &dev->cmd;
1447 struct mlx5_cmd_msg *msg;
1448 int err;
1449 int i;
1450
1451 spin_lock_init(&cmd->cache.large.lock);
1452 INIT_LIST_HEAD(&cmd->cache.large.head);
1453 spin_lock_init(&cmd->cache.med.lock);
1454 INIT_LIST_HEAD(&cmd->cache.med.head);
1455
1456 for (i = 0; i < NUM_LONG_LISTS; i++) {
1457 msg = mlx5_alloc_cmd_msg(dev, GFP_KERNEL, LONG_LIST_SIZE);
1458 if (IS_ERR(msg)) {
1459 err = PTR_ERR(msg);
1460 goto ex_err;
1461 }
1462 msg->cache = &cmd->cache.large;
1463 list_add_tail(&msg->list, &cmd->cache.large.head);
1464 }
1465
1466 for (i = 0; i < NUM_MED_LISTS; i++) {
1467 msg = mlx5_alloc_cmd_msg(dev, GFP_KERNEL, MED_LIST_SIZE);
1468 if (IS_ERR(msg)) {
1469 err = PTR_ERR(msg);
1470 goto ex_err;
1471 }
1472 msg->cache = &cmd->cache.med;
1473 list_add_tail(&msg->list, &cmd->cache.med.head);
1474 }
1475
1476 return 0;
1477
1478ex_err:
1479 destroy_msg_cache(dev);
1480 return err;
1481}
1482
Eli Cohen64599cc2015-04-02 17:07:25 +03001483static int alloc_cmd_page(struct mlx5_core_dev *dev, struct mlx5_cmd *cmd)
1484{
1485 struct device *ddev = &dev->pdev->dev;
1486
1487 cmd->cmd_alloc_buf = dma_zalloc_coherent(ddev, MLX5_ADAPTER_PAGE_SIZE,
1488 &cmd->alloc_dma, GFP_KERNEL);
1489 if (!cmd->cmd_alloc_buf)
1490 return -ENOMEM;
1491
1492 /* make sure it is aligned to 4K */
1493 if (!((uintptr_t)cmd->cmd_alloc_buf & (MLX5_ADAPTER_PAGE_SIZE - 1))) {
1494 cmd->cmd_buf = cmd->cmd_alloc_buf;
1495 cmd->dma = cmd->alloc_dma;
1496 cmd->alloc_size = MLX5_ADAPTER_PAGE_SIZE;
1497 return 0;
1498 }
1499
1500 dma_free_coherent(ddev, MLX5_ADAPTER_PAGE_SIZE, cmd->cmd_alloc_buf,
1501 cmd->alloc_dma);
1502 cmd->cmd_alloc_buf = dma_zalloc_coherent(ddev,
1503 2 * MLX5_ADAPTER_PAGE_SIZE - 1,
1504 &cmd->alloc_dma, GFP_KERNEL);
1505 if (!cmd->cmd_alloc_buf)
1506 return -ENOMEM;
1507
1508 cmd->cmd_buf = PTR_ALIGN(cmd->cmd_alloc_buf, MLX5_ADAPTER_PAGE_SIZE);
1509 cmd->dma = ALIGN(cmd->alloc_dma, MLX5_ADAPTER_PAGE_SIZE);
1510 cmd->alloc_size = 2 * MLX5_ADAPTER_PAGE_SIZE - 1;
1511 return 0;
1512}
1513
1514static void free_cmd_page(struct mlx5_core_dev *dev, struct mlx5_cmd *cmd)
1515{
1516 struct device *ddev = &dev->pdev->dev;
1517
1518 dma_free_coherent(ddev, cmd->alloc_size, cmd->cmd_alloc_buf,
1519 cmd->alloc_dma);
1520}
1521
Eli Cohene126ba92013-07-07 17:25:49 +03001522int mlx5_cmd_init(struct mlx5_core_dev *dev)
1523{
1524 int size = sizeof(struct mlx5_cmd_prot_block);
1525 int align = roundup_pow_of_two(size);
1526 struct mlx5_cmd *cmd = &dev->cmd;
1527 u32 cmd_h, cmd_l;
1528 u16 cmd_if_rev;
1529 int err;
1530 int i;
1531
Majd Dibbinya31208b2015-09-25 10:49:14 +03001532 memset(cmd, 0, sizeof(*cmd));
Eli Cohene126ba92013-07-07 17:25:49 +03001533 cmd_if_rev = cmdif_rev(dev);
1534 if (cmd_if_rev != CMD_IF_REV) {
1535 dev_err(&dev->pdev->dev,
1536 "Driver cmdif rev(%d) differs from firmware's(%d)\n",
1537 CMD_IF_REV, cmd_if_rev);
1538 return -EINVAL;
1539 }
1540
1541 cmd->pool = pci_pool_create("mlx5_cmd", dev->pdev, size, align, 0);
1542 if (!cmd->pool)
1543 return -ENOMEM;
1544
Eli Cohen64599cc2015-04-02 17:07:25 +03001545 err = alloc_cmd_page(dev, cmd);
1546 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +03001547 goto err_free_pool;
Eli Cohene126ba92013-07-07 17:25:49 +03001548
1549 cmd_l = ioread32be(&dev->iseg->cmdq_addr_l_sz) & 0xff;
1550 cmd->log_sz = cmd_l >> 4 & 0xf;
1551 cmd->log_stride = cmd_l & 0xf;
1552 if (1 << cmd->log_sz > MLX5_MAX_COMMANDS) {
1553 dev_err(&dev->pdev->dev, "firmware reports too many outstanding commands %d\n",
1554 1 << cmd->log_sz);
1555 err = -EINVAL;
Eli Cohen64599cc2015-04-02 17:07:25 +03001556 goto err_free_page;
Eli Cohene126ba92013-07-07 17:25:49 +03001557 }
1558
Eli Cohen2d446d12014-12-02 12:26:13 +02001559 if (cmd->log_sz + cmd->log_stride > MLX5_ADAPTER_PAGE_SHIFT) {
Eli Cohene126ba92013-07-07 17:25:49 +03001560 dev_err(&dev->pdev->dev, "command queue size overflow\n");
1561 err = -EINVAL;
Eli Cohen64599cc2015-04-02 17:07:25 +03001562 goto err_free_page;
Eli Cohene126ba92013-07-07 17:25:49 +03001563 }
1564
Eli Cohenc1868b82013-09-11 16:35:25 +03001565 cmd->checksum_disabled = 1;
Eli Cohene126ba92013-07-07 17:25:49 +03001566 cmd->max_reg_cmds = (1 << cmd->log_sz) - 1;
1567 cmd->bitmask = (1 << cmd->max_reg_cmds) - 1;
1568
1569 cmd->cmdif_rev = ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
1570 if (cmd->cmdif_rev > CMD_IF_REV) {
1571 dev_err(&dev->pdev->dev, "driver does not support command interface version. driver %d, firmware %d\n",
1572 CMD_IF_REV, cmd->cmdif_rev);
1573 err = -ENOTSUPP;
Eli Cohen64599cc2015-04-02 17:07:25 +03001574 goto err_free_page;
Eli Cohene126ba92013-07-07 17:25:49 +03001575 }
1576
1577 spin_lock_init(&cmd->alloc_lock);
1578 spin_lock_init(&cmd->token_lock);
1579 for (i = 0; i < ARRAY_SIZE(cmd->stats); i++)
1580 spin_lock_init(&cmd->stats[i].lock);
1581
1582 sema_init(&cmd->sem, cmd->max_reg_cmds);
1583 sema_init(&cmd->pages_sem, 1);
1584
1585 cmd_h = (u32)((u64)(cmd->dma) >> 32);
1586 cmd_l = (u32)(cmd->dma);
1587 if (cmd_l & 0xfff) {
1588 dev_err(&dev->pdev->dev, "invalid command queue address\n");
1589 err = -ENOMEM;
Eli Cohen64599cc2015-04-02 17:07:25 +03001590 goto err_free_page;
Eli Cohene126ba92013-07-07 17:25:49 +03001591 }
1592
1593 iowrite32be(cmd_h, &dev->iseg->cmdq_addr_h);
1594 iowrite32be(cmd_l, &dev->iseg->cmdq_addr_l_sz);
1595
1596 /* Make sure firmware sees the complete address before we proceed */
1597 wmb();
1598
1599 mlx5_core_dbg(dev, "descriptor at dma 0x%llx\n", (unsigned long long)(cmd->dma));
1600
1601 cmd->mode = CMD_MODE_POLLING;
1602
1603 err = create_msg_cache(dev);
1604 if (err) {
1605 dev_err(&dev->pdev->dev, "failed to create command cache\n");
Eli Cohen64599cc2015-04-02 17:07:25 +03001606 goto err_free_page;
Eli Cohene126ba92013-07-07 17:25:49 +03001607 }
1608
1609 set_wqname(dev);
1610 cmd->wq = create_singlethread_workqueue(cmd->wq_name);
1611 if (!cmd->wq) {
1612 dev_err(&dev->pdev->dev, "failed to create command workqueue\n");
1613 err = -ENOMEM;
1614 goto err_cache;
1615 }
1616
1617 err = create_debugfs_files(dev);
1618 if (err) {
1619 err = -ENOMEM;
1620 goto err_wq;
1621 }
1622
1623 return 0;
1624
1625err_wq:
1626 destroy_workqueue(cmd->wq);
1627
1628err_cache:
1629 destroy_msg_cache(dev);
1630
Eli Cohen64599cc2015-04-02 17:07:25 +03001631err_free_page:
1632 free_cmd_page(dev, cmd);
Eli Cohene126ba92013-07-07 17:25:49 +03001633
1634err_free_pool:
1635 pci_pool_destroy(cmd->pool);
1636
1637 return err;
1638}
1639EXPORT_SYMBOL(mlx5_cmd_init);
1640
1641void mlx5_cmd_cleanup(struct mlx5_core_dev *dev)
1642{
1643 struct mlx5_cmd *cmd = &dev->cmd;
1644
1645 clean_debug_files(dev);
1646 destroy_workqueue(cmd->wq);
1647 destroy_msg_cache(dev);
Eli Cohen64599cc2015-04-02 17:07:25 +03001648 free_cmd_page(dev, cmd);
Eli Cohene126ba92013-07-07 17:25:49 +03001649 pci_pool_destroy(cmd->pool);
1650}
1651EXPORT_SYMBOL(mlx5_cmd_cleanup);
1652
1653static const char *cmd_status_str(u8 status)
1654{
1655 switch (status) {
1656 case MLX5_CMD_STAT_OK:
1657 return "OK";
1658 case MLX5_CMD_STAT_INT_ERR:
1659 return "internal error";
1660 case MLX5_CMD_STAT_BAD_OP_ERR:
1661 return "bad operation";
1662 case MLX5_CMD_STAT_BAD_PARAM_ERR:
1663 return "bad parameter";
1664 case MLX5_CMD_STAT_BAD_SYS_STATE_ERR:
1665 return "bad system state";
1666 case MLX5_CMD_STAT_BAD_RES_ERR:
1667 return "bad resource";
1668 case MLX5_CMD_STAT_RES_BUSY:
1669 return "resource busy";
1670 case MLX5_CMD_STAT_LIM_ERR:
1671 return "limits exceeded";
1672 case MLX5_CMD_STAT_BAD_RES_STATE_ERR:
1673 return "bad resource state";
1674 case MLX5_CMD_STAT_IX_ERR:
1675 return "bad index";
1676 case MLX5_CMD_STAT_NO_RES_ERR:
1677 return "no resources";
1678 case MLX5_CMD_STAT_BAD_INP_LEN_ERR:
1679 return "bad input length";
1680 case MLX5_CMD_STAT_BAD_OUTP_LEN_ERR:
1681 return "bad output length";
1682 case MLX5_CMD_STAT_BAD_QP_STATE_ERR:
1683 return "bad QP state";
1684 case MLX5_CMD_STAT_BAD_PKT_ERR:
1685 return "bad packet (discarded)";
1686 case MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR:
1687 return "bad size too many outstanding CQEs";
1688 default:
1689 return "unknown status";
1690 }
1691}
1692
Eli Cohenc7a08ac2014-10-02 12:19:42 +03001693static int cmd_status_to_err(u8 status)
Eli Cohene126ba92013-07-07 17:25:49 +03001694{
Eli Cohenc7a08ac2014-10-02 12:19:42 +03001695 switch (status) {
Eli Cohene126ba92013-07-07 17:25:49 +03001696 case MLX5_CMD_STAT_OK: return 0;
1697 case MLX5_CMD_STAT_INT_ERR: return -EIO;
1698 case MLX5_CMD_STAT_BAD_OP_ERR: return -EINVAL;
1699 case MLX5_CMD_STAT_BAD_PARAM_ERR: return -EINVAL;
1700 case MLX5_CMD_STAT_BAD_SYS_STATE_ERR: return -EIO;
1701 case MLX5_CMD_STAT_BAD_RES_ERR: return -EINVAL;
1702 case MLX5_CMD_STAT_RES_BUSY: return -EBUSY;
Eli Cohen9c865132013-09-11 16:35:33 +03001703 case MLX5_CMD_STAT_LIM_ERR: return -ENOMEM;
Eli Cohene126ba92013-07-07 17:25:49 +03001704 case MLX5_CMD_STAT_BAD_RES_STATE_ERR: return -EINVAL;
1705 case MLX5_CMD_STAT_IX_ERR: return -EINVAL;
1706 case MLX5_CMD_STAT_NO_RES_ERR: return -EAGAIN;
1707 case MLX5_CMD_STAT_BAD_INP_LEN_ERR: return -EIO;
1708 case MLX5_CMD_STAT_BAD_OUTP_LEN_ERR: return -EIO;
1709 case MLX5_CMD_STAT_BAD_QP_STATE_ERR: return -EINVAL;
1710 case MLX5_CMD_STAT_BAD_PKT_ERR: return -EINVAL;
1711 case MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR: return -EINVAL;
1712 default: return -EIO;
1713 }
1714}
Eli Cohenc7a08ac2014-10-02 12:19:42 +03001715
1716/* this will be available till all the commands use set/get macros */
1717int mlx5_cmd_status_to_err(struct mlx5_outbox_hdr *hdr)
1718{
1719 if (!hdr->status)
1720 return 0;
1721
1722 pr_warn("command failed, status %s(0x%x), syndrome 0x%x\n",
1723 cmd_status_str(hdr->status), hdr->status,
1724 be32_to_cpu(hdr->syndrome));
1725
1726 return cmd_status_to_err(hdr->status);
1727}
Eli Cohenb7755162014-10-02 12:19:44 +03001728
1729int mlx5_cmd_status_to_err_v2(void *ptr)
1730{
1731 u32 syndrome;
1732 u8 status;
1733
1734 status = be32_to_cpu(*(__be32 *)ptr) >> 24;
1735 if (!status)
1736 return 0;
1737
1738 syndrome = be32_to_cpu(*(__be32 *)(ptr + 4));
1739
1740 pr_warn("command failed, status %s(0x%x), syndrome 0x%x\n",
1741 cmd_status_str(status), status, syndrome);
1742
1743 return cmd_status_to_err(status);
1744}