blob: c81224ff2dca988b69eaf54296713aad225f6935 [file] [log] [blame]
Miguel Gaioead6db082010-10-27 15:33:18 -07001/*
2 * 74Hx164 - Generic serial-in/parallel-out 8-bits shift register GPIO driver
3 *
4 * Copyright (C) 2010 Gabor Juhos <juhosg@openwrt.org>
5 * Copyright (C) 2010 Miguel Gaio <miguel.gaio@efixo.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/init.h>
13#include <linux/mutex.h>
14#include <linux/spi/spi.h>
Miguel Gaioead6db082010-10-27 15:33:18 -070015#include <linux/gpio.h>
Maxime Ripard20bc4d52012-09-10 22:35:39 +020016#include <linux/of_gpio.h>
Miguel Gaioead6db082010-10-27 15:33:18 -070017#include <linux/slab.h>
Paul Gortmakerbb207ef2011-07-03 13:38:09 -040018#include <linux/module.h>
Miguel Gaioead6db082010-10-27 15:33:18 -070019
Maxime Ripard20bc4d52012-09-10 22:35:39 +020020#define GEN_74X164_NUMBER_GPIOS 8
21
Miguel Gaioead6db082010-10-27 15:33:18 -070022struct gen_74x164_chip {
Miguel Gaioead6db082010-10-27 15:33:18 -070023 struct gpio_chip gpio_chip;
24 struct mutex lock;
Maxime Ripard20bc4d52012-09-10 22:35:39 +020025 u32 registers;
Geert Uytterhoeven902e7e62015-11-30 15:35:26 +010026 /*
27 * Since the registers are chained, every byte sent will make
28 * the previous byte shift to the next register in the
29 * chain. Thus, the first byte sent will end up in the last
30 * register at the end of the transfer. So, to have a logical
31 * numbering, store the bytes in reverse order.
32 */
Geert Uytterhoeven410f4572015-11-30 15:35:25 +010033 u8 buffer[0];
Miguel Gaioead6db082010-10-27 15:33:18 -070034};
35
Miguel Gaioead6db082010-10-27 15:33:18 -070036static int __gen_74x164_write_config(struct gen_74x164_chip *chip)
37{
Geert Uytterhoeven902e7e62015-11-30 15:35:26 +010038 struct spi_transfer xfer = {
39 .tx_buf = chip->buffer,
40 .len = chip->registers,
41 };
Maxime Ripard20bc4d52012-09-10 22:35:39 +020042
Geert Uytterhoeven902e7e62015-11-30 15:35:26 +010043 return spi_sync_transfer(to_spi_device(chip->gpio_chip.parent),
44 &xfer, 1);
Miguel Gaioead6db082010-10-27 15:33:18 -070045}
46
Miguel Gaioead6db082010-10-27 15:33:18 -070047static int gen_74x164_get_value(struct gpio_chip *gc, unsigned offset)
48{
Linus Walleijb2afc6f2015-12-03 18:20:29 +010049 struct gen_74x164_chip *chip = gpiochip_get_data(gc);
Geert Uytterhoeven902e7e62015-11-30 15:35:26 +010050 u8 bank = chip->registers - 1 - offset / 8;
Maxime Ripard20bc4d52012-09-10 22:35:39 +020051 u8 pin = offset % 8;
Miguel Gaioead6db082010-10-27 15:33:18 -070052 int ret;
53
54 mutex_lock(&chip->lock);
Maxime Ripard20bc4d52012-09-10 22:35:39 +020055 ret = (chip->buffer[bank] >> pin) & 0x1;
Miguel Gaioead6db082010-10-27 15:33:18 -070056 mutex_unlock(&chip->lock);
57
58 return ret;
59}
60
61static void gen_74x164_set_value(struct gpio_chip *gc,
62 unsigned offset, int val)
63{
Linus Walleijb2afc6f2015-12-03 18:20:29 +010064 struct gen_74x164_chip *chip = gpiochip_get_data(gc);
Geert Uytterhoeven902e7e62015-11-30 15:35:26 +010065 u8 bank = chip->registers - 1 - offset / 8;
Maxime Ripard20bc4d52012-09-10 22:35:39 +020066 u8 pin = offset % 8;
Miguel Gaioead6db082010-10-27 15:33:18 -070067
68 mutex_lock(&chip->lock);
69 if (val)
Maxime Ripard20bc4d52012-09-10 22:35:39 +020070 chip->buffer[bank] |= (1 << pin);
Miguel Gaioead6db082010-10-27 15:33:18 -070071 else
Maxime Ripard20bc4d52012-09-10 22:35:39 +020072 chip->buffer[bank] &= ~(1 << pin);
Miguel Gaioead6db082010-10-27 15:33:18 -070073
74 __gen_74x164_write_config(chip);
75 mutex_unlock(&chip->lock);
76}
77
H Hartley Sweetena3cc68c2011-05-27 16:35:59 -070078static int gen_74x164_direction_output(struct gpio_chip *gc,
79 unsigned offset, int val)
80{
81 gen_74x164_set_value(gc, offset, val);
82 return 0;
83}
84
Bill Pemberton38363092012-11-19 13:22:34 -050085static int gen_74x164_probe(struct spi_device *spi)
Miguel Gaioead6db082010-10-27 15:33:18 -070086{
87 struct gen_74x164_chip *chip;
Geert Uytterhoeven410f4572015-11-30 15:35:25 +010088 u32 nregs;
Miguel Gaioead6db082010-10-27 15:33:18 -070089 int ret;
90
Miguel Gaioead6db082010-10-27 15:33:18 -070091 /*
92 * bits_per_word cannot be configured in platform data
93 */
94 spi->bits_per_word = 8;
95
96 ret = spi_setup(spi);
97 if (ret < 0)
98 return ret;
99
Geert Uytterhoeven410f4572015-11-30 15:35:25 +0100100 if (of_property_read_u32(spi->dev.of_node, "registers-number",
101 &nregs)) {
102 dev_err(&spi->dev,
103 "Missing registers-number property in the DT.\n");
104 return -EINVAL;
105 }
106
107 chip = devm_kzalloc(&spi->dev, sizeof(*chip) + nregs, GFP_KERNEL);
Miguel Gaioead6db082010-10-27 15:33:18 -0700108 if (!chip)
109 return -ENOMEM;
110
Jingoo Han6c0cf422013-03-15 18:17:18 +0900111 spi_set_drvdata(spi, chip);
Miguel Gaioead6db082010-10-27 15:33:18 -0700112
H Hartley Sweetena3cc68c2011-05-27 16:35:59 -0700113 chip->gpio_chip.label = spi->modalias;
114 chip->gpio_chip.direction_output = gen_74x164_direction_output;
Miguel Gaioead6db082010-10-27 15:33:18 -0700115 chip->gpio_chip.get = gen_74x164_get_value;
116 chip->gpio_chip.set = gen_74x164_set_value;
Alexander Shiyan61e73802013-12-07 14:08:22 +0400117 chip->gpio_chip.base = -1;
Maxime Ripard20bc4d52012-09-10 22:35:39 +0200118
Geert Uytterhoeven410f4572015-11-30 15:35:25 +0100119 chip->registers = nregs;
Maxime Ripard20bc4d52012-09-10 22:35:39 +0200120 chip->gpio_chip.ngpio = GEN_74X164_NUMBER_GPIOS * chip->registers;
Maxime Ripard20bc4d52012-09-10 22:35:39 +0200121
Linus Walleij9fb1f392013-12-04 14:42:46 +0100122 chip->gpio_chip.can_sleep = true;
Linus Walleij58383c72015-11-04 09:56:26 +0100123 chip->gpio_chip.parent = &spi->dev;
Miguel Gaioead6db082010-10-27 15:33:18 -0700124 chip->gpio_chip.owner = THIS_MODULE;
125
Alexander Shiyanbcc05622013-12-07 14:08:23 +0400126 mutex_init(&chip->lock);
127
Miguel Gaioead6db082010-10-27 15:33:18 -0700128 ret = __gen_74x164_write_config(chip);
129 if (ret) {
130 dev_err(&spi->dev, "Failed writing: %d\n", ret);
131 goto exit_destroy;
132 }
133
Linus Walleijb2afc6f2015-12-03 18:20:29 +0100134 ret = gpiochip_add_data(&chip->gpio_chip, chip);
Alexander Shiyanbcc05622013-12-07 14:08:23 +0400135 if (!ret)
136 return 0;
Miguel Gaioead6db082010-10-27 15:33:18 -0700137
138exit_destroy:
Miguel Gaioead6db082010-10-27 15:33:18 -0700139 mutex_destroy(&chip->lock);
Alexander Shiyanbcc05622013-12-07 14:08:23 +0400140
Miguel Gaioead6db082010-10-27 15:33:18 -0700141 return ret;
142}
143
Bill Pemberton206210c2012-11-19 13:25:50 -0500144static int gen_74x164_remove(struct spi_device *spi)
Miguel Gaioead6db082010-10-27 15:33:18 -0700145{
Alexander Shiyanbcc05622013-12-07 14:08:23 +0400146 struct gen_74x164_chip *chip = spi_get_drvdata(spi);
Miguel Gaioead6db082010-10-27 15:33:18 -0700147
abdoulaye berthe9f5132a2014-07-12 22:30:12 +0200148 gpiochip_remove(&chip->gpio_chip);
149 mutex_destroy(&chip->lock);
Miguel Gaioead6db082010-10-27 15:33:18 -0700150
abdoulaye berthe9f5132a2014-07-12 22:30:12 +0200151 return 0;
Miguel Gaioead6db082010-10-27 15:33:18 -0700152}
153
Maxime Ripard0a90a9f2012-09-07 14:18:13 +0200154static const struct of_device_id gen_74x164_dt_ids[] = {
155 { .compatible = "fairchild,74hc595" },
156 {},
157};
158MODULE_DEVICE_TABLE(of, gen_74x164_dt_ids);
159
Miguel Gaioead6db082010-10-27 15:33:18 -0700160static struct spi_driver gen_74x164_driver = {
161 .driver = {
H Hartley Sweetena3cc68c2011-05-27 16:35:59 -0700162 .name = "74x164",
Sachin Kamat187a53a2013-09-19 17:28:08 +0530163 .of_match_table = gen_74x164_dt_ids,
Miguel Gaioead6db082010-10-27 15:33:18 -0700164 },
165 .probe = gen_74x164_probe,
Bill Pemberton8283c4f2012-11-19 13:20:08 -0500166 .remove = gen_74x164_remove,
Miguel Gaioead6db082010-10-27 15:33:18 -0700167};
Maxime Ripardab3b8782012-09-05 10:40:50 +0200168module_spi_driver(gen_74x164_driver);
Miguel Gaioead6db082010-10-27 15:33:18 -0700169
170MODULE_AUTHOR("Gabor Juhos <juhosg@openwrt.org>");
171MODULE_AUTHOR("Miguel Gaio <miguel.gaio@efixo.com>");
172MODULE_DESCRIPTION("GPIO expander driver for 74X164 8-bits shift register");
173MODULE_LICENSE("GPL v2");