blob: 27269103b621110420ddb907c0bb87dace13321a [file] [log] [blame]
Chris Wilson54cf91d2010-11-25 18:00:26 +00001/*
2 * Copyright © 2008,2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Chris Wilson <chris@chris-wilson.co.uk>
26 *
27 */
28
David Howells760285e2012-10-02 18:01:07 +010029#include <drm/drmP.h>
30#include <drm/i915_drm.h>
Chris Wilson54cf91d2010-11-25 18:00:26 +000031#include "i915_drv.h"
32#include "i915_trace.h"
33#include "intel_drv.h"
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080034#include <linux/dma_remapping.h>
Chris Wilson54cf91d2010-11-25 18:00:26 +000035
Chris Wilson67731b82010-12-08 10:38:14 +000036struct eb_objects {
Chris Wilsonbcffc3f2013-01-08 10:53:15 +000037 struct list_head objects;
Chris Wilson67731b82010-12-08 10:38:14 +000038 int and;
Chris Wilsoneef90cc2013-01-08 10:53:17 +000039 union {
40 struct drm_i915_gem_object *lut[0];
41 struct hlist_head buckets[0];
42 };
Chris Wilson67731b82010-12-08 10:38:14 +000043};
44
45static struct eb_objects *
Chris Wilsoneef90cc2013-01-08 10:53:17 +000046eb_create(struct drm_i915_gem_execbuffer2 *args)
Chris Wilson67731b82010-12-08 10:38:14 +000047{
Chris Wilsoneef90cc2013-01-08 10:53:17 +000048 struct eb_objects *eb = NULL;
Chris Wilson67731b82010-12-08 10:38:14 +000049
Chris Wilsoneef90cc2013-01-08 10:53:17 +000050 if (args->flags & I915_EXEC_HANDLE_LUT) {
51 int size = args->buffer_count;
52 size *= sizeof(struct drm_i915_gem_object *);
53 size += sizeof(struct eb_objects);
54 eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
55 }
56
57 if (eb == NULL) {
58 int size = args->buffer_count;
59 int count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
60 BUILD_BUG_ON(!is_power_of_2(PAGE_SIZE / sizeof(struct hlist_head)));
61 while (count > 2*size)
62 count >>= 1;
63 eb = kzalloc(count*sizeof(struct hlist_head) +
64 sizeof(struct eb_objects),
65 GFP_TEMPORARY);
66 if (eb == NULL)
67 return eb;
68
69 eb->and = count - 1;
70 } else
71 eb->and = -args->buffer_count;
72
Chris Wilsonbcffc3f2013-01-08 10:53:15 +000073 INIT_LIST_HEAD(&eb->objects);
Chris Wilson67731b82010-12-08 10:38:14 +000074 return eb;
75}
76
77static void
78eb_reset(struct eb_objects *eb)
79{
Chris Wilsoneef90cc2013-01-08 10:53:17 +000080 if (eb->and >= 0)
81 memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
Chris Wilson67731b82010-12-08 10:38:14 +000082}
83
Chris Wilson3b96eff2013-01-08 10:53:14 +000084static int
85eb_lookup_objects(struct eb_objects *eb,
86 struct drm_i915_gem_exec_object2 *exec,
Chris Wilsoneef90cc2013-01-08 10:53:17 +000087 const struct drm_i915_gem_execbuffer2 *args,
Chris Wilsonbcffc3f2013-01-08 10:53:15 +000088 struct drm_file *file)
Chris Wilson3b96eff2013-01-08 10:53:14 +000089{
90 int i;
91
92 spin_lock(&file->table_lock);
Chris Wilsoneef90cc2013-01-08 10:53:17 +000093 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson3b96eff2013-01-08 10:53:14 +000094 struct drm_i915_gem_object *obj;
95
96 obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
97 if (obj == NULL) {
98 spin_unlock(&file->table_lock);
99 DRM_DEBUG("Invalid object handle %d at index %d\n",
100 exec[i].handle, i);
101 return -ENOENT;
102 }
103
104 if (!list_empty(&obj->exec_list)) {
105 spin_unlock(&file->table_lock);
106 DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
107 obj, exec[i].handle, i);
108 return -EINVAL;
109 }
110
111 drm_gem_object_reference(&obj->base);
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000112 list_add_tail(&obj->exec_list, &eb->objects);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000113
Chris Wilson3b96eff2013-01-08 10:53:14 +0000114 obj->exec_entry = &exec[i];
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000115 if (eb->and < 0) {
116 eb->lut[i] = obj;
117 } else {
118 uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
119 obj->exec_handle = handle;
120 hlist_add_head(&obj->exec_node,
121 &eb->buckets[handle & eb->and]);
122 }
Chris Wilson3b96eff2013-01-08 10:53:14 +0000123 }
124 spin_unlock(&file->table_lock);
125
126 return 0;
127}
128
Chris Wilson67731b82010-12-08 10:38:14 +0000129static struct drm_i915_gem_object *
130eb_get_object(struct eb_objects *eb, unsigned long handle)
131{
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000132 if (eb->and < 0) {
133 if (handle >= -eb->and)
134 return NULL;
135 return eb->lut[handle];
136 } else {
137 struct hlist_head *head;
138 struct hlist_node *node;
Chris Wilson67731b82010-12-08 10:38:14 +0000139
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000140 head = &eb->buckets[handle & eb->and];
141 hlist_for_each(node, head) {
142 struct drm_i915_gem_object *obj;
143
144 obj = hlist_entry(node, struct drm_i915_gem_object, exec_node);
145 if (obj->exec_handle == handle)
146 return obj;
147 }
148 return NULL;
Chris Wilson67731b82010-12-08 10:38:14 +0000149 }
Chris Wilson67731b82010-12-08 10:38:14 +0000150}
151
152static void
153eb_destroy(struct eb_objects *eb)
154{
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000155 while (!list_empty(&eb->objects)) {
156 struct drm_i915_gem_object *obj;
157
158 obj = list_first_entry(&eb->objects,
159 struct drm_i915_gem_object,
160 exec_list);
161 list_del_init(&obj->exec_list);
162 drm_gem_object_unreference(&obj->base);
163 }
Chris Wilson67731b82010-12-08 10:38:14 +0000164 kfree(eb);
165}
166
Chris Wilsondabdfe02012-03-26 10:10:27 +0200167static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
168{
169 return (obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
Chris Wilson504c7262012-08-23 13:12:52 +0100170 !obj->map_and_fenceable ||
Chris Wilsondabdfe02012-03-26 10:10:27 +0200171 obj->cache_level != I915_CACHE_NONE);
172}
173
Chris Wilson54cf91d2010-11-25 18:00:26 +0000174static int
175i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
Chris Wilson67731b82010-12-08 10:38:14 +0000176 struct eb_objects *eb,
Chris Wilson54cf91d2010-11-25 18:00:26 +0000177 struct drm_i915_gem_relocation_entry *reloc)
178{
179 struct drm_device *dev = obj->base.dev;
180 struct drm_gem_object *target_obj;
Daniel Vetter149c8402012-02-15 23:50:23 +0100181 struct drm_i915_gem_object *target_i915_obj;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000182 uint32_t target_offset;
183 int ret = -EINVAL;
184
Chris Wilson67731b82010-12-08 10:38:14 +0000185 /* we've already hold a reference to all valid objects */
186 target_obj = &eb_get_object(eb, reloc->target_handle)->base;
187 if (unlikely(target_obj == NULL))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000188 return -ENOENT;
189
Daniel Vetter149c8402012-02-15 23:50:23 +0100190 target_i915_obj = to_intel_bo(target_obj);
191 target_offset = target_i915_obj->gtt_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000192
Eric Anholte844b992012-07-31 15:35:01 -0700193 /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
194 * pipe_control writes because the gpu doesn't properly redirect them
195 * through the ppgtt for non_secure batchbuffers. */
196 if (unlikely(IS_GEN6(dev) &&
197 reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION &&
198 !target_i915_obj->has_global_gtt_mapping)) {
199 i915_gem_gtt_bind_object(target_i915_obj,
200 target_i915_obj->cache_level);
201 }
202
Chris Wilson54cf91d2010-11-25 18:00:26 +0000203 /* Validate that the target is in a valid r/w GPU domain */
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000204 if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
Daniel Vetterff240192012-01-31 21:08:14 +0100205 DRM_DEBUG("reloc with multiple write domains: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000206 "obj %p target %d offset %d "
207 "read %08x write %08x",
208 obj, reloc->target_handle,
209 (int) reloc->offset,
210 reloc->read_domains,
211 reloc->write_domain);
Chris Wilson67731b82010-12-08 10:38:14 +0000212 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000213 }
Daniel Vetter4ca4a252011-12-14 13:57:27 +0100214 if (unlikely((reloc->write_domain | reloc->read_domains)
215 & ~I915_GEM_GPU_DOMAINS)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100216 DRM_DEBUG("reloc with read/write non-GPU domains: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000217 "obj %p target %d offset %d "
218 "read %08x write %08x",
219 obj, reloc->target_handle,
220 (int) reloc->offset,
221 reloc->read_domains,
222 reloc->write_domain);
Chris Wilson67731b82010-12-08 10:38:14 +0000223 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000224 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000225
226 target_obj->pending_read_domains |= reloc->read_domains;
227 target_obj->pending_write_domain |= reloc->write_domain;
228
229 /* If the relocation already has the right value in it, no
230 * more work needs to be done.
231 */
232 if (target_offset == reloc->presumed_offset)
Chris Wilson67731b82010-12-08 10:38:14 +0000233 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000234
235 /* Check that the relocation address is valid... */
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000236 if (unlikely(reloc->offset > obj->base.size - 4)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100237 DRM_DEBUG("Relocation beyond object bounds: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000238 "obj %p target %d offset %d size %d.\n",
239 obj, reloc->target_handle,
240 (int) reloc->offset,
241 (int) obj->base.size);
Chris Wilson67731b82010-12-08 10:38:14 +0000242 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000243 }
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000244 if (unlikely(reloc->offset & 3)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100245 DRM_DEBUG("Relocation not 4-byte aligned: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000246 "obj %p target %d offset %d.\n",
247 obj, reloc->target_handle,
248 (int) reloc->offset);
Chris Wilson67731b82010-12-08 10:38:14 +0000249 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000250 }
251
Chris Wilsondabdfe02012-03-26 10:10:27 +0200252 /* We can't wait for rendering with pagefaults disabled */
253 if (obj->active && in_atomic())
254 return -EFAULT;
255
Chris Wilson54cf91d2010-11-25 18:00:26 +0000256 reloc->delta += target_offset;
Chris Wilsondabdfe02012-03-26 10:10:27 +0200257 if (use_cpu_reloc(obj)) {
Chris Wilson54cf91d2010-11-25 18:00:26 +0000258 uint32_t page_offset = reloc->offset & ~PAGE_MASK;
259 char *vaddr;
260
Chris Wilsondabdfe02012-03-26 10:10:27 +0200261 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
262 if (ret)
263 return ret;
264
Chris Wilson9da3da62012-06-01 15:20:22 +0100265 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
266 reloc->offset >> PAGE_SHIFT));
Chris Wilson54cf91d2010-11-25 18:00:26 +0000267 *(uint32_t *)(vaddr + page_offset) = reloc->delta;
268 kunmap_atomic(vaddr);
269 } else {
270 struct drm_i915_private *dev_priv = dev->dev_private;
271 uint32_t __iomem *reloc_entry;
272 void __iomem *reloc_page;
273
Chris Wilson7b096382012-04-14 09:55:51 +0100274 ret = i915_gem_object_set_to_gtt_domain(obj, true);
275 if (ret)
276 return ret;
277
278 ret = i915_gem_object_put_fence(obj);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000279 if (ret)
Chris Wilson67731b82010-12-08 10:38:14 +0000280 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000281
282 /* Map the page containing the relocation we're going to perform. */
283 reloc->offset += obj->gtt_offset;
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800284 reloc_page = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Chris Wilson54cf91d2010-11-25 18:00:26 +0000285 reloc->offset & PAGE_MASK);
286 reloc_entry = (uint32_t __iomem *)
287 (reloc_page + (reloc->offset & ~PAGE_MASK));
288 iowrite32(reloc->delta, reloc_entry);
289 io_mapping_unmap_atomic(reloc_page);
290 }
291
292 /* and update the user's relocation entry */
293 reloc->presumed_offset = target_offset;
294
Chris Wilson67731b82010-12-08 10:38:14 +0000295 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000296}
297
298static int
299i915_gem_execbuffer_relocate_object(struct drm_i915_gem_object *obj,
Chris Wilson6fe4f142011-01-10 17:35:37 +0000300 struct eb_objects *eb)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000301{
Chris Wilson1d83f442012-03-24 20:12:53 +0000302#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
303 struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
Chris Wilson54cf91d2010-11-25 18:00:26 +0000304 struct drm_i915_gem_relocation_entry __user *user_relocs;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000305 struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
Chris Wilson1d83f442012-03-24 20:12:53 +0000306 int remain, ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000307
308 user_relocs = (void __user *)(uintptr_t)entry->relocs_ptr;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000309
Chris Wilson1d83f442012-03-24 20:12:53 +0000310 remain = entry->relocation_count;
311 while (remain) {
312 struct drm_i915_gem_relocation_entry *r = stack_reloc;
313 int count = remain;
314 if (count > ARRAY_SIZE(stack_reloc))
315 count = ARRAY_SIZE(stack_reloc);
316 remain -= count;
317
318 if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000319 return -EFAULT;
320
Chris Wilson1d83f442012-03-24 20:12:53 +0000321 do {
322 u64 offset = r->presumed_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000323
Chris Wilson1d83f442012-03-24 20:12:53 +0000324 ret = i915_gem_execbuffer_relocate_entry(obj, eb, r);
325 if (ret)
326 return ret;
327
328 if (r->presumed_offset != offset &&
329 __copy_to_user_inatomic(&user_relocs->presumed_offset,
330 &r->presumed_offset,
331 sizeof(r->presumed_offset))) {
332 return -EFAULT;
333 }
334
335 user_relocs++;
336 r++;
337 } while (--count);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000338 }
339
340 return 0;
Chris Wilson1d83f442012-03-24 20:12:53 +0000341#undef N_RELOC
Chris Wilson54cf91d2010-11-25 18:00:26 +0000342}
343
344static int
345i915_gem_execbuffer_relocate_object_slow(struct drm_i915_gem_object *obj,
Chris Wilson67731b82010-12-08 10:38:14 +0000346 struct eb_objects *eb,
Chris Wilson54cf91d2010-11-25 18:00:26 +0000347 struct drm_i915_gem_relocation_entry *relocs)
348{
Chris Wilson6fe4f142011-01-10 17:35:37 +0000349 const struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000350 int i, ret;
351
352 for (i = 0; i < entry->relocation_count; i++) {
Chris Wilson6fe4f142011-01-10 17:35:37 +0000353 ret = i915_gem_execbuffer_relocate_entry(obj, eb, &relocs[i]);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000354 if (ret)
355 return ret;
356 }
357
358 return 0;
359}
360
361static int
362i915_gem_execbuffer_relocate(struct drm_device *dev,
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000363 struct eb_objects *eb)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000364{
Chris Wilson432e58e2010-11-25 19:32:06 +0000365 struct drm_i915_gem_object *obj;
Chris Wilsond4aeee72011-03-14 15:11:24 +0000366 int ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000367
Chris Wilsond4aeee72011-03-14 15:11:24 +0000368 /* This is the fast path and we cannot handle a pagefault whilst
369 * holding the struct mutex lest the user pass in the relocations
370 * contained within a mmaped bo. For in such a case we, the page
371 * fault handler would call i915_gem_fault() and we would try to
372 * acquire the struct mutex again. Obviously this is bad and so
373 * lockdep complains vehemently.
374 */
375 pagefault_disable();
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000376 list_for_each_entry(obj, &eb->objects, exec_list) {
Chris Wilson6fe4f142011-01-10 17:35:37 +0000377 ret = i915_gem_execbuffer_relocate_object(obj, eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000378 if (ret)
Chris Wilsond4aeee72011-03-14 15:11:24 +0000379 break;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000380 }
Chris Wilsond4aeee72011-03-14 15:11:24 +0000381 pagefault_enable();
Chris Wilson54cf91d2010-11-25 18:00:26 +0000382
Chris Wilsond4aeee72011-03-14 15:11:24 +0000383 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000384}
385
Chris Wilson7788a762012-08-24 19:18:18 +0100386#define __EXEC_OBJECT_HAS_PIN (1<<31)
387#define __EXEC_OBJECT_HAS_FENCE (1<<30)
Chris Wilson1690e1e2011-12-14 13:57:08 +0100388
389static int
Chris Wilsondabdfe02012-03-26 10:10:27 +0200390need_reloc_mappable(struct drm_i915_gem_object *obj)
391{
392 struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
393 return entry->relocation_count && !use_cpu_reloc(obj);
394}
395
396static int
Chris Wilson7788a762012-08-24 19:18:18 +0100397i915_gem_execbuffer_reserve_object(struct drm_i915_gem_object *obj,
Daniel Vettered5982e2013-01-17 22:23:36 +0100398 struct intel_ring_buffer *ring,
399 bool *need_reloc)
Chris Wilson1690e1e2011-12-14 13:57:08 +0100400{
Chris Wilson7788a762012-08-24 19:18:18 +0100401 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100402 struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
403 bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
404 bool need_fence, need_mappable;
405 int ret;
406
407 need_fence =
408 has_fenced_gpu_access &&
409 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
410 obj->tiling_mode != I915_TILING_NONE;
Chris Wilsondabdfe02012-03-26 10:10:27 +0200411 need_mappable = need_fence || need_reloc_mappable(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +0100412
Chris Wilson86a1ee22012-08-11 15:41:04 +0100413 ret = i915_gem_object_pin(obj, entry->alignment, need_mappable, false);
Chris Wilson1690e1e2011-12-14 13:57:08 +0100414 if (ret)
415 return ret;
416
Chris Wilson7788a762012-08-24 19:18:18 +0100417 entry->flags |= __EXEC_OBJECT_HAS_PIN;
418
Chris Wilson1690e1e2011-12-14 13:57:08 +0100419 if (has_fenced_gpu_access) {
420 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
Chris Wilson06d98132012-04-17 15:31:24 +0100421 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +0000422 if (ret)
Chris Wilson7788a762012-08-24 19:18:18 +0100423 return ret;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100424
Chris Wilson9a5a53b2012-03-22 15:10:00 +0000425 if (i915_gem_object_pin_fence(obj))
Chris Wilson1690e1e2011-12-14 13:57:08 +0100426 entry->flags |= __EXEC_OBJECT_HAS_FENCE;
Chris Wilson9a5a53b2012-03-22 15:10:00 +0000427
Chris Wilson7dd49062012-03-21 10:48:18 +0000428 obj->pending_fenced_gpu_access = true;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100429 }
Chris Wilson1690e1e2011-12-14 13:57:08 +0100430 }
431
Chris Wilson7788a762012-08-24 19:18:18 +0100432 /* Ensure ppgtt mapping exists if needed */
433 if (dev_priv->mm.aliasing_ppgtt && !obj->has_aliasing_ppgtt_mapping) {
434 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
435 obj, obj->cache_level);
436
437 obj->has_aliasing_ppgtt_mapping = 1;
438 }
439
Daniel Vettered5982e2013-01-17 22:23:36 +0100440 if (entry->offset != obj->gtt_offset) {
441 entry->offset = obj->gtt_offset;
442 *need_reloc = true;
443 }
444
445 if (entry->flags & EXEC_OBJECT_WRITE) {
446 obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
447 obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
448 }
449
450 if (entry->flags & EXEC_OBJECT_NEEDS_GTT &&
451 !obj->has_global_gtt_mapping)
452 i915_gem_gtt_bind_object(obj, obj->cache_level);
453
Chris Wilson1690e1e2011-12-14 13:57:08 +0100454 return 0;
Chris Wilson7788a762012-08-24 19:18:18 +0100455}
Chris Wilson1690e1e2011-12-14 13:57:08 +0100456
Chris Wilson7788a762012-08-24 19:18:18 +0100457static void
458i915_gem_execbuffer_unreserve_object(struct drm_i915_gem_object *obj)
459{
460 struct drm_i915_gem_exec_object2 *entry;
461
462 if (!obj->gtt_space)
463 return;
464
465 entry = obj->exec_entry;
466
467 if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
468 i915_gem_object_unpin_fence(obj);
469
470 if (entry->flags & __EXEC_OBJECT_HAS_PIN)
471 i915_gem_object_unpin(obj);
472
473 entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
Chris Wilson1690e1e2011-12-14 13:57:08 +0100474}
475
Chris Wilson54cf91d2010-11-25 18:00:26 +0000476static int
Chris Wilsond9e86c02010-11-10 16:40:20 +0000477i915_gem_execbuffer_reserve(struct intel_ring_buffer *ring,
Chris Wilson54cf91d2010-11-25 18:00:26 +0000478 struct drm_file *file,
Daniel Vettered5982e2013-01-17 22:23:36 +0100479 struct list_head *objects,
480 bool *need_relocs)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000481{
Chris Wilson432e58e2010-11-25 19:32:06 +0000482 struct drm_i915_gem_object *obj;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000483 struct list_head ordered_objects;
Chris Wilson7788a762012-08-24 19:18:18 +0100484 bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
485 int retry;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000486
487 INIT_LIST_HEAD(&ordered_objects);
488 while (!list_empty(objects)) {
489 struct drm_i915_gem_exec_object2 *entry;
490 bool need_fence, need_mappable;
491
492 obj = list_first_entry(objects,
493 struct drm_i915_gem_object,
494 exec_list);
495 entry = obj->exec_entry;
496
497 need_fence =
498 has_fenced_gpu_access &&
499 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
500 obj->tiling_mode != I915_TILING_NONE;
Chris Wilsondabdfe02012-03-26 10:10:27 +0200501 need_mappable = need_fence || need_reloc_mappable(obj);
Chris Wilson6fe4f142011-01-10 17:35:37 +0000502
503 if (need_mappable)
504 list_move(&obj->exec_list, &ordered_objects);
505 else
506 list_move_tail(&obj->exec_list, &ordered_objects);
Chris Wilson595dad72011-01-13 11:03:48 +0000507
Daniel Vettered5982e2013-01-17 22:23:36 +0100508 obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
Chris Wilson595dad72011-01-13 11:03:48 +0000509 obj->base.pending_write_domain = 0;
Chris Wilson016fd0c2012-07-20 12:41:07 +0100510 obj->pending_fenced_gpu_access = false;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000511 }
512 list_splice(&ordered_objects, objects);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000513
514 /* Attempt to pin all of the buffers into the GTT.
515 * This is done in 3 phases:
516 *
517 * 1a. Unbind all objects that do not match the GTT constraints for
518 * the execbuffer (fenceable, mappable, alignment etc).
519 * 1b. Increment pin count for already bound objects.
520 * 2. Bind new objects.
521 * 3. Decrement pin count.
522 *
Chris Wilson7788a762012-08-24 19:18:18 +0100523 * This avoid unnecessary unbinding of later objects in order to make
Chris Wilson54cf91d2010-11-25 18:00:26 +0000524 * room for the earlier objects *unless* we need to defragment.
525 */
526 retry = 0;
527 do {
Chris Wilson7788a762012-08-24 19:18:18 +0100528 int ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000529
530 /* Unbind any ill-fitting objects or pin. */
Chris Wilson432e58e2010-11-25 19:32:06 +0000531 list_for_each_entry(obj, objects, exec_list) {
Chris Wilson6fe4f142011-01-10 17:35:37 +0000532 struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000533 bool need_fence, need_mappable;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100534
Chris Wilson6fe4f142011-01-10 17:35:37 +0000535 if (!obj->gtt_space)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000536 continue;
537
538 need_fence =
Chris Wilson9b3826b2010-12-05 17:11:54 +0000539 has_fenced_gpu_access &&
Chris Wilson54cf91d2010-11-25 18:00:26 +0000540 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
541 obj->tiling_mode != I915_TILING_NONE;
Chris Wilsondabdfe02012-03-26 10:10:27 +0200542 need_mappable = need_fence || need_reloc_mappable(obj);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000543
544 if ((entry->alignment && obj->gtt_offset & (entry->alignment - 1)) ||
545 (need_mappable && !obj->map_and_fenceable))
546 ret = i915_gem_object_unbind(obj);
547 else
Daniel Vettered5982e2013-01-17 22:23:36 +0100548 ret = i915_gem_execbuffer_reserve_object(obj, ring, need_relocs);
Chris Wilson432e58e2010-11-25 19:32:06 +0000549 if (ret)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000550 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000551 }
552
553 /* Bind fresh objects */
Chris Wilson432e58e2010-11-25 19:32:06 +0000554 list_for_each_entry(obj, objects, exec_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +0100555 if (obj->gtt_space)
556 continue;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000557
Daniel Vettered5982e2013-01-17 22:23:36 +0100558 ret = i915_gem_execbuffer_reserve_object(obj, ring, need_relocs);
Chris Wilson7788a762012-08-24 19:18:18 +0100559 if (ret)
560 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000561 }
562
Chris Wilson7788a762012-08-24 19:18:18 +0100563err: /* Decrement pin count for bound objects */
564 list_for_each_entry(obj, objects, exec_list)
565 i915_gem_execbuffer_unreserve_object(obj);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000566
Chris Wilson6c085a72012-08-20 11:40:46 +0200567 if (ret != -ENOSPC || retry++)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000568 return ret;
569
Chris Wilson6c085a72012-08-20 11:40:46 +0200570 ret = i915_gem_evict_everything(ring->dev);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000571 if (ret)
572 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000573 } while (1);
574}
575
576static int
577i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
Daniel Vettered5982e2013-01-17 22:23:36 +0100578 struct drm_i915_gem_execbuffer2 *args,
Chris Wilson54cf91d2010-11-25 18:00:26 +0000579 struct drm_file *file,
Chris Wilsond9e86c02010-11-10 16:40:20 +0000580 struct intel_ring_buffer *ring,
Chris Wilson67731b82010-12-08 10:38:14 +0000581 struct eb_objects *eb,
Daniel Vettered5982e2013-01-17 22:23:36 +0100582 struct drm_i915_gem_exec_object2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000583{
584 struct drm_i915_gem_relocation_entry *reloc;
Chris Wilson432e58e2010-11-25 19:32:06 +0000585 struct drm_i915_gem_object *obj;
Daniel Vettered5982e2013-01-17 22:23:36 +0100586 bool need_relocs;
Chris Wilsondd6864a2011-01-12 23:49:13 +0000587 int *reloc_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000588 int i, total, ret;
Daniel Vettered5982e2013-01-17 22:23:36 +0100589 int count = args->buffer_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000590
Chris Wilson67731b82010-12-08 10:38:14 +0000591 /* We may process another execbuffer during the unlock... */
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000592 while (!list_empty(&eb->objects)) {
593 obj = list_first_entry(&eb->objects,
Chris Wilson67731b82010-12-08 10:38:14 +0000594 struct drm_i915_gem_object,
595 exec_list);
596 list_del_init(&obj->exec_list);
597 drm_gem_object_unreference(&obj->base);
598 }
599
Chris Wilson54cf91d2010-11-25 18:00:26 +0000600 mutex_unlock(&dev->struct_mutex);
601
602 total = 0;
603 for (i = 0; i < count; i++)
Chris Wilson432e58e2010-11-25 19:32:06 +0000604 total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000605
Chris Wilsondd6864a2011-01-12 23:49:13 +0000606 reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
Chris Wilson54cf91d2010-11-25 18:00:26 +0000607 reloc = drm_malloc_ab(total, sizeof(*reloc));
Chris Wilsondd6864a2011-01-12 23:49:13 +0000608 if (reloc == NULL || reloc_offset == NULL) {
609 drm_free_large(reloc);
610 drm_free_large(reloc_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000611 mutex_lock(&dev->struct_mutex);
612 return -ENOMEM;
613 }
614
615 total = 0;
616 for (i = 0; i < count; i++) {
617 struct drm_i915_gem_relocation_entry __user *user_relocs;
618
Chris Wilson432e58e2010-11-25 19:32:06 +0000619 user_relocs = (void __user *)(uintptr_t)exec[i].relocs_ptr;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000620
621 if (copy_from_user(reloc+total, user_relocs,
Chris Wilson432e58e2010-11-25 19:32:06 +0000622 exec[i].relocation_count * sizeof(*reloc))) {
Chris Wilson54cf91d2010-11-25 18:00:26 +0000623 ret = -EFAULT;
624 mutex_lock(&dev->struct_mutex);
625 goto err;
626 }
627
Chris Wilsondd6864a2011-01-12 23:49:13 +0000628 reloc_offset[i] = total;
Chris Wilson432e58e2010-11-25 19:32:06 +0000629 total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000630 }
631
632 ret = i915_mutex_lock_interruptible(dev);
633 if (ret) {
634 mutex_lock(&dev->struct_mutex);
635 goto err;
636 }
637
Chris Wilson67731b82010-12-08 10:38:14 +0000638 /* reacquire the objects */
Chris Wilson67731b82010-12-08 10:38:14 +0000639 eb_reset(eb);
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000640 ret = eb_lookup_objects(eb, exec, args, file);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000641 if (ret)
642 goto err;
Chris Wilson67731b82010-12-08 10:38:14 +0000643
Daniel Vettered5982e2013-01-17 22:23:36 +0100644 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
645 ret = i915_gem_execbuffer_reserve(ring, file, &eb->objects, &need_relocs);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000646 if (ret)
647 goto err;
648
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000649 list_for_each_entry(obj, &eb->objects, exec_list) {
Chris Wilsondd6864a2011-01-12 23:49:13 +0000650 int offset = obj->exec_entry - exec;
Chris Wilson67731b82010-12-08 10:38:14 +0000651 ret = i915_gem_execbuffer_relocate_object_slow(obj, eb,
Chris Wilsondd6864a2011-01-12 23:49:13 +0000652 reloc + reloc_offset[offset]);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000653 if (ret)
654 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000655 }
656
657 /* Leave the user relocations as are, this is the painfully slow path,
658 * and we want to avoid the complication of dropping the lock whilst
659 * having buffers reserved in the aperture and so causing spurious
660 * ENOSPC for random operations.
661 */
662
663err:
664 drm_free_large(reloc);
Chris Wilsondd6864a2011-01-12 23:49:13 +0000665 drm_free_large(reloc_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000666 return ret;
667}
668
Chris Wilson54cf91d2010-11-25 18:00:26 +0000669static int
Chris Wilson432e58e2010-11-25 19:32:06 +0000670i915_gem_execbuffer_move_to_gpu(struct intel_ring_buffer *ring,
671 struct list_head *objects)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000672{
Chris Wilson432e58e2010-11-25 19:32:06 +0000673 struct drm_i915_gem_object *obj;
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200674 uint32_t flush_domains = 0;
Chris Wilson432e58e2010-11-25 19:32:06 +0000675 int ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000676
Chris Wilson432e58e2010-11-25 19:32:06 +0000677 list_for_each_entry(obj, objects, exec_list) {
Ben Widawsky2911a352012-04-05 14:47:36 -0700678 ret = i915_gem_object_sync(obj, ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000679 if (ret)
680 return ret;
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200681
682 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
683 i915_gem_clflush_object(obj);
684
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200685 flush_domains |= obj->base.write_domain;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000686 }
687
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200688 if (flush_domains & I915_GEM_DOMAIN_CPU)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800689 i915_gem_chipset_flush(ring->dev);
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200690
691 if (flush_domains & I915_GEM_DOMAIN_GTT)
692 wmb();
693
Chris Wilson09cf7c92012-07-13 14:14:08 +0100694 /* Unconditionally invalidate gpu caches and ensure that we do flush
695 * any residual writes from the previous batch.
696 */
Chris Wilsona7b97612012-07-20 12:41:08 +0100697 return intel_ring_invalidate_all_caches(ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000698}
699
Chris Wilson432e58e2010-11-25 19:32:06 +0000700static bool
701i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000702{
Daniel Vettered5982e2013-01-17 22:23:36 +0100703 if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
704 return false;
705
Chris Wilson432e58e2010-11-25 19:32:06 +0000706 return ((exec->batch_start_offset | exec->batch_len) & 0x7) == 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000707}
708
709static int
710validate_exec_list(struct drm_i915_gem_exec_object2 *exec,
711 int count)
712{
713 int i;
714
715 for (i = 0; i < count; i++) {
716 char __user *ptr = (char __user *)(uintptr_t)exec[i].relocs_ptr;
717 int length; /* limited by fault_in_pages_readable() */
718
Daniel Vettered5982e2013-01-17 22:23:36 +0100719 if (exec[i].flags & __EXEC_OBJECT_UNKNOWN_FLAGS)
720 return -EINVAL;
721
Chris Wilson54cf91d2010-11-25 18:00:26 +0000722 /* First check for malicious input causing overflow */
723 if (exec[i].relocation_count >
724 INT_MAX / sizeof(struct drm_i915_gem_relocation_entry))
725 return -EINVAL;
726
727 length = exec[i].relocation_count *
728 sizeof(struct drm_i915_gem_relocation_entry);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000729 /* we may also need to update the presumed offsets */
730 if (!access_ok(VERIFY_WRITE, ptr, length))
731 return -EFAULT;
732
Daniel Vetterf56f8212012-03-25 19:47:41 +0200733 if (fault_in_multipages_readable(ptr, length))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000734 return -EFAULT;
735 }
736
737 return 0;
738}
739
Chris Wilson432e58e2010-11-25 19:32:06 +0000740static void
741i915_gem_execbuffer_move_to_active(struct list_head *objects,
Chris Wilson9d7730912012-11-27 16:22:52 +0000742 struct intel_ring_buffer *ring)
Chris Wilson432e58e2010-11-25 19:32:06 +0000743{
744 struct drm_i915_gem_object *obj;
745
746 list_for_each_entry(obj, objects, exec_list) {
Chris Wilson69c2fc82012-07-20 12:41:03 +0100747 u32 old_read = obj->base.read_domains;
748 u32 old_write = obj->base.write_domain;
Chris Wilsondb53a302011-02-03 11:57:46 +0000749
Chris Wilson432e58e2010-11-25 19:32:06 +0000750 obj->base.write_domain = obj->base.pending_write_domain;
Daniel Vettered5982e2013-01-17 22:23:36 +0100751 if (obj->base.write_domain == 0)
752 obj->base.pending_read_domains |= obj->base.read_domains;
753 obj->base.read_domains = obj->base.pending_read_domains;
Chris Wilson432e58e2010-11-25 19:32:06 +0000754 obj->fenced_gpu_access = obj->pending_fenced_gpu_access;
755
Chris Wilson9d7730912012-11-27 16:22:52 +0000756 i915_gem_object_move_to_active(obj, ring);
Chris Wilson432e58e2010-11-25 19:32:06 +0000757 if (obj->base.write_domain) {
758 obj->dirty = 1;
Chris Wilson9d7730912012-11-27 16:22:52 +0000759 obj->last_write_seqno = intel_ring_get_seqno(ring);
Chris Wilsonacb87df2012-05-03 15:47:57 +0100760 if (obj->pin_count) /* check for potential scanout */
Chris Wilsonf047e392012-07-21 12:31:41 +0100761 intel_mark_fb_busy(obj);
Chris Wilson432e58e2010-11-25 19:32:06 +0000762 }
763
Chris Wilsondb53a302011-02-03 11:57:46 +0000764 trace_i915_gem_object_change_domain(obj, old_read, old_write);
Chris Wilson432e58e2010-11-25 19:32:06 +0000765 }
766}
767
Chris Wilson54cf91d2010-11-25 18:00:26 +0000768static void
769i915_gem_execbuffer_retire_commands(struct drm_device *dev,
Chris Wilson432e58e2010-11-25 19:32:06 +0000770 struct drm_file *file,
Chris Wilson54cf91d2010-11-25 18:00:26 +0000771 struct intel_ring_buffer *ring)
772{
Daniel Vettercc889e02012-06-13 20:45:19 +0200773 /* Unconditionally force add_request to emit a full flush. */
774 ring->gpu_caches_dirty = true;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000775
Chris Wilson432e58e2010-11-25 19:32:06 +0000776 /* Add a breadcrumb for the completion of the batch buffer */
Chris Wilson3bb73ab2012-07-20 12:40:59 +0100777 (void)i915_add_request(ring, file, NULL);
Chris Wilson432e58e2010-11-25 19:32:06 +0000778}
Chris Wilson54cf91d2010-11-25 18:00:26 +0000779
780static int
Eric Anholtae662d32012-01-03 09:23:29 -0800781i915_reset_gen7_sol_offsets(struct drm_device *dev,
782 struct intel_ring_buffer *ring)
783{
784 drm_i915_private_t *dev_priv = dev->dev_private;
785 int ret, i;
786
787 if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS])
788 return 0;
789
790 ret = intel_ring_begin(ring, 4 * 3);
791 if (ret)
792 return ret;
793
794 for (i = 0; i < 4; i++) {
795 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
796 intel_ring_emit(ring, GEN7_SO_WRITE_OFFSET(i));
797 intel_ring_emit(ring, 0);
798 }
799
800 intel_ring_advance(ring);
801
802 return 0;
803}
804
805static int
Chris Wilson54cf91d2010-11-25 18:00:26 +0000806i915_gem_do_execbuffer(struct drm_device *dev, void *data,
807 struct drm_file *file,
808 struct drm_i915_gem_execbuffer2 *args,
Chris Wilson432e58e2010-11-25 19:32:06 +0000809 struct drm_i915_gem_exec_object2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000810{
811 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson67731b82010-12-08 10:38:14 +0000812 struct eb_objects *eb;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000813 struct drm_i915_gem_object *batch_obj;
814 struct drm_clip_rect *cliprects = NULL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000815 struct intel_ring_buffer *ring;
Ben Widawsky6e0a69d2012-06-04 14:42:55 -0700816 u32 ctx_id = i915_execbuffer2_get_context_id(*args);
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000817 u32 exec_start, exec_len;
Daniel Vettered5982e2013-01-17 22:23:36 +0100818 u32 mask, flags;
Chris Wilson72bfa192010-12-19 11:42:05 +0000819 int ret, mode, i;
Daniel Vettered5982e2013-01-17 22:23:36 +0100820 bool need_relocs;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000821
Daniel Vettered5982e2013-01-17 22:23:36 +0100822 if (!i915_gem_check_execbuffer(args))
Chris Wilson432e58e2010-11-25 19:32:06 +0000823 return -EINVAL;
Chris Wilson432e58e2010-11-25 19:32:06 +0000824
825 ret = validate_exec_list(exec, args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000826 if (ret)
827 return ret;
828
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100829 flags = 0;
830 if (args->flags & I915_EXEC_SECURE) {
831 if (!file->is_master || !capable(CAP_SYS_ADMIN))
832 return -EPERM;
833
834 flags |= I915_DISPATCH_SECURE;
835 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100836 if (args->flags & I915_EXEC_IS_PINNED)
837 flags |= I915_DISPATCH_PINNED;
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100838
Chris Wilson54cf91d2010-11-25 18:00:26 +0000839 switch (args->flags & I915_EXEC_RING_MASK) {
840 case I915_EXEC_DEFAULT:
841 case I915_EXEC_RENDER:
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000842 ring = &dev_priv->ring[RCS];
Chris Wilson54cf91d2010-11-25 18:00:26 +0000843 break;
844 case I915_EXEC_BSD:
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000845 ring = &dev_priv->ring[VCS];
Ben Widawsky6e0a69d2012-06-04 14:42:55 -0700846 if (ctx_id != 0) {
847 DRM_DEBUG("Ring %s doesn't support contexts\n",
848 ring->name);
849 return -EPERM;
850 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000851 break;
852 case I915_EXEC_BLT:
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000853 ring = &dev_priv->ring[BCS];
Ben Widawsky6e0a69d2012-06-04 14:42:55 -0700854 if (ctx_id != 0) {
855 DRM_DEBUG("Ring %s doesn't support contexts\n",
856 ring->name);
857 return -EPERM;
858 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000859 break;
860 default:
Daniel Vetterff240192012-01-31 21:08:14 +0100861 DRM_DEBUG("execbuf with unknown ring: %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +0000862 (int)(args->flags & I915_EXEC_RING_MASK));
863 return -EINVAL;
864 }
Chris Wilsona15817c2012-05-11 14:29:31 +0100865 if (!intel_ring_initialized(ring)) {
866 DRM_DEBUG("execbuf with invalid ring: %d\n",
867 (int)(args->flags & I915_EXEC_RING_MASK));
868 return -EINVAL;
869 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000870
Chris Wilson72bfa192010-12-19 11:42:05 +0000871 mode = args->flags & I915_EXEC_CONSTANTS_MASK;
Ben Widawsky84f9f932011-12-12 19:21:58 -0800872 mask = I915_EXEC_CONSTANTS_MASK;
Chris Wilson72bfa192010-12-19 11:42:05 +0000873 switch (mode) {
874 case I915_EXEC_CONSTANTS_REL_GENERAL:
875 case I915_EXEC_CONSTANTS_ABSOLUTE:
876 case I915_EXEC_CONSTANTS_REL_SURFACE:
877 if (ring == &dev_priv->ring[RCS] &&
878 mode != dev_priv->relative_constants_mode) {
879 if (INTEL_INFO(dev)->gen < 4)
880 return -EINVAL;
881
882 if (INTEL_INFO(dev)->gen > 5 &&
883 mode == I915_EXEC_CONSTANTS_REL_SURFACE)
884 return -EINVAL;
Ben Widawsky84f9f932011-12-12 19:21:58 -0800885
886 /* The HW changed the meaning on this bit on gen6 */
887 if (INTEL_INFO(dev)->gen >= 6)
888 mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
Chris Wilson72bfa192010-12-19 11:42:05 +0000889 }
890 break;
891 default:
Daniel Vetterff240192012-01-31 21:08:14 +0100892 DRM_DEBUG("execbuf with unknown constants: %d\n", mode);
Chris Wilson72bfa192010-12-19 11:42:05 +0000893 return -EINVAL;
894 }
895
Chris Wilson54cf91d2010-11-25 18:00:26 +0000896 if (args->buffer_count < 1) {
Daniel Vetterff240192012-01-31 21:08:14 +0100897 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000898 return -EINVAL;
899 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000900
901 if (args->num_cliprects != 0) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000902 if (ring != &dev_priv->ring[RCS]) {
Daniel Vetterff240192012-01-31 21:08:14 +0100903 DRM_DEBUG("clip rectangles are only valid with the render ring\n");
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000904 return -EINVAL;
905 }
906
Daniel Vetter6ebebc92012-04-26 23:28:11 +0200907 if (INTEL_INFO(dev)->gen >= 5) {
908 DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
909 return -EINVAL;
910 }
911
Xi Wang44afb3a2012-04-23 04:06:42 -0400912 if (args->num_cliprects > UINT_MAX / sizeof(*cliprects)) {
913 DRM_DEBUG("execbuf with %u cliprects\n",
914 args->num_cliprects);
915 return -EINVAL;
916 }
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200917
Chris Wilson432e58e2010-11-25 19:32:06 +0000918 cliprects = kmalloc(args->num_cliprects * sizeof(*cliprects),
Chris Wilson54cf91d2010-11-25 18:00:26 +0000919 GFP_KERNEL);
920 if (cliprects == NULL) {
921 ret = -ENOMEM;
922 goto pre_mutex_err;
923 }
924
Chris Wilson432e58e2010-11-25 19:32:06 +0000925 if (copy_from_user(cliprects,
926 (struct drm_clip_rect __user *)(uintptr_t)
927 args->cliprects_ptr,
928 sizeof(*cliprects)*args->num_cliprects)) {
Chris Wilson54cf91d2010-11-25 18:00:26 +0000929 ret = -EFAULT;
930 goto pre_mutex_err;
931 }
932 }
933
Chris Wilson54cf91d2010-11-25 18:00:26 +0000934 ret = i915_mutex_lock_interruptible(dev);
935 if (ret)
936 goto pre_mutex_err;
937
938 if (dev_priv->mm.suspended) {
939 mutex_unlock(&dev->struct_mutex);
940 ret = -EBUSY;
941 goto pre_mutex_err;
942 }
943
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000944 eb = eb_create(args);
Chris Wilson67731b82010-12-08 10:38:14 +0000945 if (eb == NULL) {
946 mutex_unlock(&dev->struct_mutex);
947 ret = -ENOMEM;
948 goto pre_mutex_err;
949 }
950
Chris Wilson54cf91d2010-11-25 18:00:26 +0000951 /* Look up object handles */
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000952 ret = eb_lookup_objects(eb, exec, args, file);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000953 if (ret)
954 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000955
Chris Wilson6fe4f142011-01-10 17:35:37 +0000956 /* take note of the batch buffer before we might reorder the lists */
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000957 batch_obj = list_entry(eb->objects.prev,
Chris Wilson6fe4f142011-01-10 17:35:37 +0000958 struct drm_i915_gem_object,
959 exec_list);
960
Chris Wilson54cf91d2010-11-25 18:00:26 +0000961 /* Move the objects en-masse into the GTT, evicting if necessary. */
Daniel Vettered5982e2013-01-17 22:23:36 +0100962 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
963 ret = i915_gem_execbuffer_reserve(ring, file, &eb->objects, &need_relocs);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000964 if (ret)
965 goto err;
966
967 /* The objects are in their final locations, apply the relocations. */
Daniel Vettered5982e2013-01-17 22:23:36 +0100968 if (need_relocs)
969 ret = i915_gem_execbuffer_relocate(dev, eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000970 if (ret) {
971 if (ret == -EFAULT) {
Daniel Vettered5982e2013-01-17 22:23:36 +0100972 ret = i915_gem_execbuffer_relocate_slow(dev, args, file, ring,
973 eb, exec);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000974 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
975 }
976 if (ret)
977 goto err;
978 }
979
980 /* Set the pending read domains for the batch buffer to COMMAND */
Chris Wilson54cf91d2010-11-25 18:00:26 +0000981 if (batch_obj->base.pending_write_domain) {
Daniel Vetterff240192012-01-31 21:08:14 +0100982 DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
Chris Wilson54cf91d2010-11-25 18:00:26 +0000983 ret = -EINVAL;
984 goto err;
985 }
986 batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
987
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100988 /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
989 * batch" bit. Hence we need to pin secure batches into the global gtt.
990 * hsw should have this fixed, but let's be paranoid and do it
991 * unconditionally for now. */
992 if (flags & I915_DISPATCH_SECURE && !batch_obj->has_global_gtt_mapping)
993 i915_gem_gtt_bind_object(batch_obj, batch_obj->cache_level);
994
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000995 ret = i915_gem_execbuffer_move_to_gpu(ring, &eb->objects);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000996 if (ret)
997 goto err;
998
Eric Anholt0da5cec2012-07-23 12:33:55 -0700999 ret = i915_switch_context(ring, file, ctx_id);
1000 if (ret)
1001 goto err;
1002
Ben Widawskye2971bd2011-12-12 19:21:57 -08001003 if (ring == &dev_priv->ring[RCS] &&
1004 mode != dev_priv->relative_constants_mode) {
1005 ret = intel_ring_begin(ring, 4);
1006 if (ret)
1007 goto err;
1008
1009 intel_ring_emit(ring, MI_NOOP);
1010 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1011 intel_ring_emit(ring, INSTPM);
Ben Widawsky84f9f932011-12-12 19:21:58 -08001012 intel_ring_emit(ring, mask << 16 | mode);
Ben Widawskye2971bd2011-12-12 19:21:57 -08001013 intel_ring_advance(ring);
1014
1015 dev_priv->relative_constants_mode = mode;
1016 }
1017
Eric Anholtae662d32012-01-03 09:23:29 -08001018 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
1019 ret = i915_reset_gen7_sol_offsets(dev, ring);
1020 if (ret)
1021 goto err;
1022 }
1023
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001024 exec_start = batch_obj->gtt_offset + args->batch_start_offset;
1025 exec_len = args->batch_len;
1026 if (cliprects) {
1027 for (i = 0; i < args->num_cliprects; i++) {
1028 ret = i915_emit_box(dev, &cliprects[i],
1029 args->DR1, args->DR4);
1030 if (ret)
1031 goto err;
1032
1033 ret = ring->dispatch_execbuffer(ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001034 exec_start, exec_len,
1035 flags);
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001036 if (ret)
1037 goto err;
1038 }
1039 } else {
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001040 ret = ring->dispatch_execbuffer(ring,
1041 exec_start, exec_len,
1042 flags);
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001043 if (ret)
1044 goto err;
1045 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001046
Chris Wilson9d7730912012-11-27 16:22:52 +00001047 trace_i915_gem_ring_dispatch(ring, intel_ring_get_seqno(ring), flags);
1048
Chris Wilsonbcffc3f2013-01-08 10:53:15 +00001049 i915_gem_execbuffer_move_to_active(&eb->objects, ring);
Chris Wilson432e58e2010-11-25 19:32:06 +00001050 i915_gem_execbuffer_retire_commands(dev, file, ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001051
1052err:
Chris Wilson67731b82010-12-08 10:38:14 +00001053 eb_destroy(eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001054
1055 mutex_unlock(&dev->struct_mutex);
1056
1057pre_mutex_err:
Chris Wilson54cf91d2010-11-25 18:00:26 +00001058 kfree(cliprects);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001059 return ret;
1060}
1061
1062/*
1063 * Legacy execbuffer just creates an exec2 list from the original exec object
1064 * list array and passes it to the real function.
1065 */
1066int
1067i915_gem_execbuffer(struct drm_device *dev, void *data,
1068 struct drm_file *file)
1069{
1070 struct drm_i915_gem_execbuffer *args = data;
1071 struct drm_i915_gem_execbuffer2 exec2;
1072 struct drm_i915_gem_exec_object *exec_list = NULL;
1073 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1074 int ret, i;
1075
Chris Wilson54cf91d2010-11-25 18:00:26 +00001076 if (args->buffer_count < 1) {
Daniel Vetterff240192012-01-31 21:08:14 +01001077 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001078 return -EINVAL;
1079 }
1080
1081 /* Copy in the exec list from userland */
1082 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
1083 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
1084 if (exec_list == NULL || exec2_list == NULL) {
Daniel Vetterff240192012-01-31 21:08:14 +01001085 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001086 args->buffer_count);
1087 drm_free_large(exec_list);
1088 drm_free_large(exec2_list);
1089 return -ENOMEM;
1090 }
1091 ret = copy_from_user(exec_list,
Chris Wilsonba7a6452012-09-14 11:46:00 +01001092 (void __user *)(uintptr_t)args->buffers_ptr,
Chris Wilson54cf91d2010-11-25 18:00:26 +00001093 sizeof(*exec_list) * args->buffer_count);
1094 if (ret != 0) {
Daniel Vetterff240192012-01-31 21:08:14 +01001095 DRM_DEBUG("copy %d exec entries failed %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001096 args->buffer_count, ret);
1097 drm_free_large(exec_list);
1098 drm_free_large(exec2_list);
1099 return -EFAULT;
1100 }
1101
1102 for (i = 0; i < args->buffer_count; i++) {
1103 exec2_list[i].handle = exec_list[i].handle;
1104 exec2_list[i].relocation_count = exec_list[i].relocation_count;
1105 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
1106 exec2_list[i].alignment = exec_list[i].alignment;
1107 exec2_list[i].offset = exec_list[i].offset;
1108 if (INTEL_INFO(dev)->gen < 4)
1109 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
1110 else
1111 exec2_list[i].flags = 0;
1112 }
1113
1114 exec2.buffers_ptr = args->buffers_ptr;
1115 exec2.buffer_count = args->buffer_count;
1116 exec2.batch_start_offset = args->batch_start_offset;
1117 exec2.batch_len = args->batch_len;
1118 exec2.DR1 = args->DR1;
1119 exec2.DR4 = args->DR4;
1120 exec2.num_cliprects = args->num_cliprects;
1121 exec2.cliprects_ptr = args->cliprects_ptr;
1122 exec2.flags = I915_EXEC_RENDER;
Ben Widawsky6e0a69d2012-06-04 14:42:55 -07001123 i915_execbuffer2_set_context_id(exec2, 0);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001124
1125 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
1126 if (!ret) {
1127 /* Copy the new buffer offsets back to the user's exec list. */
1128 for (i = 0; i < args->buffer_count; i++)
1129 exec_list[i].offset = exec2_list[i].offset;
1130 /* ... and back out to userspace */
Chris Wilsonba7a6452012-09-14 11:46:00 +01001131 ret = copy_to_user((void __user *)(uintptr_t)args->buffers_ptr,
Chris Wilson54cf91d2010-11-25 18:00:26 +00001132 exec_list,
1133 sizeof(*exec_list) * args->buffer_count);
1134 if (ret) {
1135 ret = -EFAULT;
Daniel Vetterff240192012-01-31 21:08:14 +01001136 DRM_DEBUG("failed to copy %d exec entries "
Chris Wilson54cf91d2010-11-25 18:00:26 +00001137 "back to user (%d)\n",
1138 args->buffer_count, ret);
1139 }
1140 }
1141
1142 drm_free_large(exec_list);
1143 drm_free_large(exec2_list);
1144 return ret;
1145}
1146
1147int
1148i915_gem_execbuffer2(struct drm_device *dev, void *data,
1149 struct drm_file *file)
1150{
1151 struct drm_i915_gem_execbuffer2 *args = data;
1152 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1153 int ret;
1154
Xi Wanged8cd3b2012-04-23 04:06:41 -04001155 if (args->buffer_count < 1 ||
1156 args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
Daniel Vetterff240192012-01-31 21:08:14 +01001157 DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001158 return -EINVAL;
1159 }
1160
Chris Wilson8408c282011-02-21 12:54:48 +00001161 exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count,
Chris Wilson419fa722013-01-08 10:53:13 +00001162 GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
Chris Wilson8408c282011-02-21 12:54:48 +00001163 if (exec2_list == NULL)
1164 exec2_list = drm_malloc_ab(sizeof(*exec2_list),
1165 args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001166 if (exec2_list == NULL) {
Daniel Vetterff240192012-01-31 21:08:14 +01001167 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001168 args->buffer_count);
1169 return -ENOMEM;
1170 }
1171 ret = copy_from_user(exec2_list,
1172 (struct drm_i915_relocation_entry __user *)
1173 (uintptr_t) args->buffers_ptr,
1174 sizeof(*exec2_list) * args->buffer_count);
1175 if (ret != 0) {
Daniel Vetterff240192012-01-31 21:08:14 +01001176 DRM_DEBUG("copy %d exec entries failed %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001177 args->buffer_count, ret);
1178 drm_free_large(exec2_list);
1179 return -EFAULT;
1180 }
1181
1182 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
1183 if (!ret) {
1184 /* Copy the new buffer offsets back to the user's exec list. */
Chris Wilsonba7a6452012-09-14 11:46:00 +01001185 ret = copy_to_user((void __user *)(uintptr_t)args->buffers_ptr,
Chris Wilson54cf91d2010-11-25 18:00:26 +00001186 exec2_list,
1187 sizeof(*exec2_list) * args->buffer_count);
1188 if (ret) {
1189 ret = -EFAULT;
Daniel Vetterff240192012-01-31 21:08:14 +01001190 DRM_DEBUG("failed to copy %d exec entries "
Chris Wilson54cf91d2010-11-25 18:00:26 +00001191 "back to user (%d)\n",
1192 args->buffer_count, ret);
1193 }
1194 }
1195
1196 drm_free_large(exec2_list);
1197 return ret;
1198}