blob: 876f5a7ecafd3777efd3489f54f03ad40784b552 [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/sram.c
3 *
4 * OMAP SRAM detection and management
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030013#undef DEBUG
Tony Lindgren92105bb2005-09-07 17:20:26 +010014
Tony Lindgren92105bb2005-09-07 17:20:26 +010015#include <linux/module.h>
16#include <linux/kernel.h>
17#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010018#include <linux/io.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010019
Tony Lindgren53d9cc72006-02-08 22:06:45 +000020#include <asm/tlb.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010021#include <asm/cacheflush.h>
22
Tony Lindgren670c1042006-04-02 17:46:25 +010023#include <asm/mach/map.h>
24
Russell Kinga09e64f2008-08-05 16:14:15 +010025#include <mach/sram.h>
26#include <mach/board.h>
Lauri Leukkunen84a34342008-12-10 17:36:31 -080027#include <mach/cpu.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010028
Russell Kinga09e64f2008-08-05 16:14:15 +010029#include <mach/control.h>
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030030
31#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
32# include "../mach-omap2/prm.h"
33# include "../mach-omap2/cm.h"
34# include "../mach-omap2/sdrc.h"
35#endif
36
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000037#define OMAP1_SRAM_PA 0x20000000
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030038#define OMAP1_SRAM_VA VMALLOC_END
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000039#define OMAP2_SRAM_PA 0x40200000
Tony Lindgren670c1042006-04-02 17:46:25 +010040#define OMAP2_SRAM_PUB_PA 0x4020f800
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030041#define OMAP2_SRAM_VA VMALLOC_END
42#define OMAP2_SRAM_PUB_VA (VMALLOC_END + 0x800)
43#define OMAP3_SRAM_PA 0x40200000
44#define OMAP3_SRAM_VA 0xd7000000
45#define OMAP3_SRAM_PUB_PA 0x40208000
46#define OMAP3_SRAM_PUB_VA 0xd7008000
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000047
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030048#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren670c1042006-04-02 17:46:25 +010049#define SRAM_BOOTLOADER_SZ 0x00
50#else
Tony Lindgren92105bb2005-09-07 17:20:26 +010051#define SRAM_BOOTLOADER_SZ 0x80
Tony Lindgren670c1042006-04-02 17:46:25 +010052#endif
53
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030054#define OMAP24XX_VA_REQINFOPERM0 IO_ADDRESS(0x68005048)
55#define OMAP24XX_VA_READPERM0 IO_ADDRESS(0x68005050)
56#define OMAP24XX_VA_WRITEPERM0 IO_ADDRESS(0x68005058)
57
58#define OMAP34XX_VA_REQINFOPERM0 IO_ADDRESS(0x68012848)
59#define OMAP34XX_VA_READPERM0 IO_ADDRESS(0x68012850)
60#define OMAP34XX_VA_WRITEPERM0 IO_ADDRESS(0x68012858)
61#define OMAP34XX_VA_ADDR_MATCH2 IO_ADDRESS(0x68012880)
62#define OMAP34XX_VA_SMS_RG_ATT0 IO_ADDRESS(0x6C000048)
63#define OMAP34XX_VA_CONTROL_STAT IO_ADDRESS(0x480022F0)
64
Tony Lindgren670c1042006-04-02 17:46:25 +010065#define GP_DEVICE 0x300
Tony Lindgren670c1042006-04-02 17:46:25 +010066
67#define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
Tony Lindgren92105bb2005-09-07 17:20:26 +010068
Tony Lindgrenc40fae952006-12-07 13:58:10 -080069static unsigned long omap_sram_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +010070static unsigned long omap_sram_base;
71static unsigned long omap_sram_size;
72static unsigned long omap_sram_ceil;
73
Imre Deakb7cc6d42007-03-06 03:16:36 -080074extern unsigned long omapfb_reserve_sram(unsigned long sram_pstart,
75 unsigned long sram_vstart,
76 unsigned long sram_size,
77 unsigned long pstart_avail,
78 unsigned long size_avail);
Tony Lindgren670c1042006-04-02 17:46:25 +010079
Imre Deakb7cc6d42007-03-06 03:16:36 -080080/*
81 * Depending on the target RAMFS firewall setup, the public usable amount of
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010082 * SRAM varies. The default accessible size for all device types is 2k. A GP
83 * device allows ARM11 but not other initiators for full size. This
Tony Lindgren670c1042006-04-02 17:46:25 +010084 * functionality seems ok until some nice security API happens.
85 */
86static int is_sram_locked(void)
87{
88 int type = 0;
89
90 if (cpu_is_omap242x())
Lauri Leukkunen84a34342008-12-10 17:36:31 -080091 type = omap_rev() & OMAP2_DEVICETYPE_MASK;
Tony Lindgren670c1042006-04-02 17:46:25 +010092
93 if (type == GP_DEVICE) {
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010094 /* RAMFW: R/W access to all initiators for all qualifier sets */
Tony Lindgren670c1042006-04-02 17:46:25 +010095 if (cpu_is_omap242x()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030096 __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
97 __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
98 __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
99 }
100 if (cpu_is_omap34xx()) {
101 __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
102 __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
103 __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
104 __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
105 __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
Tony Lindgren670c1042006-04-02 17:46:25 +0100106 }
107 return 0;
108 } else
109 return 1; /* assume locked with no PPA or security driver */
110}
111
Tony Lindgren92105bb2005-09-07 17:20:26 +0100112/*
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000113 * The amount of SRAM depends on the core type.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100114 * Note that we cannot try to test for SRAM here because writes
115 * to secure SRAM will hang the system. Also the SRAM is not
116 * yet mapped at this point.
117 */
118void __init omap_detect_sram(void)
119{
Imre Deakb7cc6d42007-03-06 03:16:36 -0800120 unsigned long reserved;
Tony Lindgren670c1042006-04-02 17:46:25 +0100121
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300122 if (cpu_class_is_omap2()) {
Tony Lindgren670c1042006-04-02 17:46:25 +0100123 if (is_sram_locked()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300124 if (cpu_is_omap34xx()) {
125 omap_sram_base = OMAP3_SRAM_PUB_VA;
126 omap_sram_start = OMAP3_SRAM_PUB_PA;
127 omap_sram_size = 0x8000; /* 32K */
128 } else {
129 omap_sram_base = OMAP2_SRAM_PUB_VA;
130 omap_sram_start = OMAP2_SRAM_PUB_PA;
131 omap_sram_size = 0x800; /* 2K */
132 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100133 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300134 if (cpu_is_omap34xx()) {
135 omap_sram_base = OMAP3_SRAM_VA;
136 omap_sram_start = OMAP3_SRAM_PA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100137 omap_sram_size = 0x10000; /* 64K */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300138 } else {
139 omap_sram_base = OMAP2_SRAM_VA;
140 omap_sram_start = OMAP2_SRAM_PA;
141 if (cpu_is_omap242x())
142 omap_sram_size = 0xa0000; /* 640K */
143 else if (cpu_is_omap243x())
144 omap_sram_size = 0x10000; /* 64K */
145 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100146 }
147 } else {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000148 omap_sram_base = OMAP1_SRAM_VA;
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800149 omap_sram_start = OMAP1_SRAM_PA;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100150
Zebediah C. McClure557096f2009-03-23 18:07:44 -0700151 if (cpu_is_omap7xx())
Tony Lindgren670c1042006-04-02 17:46:25 +0100152 omap_sram_size = 0x32000; /* 200K */
153 else if (cpu_is_omap15xx())
154 omap_sram_size = 0x30000; /* 192K */
155 else if (cpu_is_omap1610() || cpu_is_omap1621() ||
156 cpu_is_omap1710())
157 omap_sram_size = 0x4000; /* 16K */
158 else if (cpu_is_omap1611())
159 omap_sram_size = 0x3e800; /* 250K */
160 else {
161 printk(KERN_ERR "Could not detect SRAM size\n");
162 omap_sram_size = 0x4000;
163 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100164 }
Imre Deakb7cc6d42007-03-06 03:16:36 -0800165 reserved = omapfb_reserve_sram(omap_sram_start, omap_sram_base,
166 omap_sram_size,
167 omap_sram_start + SRAM_BOOTLOADER_SZ,
168 omap_sram_size - SRAM_BOOTLOADER_SZ);
169 omap_sram_size -= reserved;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100170 omap_sram_ceil = omap_sram_base + omap_sram_size;
171}
172
173static struct map_desc omap_sram_io_desc[] __initdata = {
Deepak Saxena9fe133b2005-10-28 15:19:00 +0100174 { /* .length gets filled in at runtime */
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000175 .virtual = OMAP1_SRAM_VA,
176 .pfn = __phys_to_pfn(OMAP1_SRAM_PA),
Tony Lindgrence2deca2006-06-26 16:16:24 -0700177 .type = MT_MEMORY
Deepak Saxena9fe133b2005-10-28 15:19:00 +0100178 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100179};
180
181/*
Tony Lindgrence2deca2006-06-26 16:16:24 -0700182 * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100183 */
184void __init omap_map_sram(void)
185{
Tony Lindgren670c1042006-04-02 17:46:25 +0100186 unsigned long base;
187
Tony Lindgren92105bb2005-09-07 17:20:26 +0100188 if (omap_sram_size == 0)
189 return;
190
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000191 if (cpu_is_omap24xx()) {
192 omap_sram_io_desc[0].virtual = OMAP2_SRAM_VA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100193
Kevin Hilmand1284b52006-09-25 12:41:24 +0300194 base = OMAP2_SRAM_PA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100195 base = ROUND_DOWN(base, PAGE_SIZE);
196 omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000197 }
198
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300199 if (cpu_is_omap34xx()) {
200 omap_sram_io_desc[0].virtual = OMAP3_SRAM_VA;
201 base = OMAP3_SRAM_PA;
202 base = ROUND_DOWN(base, PAGE_SIZE);
203 omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
Paul Walmsleyd9295742009-05-12 17:27:09 -0600204
205 /*
206 * SRAM must be marked as non-cached on OMAP3 since the
207 * CORE DPLL M2 divider change code (in SRAM) runs with the
208 * SDRAM controller disabled, and if it is marked cached,
209 * the ARM may attempt to write cache lines back to SDRAM
210 * which will cause the system to hang.
211 */
212 omap_sram_io_desc[0].type = MT_MEMORY_NONCACHED;
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300213 }
214
Tony Lindgrence2deca2006-06-26 16:16:24 -0700215 omap_sram_io_desc[0].length = 1024 * 1024; /* Use section desc */
Tony Lindgren92105bb2005-09-07 17:20:26 +0100216 iotable_init(omap_sram_io_desc, ARRAY_SIZE(omap_sram_io_desc));
217
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000218 printk(KERN_INFO "SRAM: Mapped pa 0x%08lx to va 0x%08lx size: 0x%lx\n",
Tony Lindgren670c1042006-04-02 17:46:25 +0100219 __pfn_to_phys(omap_sram_io_desc[0].pfn),
220 omap_sram_io_desc[0].virtual,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000221 omap_sram_io_desc[0].length);
222
Tony Lindgren92105bb2005-09-07 17:20:26 +0100223 /*
Tony Lindgren53d9cc72006-02-08 22:06:45 +0000224 * Normally devicemaps_init() would flush caches and tlb after
225 * mdesc->map_io(), but since we're called from map_io(), we
226 * must do it here.
227 */
228 local_flush_tlb_all();
229 flush_cache_all();
230
231 /*
Tony Lindgren92105bb2005-09-07 17:20:26 +0100232 * Looks like we need to preserve some bootloader code at the
233 * beginning of SRAM for jumping to flash for reboot to work...
234 */
235 memset((void *)omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
236 omap_sram_size - SRAM_BOOTLOADER_SZ);
237}
238
Tony Lindgren92105bb2005-09-07 17:20:26 +0100239void * omap_sram_push(void * start, unsigned long size)
240{
241 if (size > (omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ))) {
242 printk(KERN_ERR "Not enough space in SRAM\n");
243 return NULL;
244 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100245
Tony Lindgren92105bb2005-09-07 17:20:26 +0100246 omap_sram_ceil -= size;
Tony Lindgren670c1042006-04-02 17:46:25 +0100247 omap_sram_ceil = ROUND_DOWN(omap_sram_ceil, sizeof(void *));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100248 memcpy((void *)omap_sram_ceil, start, size);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300249 flush_icache_range((unsigned long)start, (unsigned long)(start + size));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100250
251 return (void *)omap_sram_ceil;
252}
253
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000254static void omap_sram_error(void)
255{
256 panic("Uninitialized SRAM function\n");
257}
258
259#ifdef CONFIG_ARCH_OMAP1
260
261static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
262
263void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
264{
265 if (!_omap_sram_reprogram_clock)
266 omap_sram_error();
267
Russell King020f9702008-12-01 17:40:54 +0000268 _omap_sram_reprogram_clock(dpllctl, ckctl);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000269}
270
271int __init omap1_sram_init(void)
272{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300273 _omap_sram_reprogram_clock =
274 omap_sram_push(omap1_sram_reprogram_clock,
275 omap1_sram_reprogram_clock_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000276
277 return 0;
278}
279
280#else
281#define omap1_sram_init() do {} while (0)
282#endif
283
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300284#if defined(CONFIG_ARCH_OMAP2)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000285
286static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
287 u32 base_cs, u32 force_unlock);
288
289void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
290 u32 base_cs, u32 force_unlock)
291{
292 if (!_omap2_sram_ddr_init)
293 omap_sram_error();
294
Russell King020f9702008-12-01 17:40:54 +0000295 _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
296 base_cs, force_unlock);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000297}
298
299static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
300 u32 mem_type);
301
302void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
303{
304 if (!_omap2_sram_reprogram_sdrc)
305 omap_sram_error();
306
Russell King020f9702008-12-01 17:40:54 +0000307 _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000308}
309
310static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
311
312u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
313{
314 if (!_omap2_set_prcm)
315 omap_sram_error();
316
317 return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
318}
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300319#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000320
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300321#ifdef CONFIG_ARCH_OMAP2420
322int __init omap242x_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000323{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300324 _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
325 omap242x_sram_ddr_init_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000326
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300327 _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
328 omap242x_sram_reprogram_sdrc_sz);
329
330 _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
331 omap242x_sram_set_prcm_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000332
333 return 0;
334}
335#else
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300336static inline int omap242x_sram_init(void)
337{
338 return 0;
339}
340#endif
341
342#ifdef CONFIG_ARCH_OMAP2430
343int __init omap243x_sram_init(void)
344{
345 _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
346 omap243x_sram_ddr_init_sz);
347
348 _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
349 omap243x_sram_reprogram_sdrc_sz);
350
351 _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
352 omap243x_sram_set_prcm_sz);
353
354 return 0;
355}
356#else
357static inline int omap243x_sram_init(void)
358{
359 return 0;
360}
361#endif
362
363#ifdef CONFIG_ARCH_OMAP3
364
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300365static u32 (*_omap3_sram_configure_core_dpll)(u32 sdrc_rfr_ctrl,
366 u32 sdrc_actim_ctrla,
367 u32 sdrc_actim_ctrlb,
Paul Walmsley4519c2b2009-05-12 17:26:32 -0600368 u32 m2, u32 unlock_dll);
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300369u32 omap3_configure_core_dpll(u32 sdrc_rfr_ctrl, u32 sdrc_actim_ctrla,
Paul Walmsley4519c2b2009-05-12 17:26:32 -0600370 u32 sdrc_actim_ctrlb, u32 m2, u32 unlock_dll)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300371{
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300372 if (!_omap3_sram_configure_core_dpll)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300373 omap_sram_error();
374
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300375 return _omap3_sram_configure_core_dpll(sdrc_rfr_ctrl,
376 sdrc_actim_ctrla,
Paul Walmsley4519c2b2009-05-12 17:26:32 -0600377 sdrc_actim_ctrlb, m2,
378 unlock_dll);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300379}
380
381/* REVISIT: Should this be same as omap34xx_sram_init() after off-idle? */
382void restore_sram_functions(void)
383{
384 omap_sram_ceil = omap_sram_base + omap_sram_size;
385
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300386 _omap3_sram_configure_core_dpll =
387 omap_sram_push(omap3_sram_configure_core_dpll,
388 omap3_sram_configure_core_dpll_sz);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300389}
390
391int __init omap34xx_sram_init(void)
392{
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300393 _omap3_sram_configure_core_dpll =
394 omap_sram_push(omap3_sram_configure_core_dpll,
395 omap3_sram_configure_core_dpll_sz);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300396
397 return 0;
398}
399#else
400static inline int omap34xx_sram_init(void)
401{
402 return 0;
403}
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000404#endif
405
406int __init omap_sram_init(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100407{
408 omap_detect_sram();
409 omap_map_sram();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000410
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300411 if (!(cpu_class_is_omap2()))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000412 omap1_sram_init();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300413 else if (cpu_is_omap242x())
414 omap242x_sram_init();
415 else if (cpu_is_omap2430())
416 omap243x_sram_init();
417 else if (cpu_is_omap34xx())
418 omap34xx_sram_init();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000419
420 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100421}