blob: 9d475623b7243f2069528de67cc291cda01ae9fb [file] [log] [blame]
Bryan Wu1394f032007-05-06 14:50:22 -07001/*
2 * File: arch/blackfin/mach-common/cacheinit.S
3 * Based on:
4 * Author: LG Soft India
5 *
6 * Created: ?
7 * Description: cache initialization
8 *
9 * Modified:
10 * Copyright 2004-2006 Analog Devices Inc.
11 *
12 * Bugs: Enter bugs at http://blackfin.uclinux.org/
13 *
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License as published by
16 * the Free Software Foundation; either version 2 of the License, or
17 * (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, see the file COPYING, or write
26 * to the Free Software Foundation, Inc.,
27 * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
28 */
29
30/* This function sets up the data and instruction cache. The
31 * tables like icplb table, dcplb table and Page Descriptor table
32 * are defined in cplbtab.h. You can configure those tables for
33 * your suitable requirements
34 */
35
36#include <linux/linkage.h>
37#include <asm/blackfin.h>
38
39.text
40
Bernd Schmidt29440a22007-07-12 16:25:29 +080041#ifdef ANOMALY_05000125
Bryan Wu1394f032007-05-06 14:50:22 -070042#if defined(CONFIG_BLKFIN_CACHE)
Bernd Schmidt29440a22007-07-12 16:25:29 +080043ENTRY(_bfin_write_IMEM_CONTROL)
Bryan Wu1394f032007-05-06 14:50:22 -070044
Bryan Wu1394f032007-05-06 14:50:22 -070045 /* Enable Instruction Cache */
46 P0.l = (IMEM_CONTROL & 0xFFFF);
47 P0.h = (IMEM_CONTROL >> 16);
Bryan Wu1394f032007-05-06 14:50:22 -070048
49 /* Anomaly 05000125 */
Bernd Schmidt29440a22007-07-12 16:25:29 +080050 CLI R1;
Bryan Wu1394f032007-05-06 14:50:22 -070051 SSYNC; /* SSYNC required before writing to IMEM_CONTROL. */
52 .align 8;
53 [P0] = R0;
54 SSYNC;
Bernd Schmidt29440a22007-07-12 16:25:29 +080055 STI R1;
Bryan Wu1394f032007-05-06 14:50:22 -070056 RTS;
Mike Frysinger51be24c2007-06-11 15:31:30 +080057
Bernd Schmidt29440a22007-07-12 16:25:29 +080058ENDPROC(_bfin_write_IMEM_CONTROL)
Bryan Wu1394f032007-05-06 14:50:22 -070059#endif
60
61#if defined(CONFIG_BLKFIN_DCACHE)
Bernd Schmidt29440a22007-07-12 16:25:29 +080062ENTRY(_bfin_write_DMEM_CONTROL)
63 CLI R1;
Bryan Wu1394f032007-05-06 14:50:22 -070064 SSYNC; /* SSYNC required before writing to DMEM_CONTROL. */
65 .align 8;
66 [P0] = R0;
67 SSYNC;
Bernd Schmidt29440a22007-07-12 16:25:29 +080068 STI R1;
Bryan Wu1394f032007-05-06 14:50:22 -070069 RTS;
Mike Frysinger51be24c2007-06-11 15:31:30 +080070
Bernd Schmidt29440a22007-07-12 16:25:29 +080071ENDPROC(_bfin_write_DMEM_CONTROL)
72#endif
73
Bryan Wu1394f032007-05-06 14:50:22 -070074#endif