blob: 57ee9b36af0dcca6c727ea68bd3e021f5324757f [file] [log] [blame]
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001/*
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -08002 * Copyright (c) 2012-2016, The Linux Foundation. All rights reserved.
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
Stephen Boyd987a9f12015-11-17 16:13:55 -080013#include <linux/bitmap.h>
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060014#include <linux/delay.h>
15#include <linux/err.h>
16#include <linux/interrupt.h>
17#include <linux/io.h>
Josh Cartwright67b563f2014-02-12 13:44:25 -060018#include <linux/irqchip/chained_irq.h>
19#include <linux/irqdomain.h>
20#include <linux/irq.h>
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060021#include <linux/kernel.h>
22#include <linux/module.h>
23#include <linux/of.h>
24#include <linux/platform_device.h>
25#include <linux/slab.h>
26#include <linux/spmi.h>
27
28/* PMIC Arbiter configuration registers */
29#define PMIC_ARB_VERSION 0x0000
Gilad Avidovd0c6ae42015-03-25 11:37:32 -060030#define PMIC_ARB_VERSION_V2_MIN 0x20010000
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060031#define PMIC_ARB_INT_EN 0x0004
32
Gilad Avidovd0c6ae42015-03-25 11:37:32 -060033/* PMIC Arbiter channel registers offsets */
34#define PMIC_ARB_CMD 0x00
35#define PMIC_ARB_CONFIG 0x04
36#define PMIC_ARB_STATUS 0x08
37#define PMIC_ARB_WDATA0 0x10
38#define PMIC_ARB_WDATA1 0x14
39#define PMIC_ARB_RDATA0 0x18
40#define PMIC_ARB_RDATA1 0x1C
41#define PMIC_ARB_REG_CHNL(N) (0x800 + 0x4 * (N))
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060042
43/* Mapping Table */
44#define SPMI_MAPPING_TABLE_REG(N) (0x0B00 + (4 * (N)))
45#define SPMI_MAPPING_BIT_INDEX(X) (((X) >> 18) & 0xF)
46#define SPMI_MAPPING_BIT_IS_0_FLAG(X) (((X) >> 17) & 0x1)
47#define SPMI_MAPPING_BIT_IS_0_RESULT(X) (((X) >> 9) & 0xFF)
48#define SPMI_MAPPING_BIT_IS_1_FLAG(X) (((X) >> 8) & 0x1)
49#define SPMI_MAPPING_BIT_IS_1_RESULT(X) (((X) >> 0) & 0xFF)
50
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060051#define SPMI_MAPPING_TABLE_TREE_DEPTH 16 /* Maximum of 16-bits */
Stephen Boyd987a9f12015-11-17 16:13:55 -080052#define PMIC_ARB_MAX_PPID BIT(12) /* PPID is 12bit */
53#define PMIC_ARB_CHAN_VALID BIT(15)
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060054
55/* Ownership Table */
56#define SPMI_OWNERSHIP_TABLE_REG(N) (0x0700 + (4 * (N)))
57#define SPMI_OWNERSHIP_PERIPH2OWNER(X) ((X) & 0x7)
58
59/* Channel Status fields */
60enum pmic_arb_chnl_status {
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -080061 PMIC_ARB_STATUS_DONE = BIT(0),
62 PMIC_ARB_STATUS_FAILURE = BIT(1),
63 PMIC_ARB_STATUS_DENIED = BIT(2),
64 PMIC_ARB_STATUS_DROPPED = BIT(3),
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060065};
66
67/* Command register fields */
68#define PMIC_ARB_CMD_MAX_BYTE_COUNT 8
69
70/* Command Opcodes */
71enum pmic_arb_cmd_op_code {
72 PMIC_ARB_OP_EXT_WRITEL = 0,
73 PMIC_ARB_OP_EXT_READL = 1,
74 PMIC_ARB_OP_EXT_WRITE = 2,
75 PMIC_ARB_OP_RESET = 3,
76 PMIC_ARB_OP_SLEEP = 4,
77 PMIC_ARB_OP_SHUTDOWN = 5,
78 PMIC_ARB_OP_WAKEUP = 6,
79 PMIC_ARB_OP_AUTHENTICATE = 7,
80 PMIC_ARB_OP_MSTR_READ = 8,
81 PMIC_ARB_OP_MSTR_WRITE = 9,
82 PMIC_ARB_OP_EXT_READ = 13,
83 PMIC_ARB_OP_WRITE = 14,
84 PMIC_ARB_OP_READ = 15,
85 PMIC_ARB_OP_ZERO_WRITE = 16,
86};
87
88/* Maximum number of support PMIC peripherals */
Stephen Boyd987a9f12015-11-17 16:13:55 -080089#define PMIC_ARB_MAX_PERIPHS 512
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060090#define PMIC_ARB_TIMEOUT_US 100
91#define PMIC_ARB_MAX_TRANS_BYTES (8)
92
93#define PMIC_ARB_APID_MASK 0xFF
94#define PMIC_ARB_PPID_MASK 0xFFF
95
96/* interrupt enable bit */
97#define SPMI_PIC_ACC_ENABLE_BIT BIT(0)
98
Gilad Avidovd0c6ae42015-03-25 11:37:32 -060099struct pmic_arb_ver_ops;
100
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600101/**
102 * spmi_pmic_arb_dev - SPMI PMIC Arbiter object
103 *
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600104 * @rd_base: on v1 "core", on v2 "observer" register base off DT.
105 * @wr_base: on v1 "core", on v2 "chnls" register base off DT.
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600106 * @intr: address of the SPMI interrupt control registers.
107 * @cnfg: address of the PMIC Arbiter configuration registers.
108 * @lock: lock to synchronize accesses.
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600109 * @channel: execution environment channel to use for accesses.
Josh Cartwright67b563f2014-02-12 13:44:25 -0600110 * @irq: PMIC ARB interrupt.
111 * @ee: the current Execution Environment
112 * @min_apid: minimum APID (used for bounding IRQ search)
113 * @max_apid: maximum APID
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800114 * @max_periph: maximum number of PMIC peripherals supported by HW.
Josh Cartwright67b563f2014-02-12 13:44:25 -0600115 * @mapping_table: in-memory copy of PPID -> APID mapping table.
116 * @domain: irq domain object for PMIC IRQ domain
117 * @spmic: SPMI controller object
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600118 * @apid_to_ppid: in-memory copy of APID -> PPID mapping table.
119 * @ver_ops: version dependent operations.
120 * @ppid_to_chan in-memory copy of PPID -> channel (APID) mapping table.
121 * v2 only.
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600122 */
123struct spmi_pmic_arb_dev {
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600124 void __iomem *rd_base;
125 void __iomem *wr_base;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600126 void __iomem *intr;
127 void __iomem *cnfg;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800128 void __iomem *core;
129 resource_size_t core_size;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600130 raw_spinlock_t lock;
131 u8 channel;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600132 int irq;
133 u8 ee;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800134 u16 min_apid;
135 u16 max_apid;
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800136 u16 max_periph;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800137 u32 *mapping_table;
138 DECLARE_BITMAP(mapping_table_valid, PMIC_ARB_MAX_PERIPHS);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600139 struct irq_domain *domain;
140 struct spmi_controller *spmic;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800141 u16 *apid_to_ppid;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600142 const struct pmic_arb_ver_ops *ver_ops;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800143 u16 *ppid_to_chan;
144 u16 last_channel;
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800145 u8 *chan_to_owner;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600146};
147
148/**
149 * pmic_arb_ver: version dependent functionality.
150 *
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800151 * @mode: access rights to specified pmic peripheral.
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600152 * @non_data_cmd: on v1 issues an spmi non-data command.
153 * on v2 no HW support, returns -EOPNOTSUPP.
154 * @offset: on v1 offset of per-ee channel.
155 * on v2 offset of per-ee and per-ppid channel.
156 * @fmt_cmd: formats a GENI/SPMI command.
157 * @owner_acc_status: on v1 offset of PMIC_ARB_SPMI_PIC_OWNERm_ACC_STATUSn
158 * on v2 offset of SPMI_PIC_OWNERm_ACC_STATUSn.
159 * @acc_enable: on v1 offset of PMIC_ARB_SPMI_PIC_ACC_ENABLEn
160 * on v2 offset of SPMI_PIC_ACC_ENABLEn.
161 * @irq_status: on v1 offset of PMIC_ARB_SPMI_PIC_IRQ_STATUSn
162 * on v2 offset of SPMI_PIC_IRQ_STATUSn.
163 * @irq_clear: on v1 offset of PMIC_ARB_SPMI_PIC_IRQ_CLEARn
164 * on v2 offset of SPMI_PIC_IRQ_CLEARn.
165 */
166struct pmic_arb_ver_ops {
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800167 int (*mode)(struct spmi_pmic_arb_dev *dev, u8 sid, u16 addr,
168 mode_t *mode);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600169 /* spmi commands (read_cmd, write_cmd, cmd) functionality */
Stephen Boyd987a9f12015-11-17 16:13:55 -0800170 int (*offset)(struct spmi_pmic_arb_dev *dev, u8 sid, u16 addr,
171 u32 *offset);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600172 u32 (*fmt_cmd)(u8 opc, u8 sid, u16 addr, u8 bc);
173 int (*non_data_cmd)(struct spmi_controller *ctrl, u8 opc, u8 sid);
174 /* Interrupts controller functionality (offset of PIC registers) */
175 u32 (*owner_acc_status)(u8 m, u8 n);
176 u32 (*acc_enable)(u8 n);
177 u32 (*irq_status)(u8 n);
178 u32 (*irq_clear)(u8 n);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600179};
180
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600181static inline void pmic_arb_base_write(struct spmi_pmic_arb_dev *dev,
182 u32 offset, u32 val)
183{
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600184 writel_relaxed(val, dev->wr_base + offset);
185}
186
187static inline void pmic_arb_set_rd_cmd(struct spmi_pmic_arb_dev *dev,
188 u32 offset, u32 val)
189{
190 writel_relaxed(val, dev->rd_base + offset);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600191}
192
193/**
194 * pa_read_data: reads pmic-arb's register and copy 1..4 bytes to buf
195 * @bc: byte count -1. range: 0..3
196 * @reg: register's address
197 * @buf: output parameter, length must be bc + 1
198 */
199static void pa_read_data(struct spmi_pmic_arb_dev *dev, u8 *buf, u32 reg, u8 bc)
200{
Stephen Boydd5144792015-08-28 12:21:42 -0700201 u32 data = __raw_readl(dev->rd_base + reg);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600202 memcpy(buf, &data, (bc & 3) + 1);
203}
204
205/**
206 * pa_write_data: write 1..4 bytes from buf to pmic-arb's register
207 * @bc: byte-count -1. range: 0..3.
208 * @reg: register's address.
209 * @buf: buffer to write. length must be bc + 1.
210 */
211static void
212pa_write_data(struct spmi_pmic_arb_dev *dev, const u8 *buf, u32 reg, u8 bc)
213{
214 u32 data = 0;
215 memcpy(&data, buf, (bc & 3) + 1);
Stephen Boydd5144792015-08-28 12:21:42 -0700216 __raw_writel(data, dev->wr_base + reg);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600217}
218
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600219static int pmic_arb_wait_for_done(struct spmi_controller *ctrl,
220 void __iomem *base, u8 sid, u16 addr)
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600221{
222 struct spmi_pmic_arb_dev *dev = spmi_controller_get_drvdata(ctrl);
223 u32 status = 0;
224 u32 timeout = PMIC_ARB_TIMEOUT_US;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800225 u32 offset;
226 int rc;
227
228 rc = dev->ver_ops->offset(dev, sid, addr, &offset);
229 if (rc)
230 return rc;
231
232 offset += PMIC_ARB_STATUS;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600233
234 while (timeout--) {
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600235 status = readl_relaxed(base + offset);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600236
237 if (status & PMIC_ARB_STATUS_DONE) {
238 if (status & PMIC_ARB_STATUS_DENIED) {
239 dev_err(&ctrl->dev,
240 "%s: transaction denied (0x%x)\n",
241 __func__, status);
242 return -EPERM;
243 }
244
245 if (status & PMIC_ARB_STATUS_FAILURE) {
246 dev_err(&ctrl->dev,
247 "%s: transaction failed (0x%x)\n",
248 __func__, status);
249 return -EIO;
250 }
251
252 if (status & PMIC_ARB_STATUS_DROPPED) {
253 dev_err(&ctrl->dev,
254 "%s: transaction dropped (0x%x)\n",
255 __func__, status);
256 return -EIO;
257 }
258
259 return 0;
260 }
261 udelay(1);
262 }
263
264 dev_err(&ctrl->dev,
265 "%s: timeout, status 0x%x\n",
266 __func__, status);
267 return -ETIMEDOUT;
268}
269
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600270static int
271pmic_arb_non_data_cmd_v1(struct spmi_controller *ctrl, u8 opc, u8 sid)
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600272{
273 struct spmi_pmic_arb_dev *pmic_arb = spmi_controller_get_drvdata(ctrl);
274 unsigned long flags;
275 u32 cmd;
276 int rc;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800277 u32 offset;
278
279 rc = pmic_arb->ver_ops->offset(pmic_arb, sid, 0, &offset);
280 if (rc)
281 return rc;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600282
283 cmd = ((opc | 0x40) << 27) | ((sid & 0xf) << 20);
284
285 raw_spin_lock_irqsave(&pmic_arb->lock, flags);
286 pmic_arb_base_write(pmic_arb, offset + PMIC_ARB_CMD, cmd);
287 rc = pmic_arb_wait_for_done(ctrl, pmic_arb->wr_base, sid, 0);
288 raw_spin_unlock_irqrestore(&pmic_arb->lock, flags);
289
290 return rc;
291}
292
293static int
294pmic_arb_non_data_cmd_v2(struct spmi_controller *ctrl, u8 opc, u8 sid)
295{
296 return -EOPNOTSUPP;
297}
298
299/* Non-data command */
300static int pmic_arb_cmd(struct spmi_controller *ctrl, u8 opc, u8 sid)
301{
302 struct spmi_pmic_arb_dev *pmic_arb = spmi_controller_get_drvdata(ctrl);
303
304 dev_dbg(&ctrl->dev, "cmd op:0x%x sid:%d\n", opc, sid);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600305
306 /* Check for valid non-data command */
307 if (opc < SPMI_CMD_RESET || opc > SPMI_CMD_WAKEUP)
308 return -EINVAL;
309
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600310 return pmic_arb->ver_ops->non_data_cmd(ctrl, opc, sid);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600311}
312
313static int pmic_arb_read_cmd(struct spmi_controller *ctrl, u8 opc, u8 sid,
314 u16 addr, u8 *buf, size_t len)
315{
316 struct spmi_pmic_arb_dev *pmic_arb = spmi_controller_get_drvdata(ctrl);
317 unsigned long flags;
318 u8 bc = len - 1;
319 u32 cmd;
320 int rc;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800321 u32 offset;
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800322 mode_t mode;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800323
324 rc = pmic_arb->ver_ops->offset(pmic_arb, sid, addr, &offset);
325 if (rc)
326 return rc;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600327
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800328 rc = pmic_arb->ver_ops->mode(pmic_arb, sid, addr, &mode);
329 if (rc)
330 return rc;
331
332 if (!(mode & 0400)) {
333 dev_err(&pmic_arb->spmic->dev,
334 "error: impermissible read from peripheral sid:%d addr:0x%x\n",
335 sid, addr);
336 return -ENODEV;
337 }
338
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600339 if (bc >= PMIC_ARB_MAX_TRANS_BYTES) {
340 dev_err(&ctrl->dev,
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600341 "pmic-arb supports 1..%d bytes per trans, but:%zu requested",
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600342 PMIC_ARB_MAX_TRANS_BYTES, len);
343 return -EINVAL;
344 }
345
346 /* Check the opcode */
347 if (opc >= 0x60 && opc <= 0x7F)
348 opc = PMIC_ARB_OP_READ;
349 else if (opc >= 0x20 && opc <= 0x2F)
350 opc = PMIC_ARB_OP_EXT_READ;
351 else if (opc >= 0x38 && opc <= 0x3F)
352 opc = PMIC_ARB_OP_EXT_READL;
353 else
354 return -EINVAL;
355
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600356 cmd = pmic_arb->ver_ops->fmt_cmd(opc, sid, addr, bc);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600357
358 raw_spin_lock_irqsave(&pmic_arb->lock, flags);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600359 pmic_arb_set_rd_cmd(pmic_arb, offset + PMIC_ARB_CMD, cmd);
360 rc = pmic_arb_wait_for_done(ctrl, pmic_arb->rd_base, sid, addr);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600361 if (rc)
362 goto done;
363
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600364 pa_read_data(pmic_arb, buf, offset + PMIC_ARB_RDATA0,
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600365 min_t(u8, bc, 3));
366
367 if (bc > 3)
368 pa_read_data(pmic_arb, buf + 4,
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600369 offset + PMIC_ARB_RDATA1, bc - 4);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600370
371done:
372 raw_spin_unlock_irqrestore(&pmic_arb->lock, flags);
373 return rc;
374}
375
376static int pmic_arb_write_cmd(struct spmi_controller *ctrl, u8 opc, u8 sid,
377 u16 addr, const u8 *buf, size_t len)
378{
379 struct spmi_pmic_arb_dev *pmic_arb = spmi_controller_get_drvdata(ctrl);
380 unsigned long flags;
381 u8 bc = len - 1;
382 u32 cmd;
383 int rc;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800384 u32 offset;
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800385 mode_t mode;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800386
387 rc = pmic_arb->ver_ops->offset(pmic_arb, sid, addr, &offset);
388 if (rc)
389 return rc;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600390
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800391 rc = pmic_arb->ver_ops->mode(pmic_arb, sid, addr, &mode);
392 if (rc)
393 return rc;
394
395 if (!(mode & 0200)) {
396 dev_err(&pmic_arb->spmic->dev,
397 "error: impermissible write to peripheral sid:%d addr:0x%x\n",
398 sid, addr);
399 return -ENODEV;
400 }
401
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600402 if (bc >= PMIC_ARB_MAX_TRANS_BYTES) {
403 dev_err(&ctrl->dev,
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600404 "pmic-arb supports 1..%d bytes per trans, but:%zu requested",
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600405 PMIC_ARB_MAX_TRANS_BYTES, len);
406 return -EINVAL;
407 }
408
409 /* Check the opcode */
410 if (opc >= 0x40 && opc <= 0x5F)
411 opc = PMIC_ARB_OP_WRITE;
412 else if (opc >= 0x00 && opc <= 0x0F)
413 opc = PMIC_ARB_OP_EXT_WRITE;
414 else if (opc >= 0x30 && opc <= 0x37)
415 opc = PMIC_ARB_OP_EXT_WRITEL;
Stephen Boyd9b769682015-08-28 12:31:10 -0700416 else if (opc >= 0x80)
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600417 opc = PMIC_ARB_OP_ZERO_WRITE;
418 else
419 return -EINVAL;
420
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600421 cmd = pmic_arb->ver_ops->fmt_cmd(opc, sid, addr, bc);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600422
423 /* Write data to FIFOs */
424 raw_spin_lock_irqsave(&pmic_arb->lock, flags);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600425 pa_write_data(pmic_arb, buf, offset + PMIC_ARB_WDATA0,
426 min_t(u8, bc, 3));
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600427 if (bc > 3)
428 pa_write_data(pmic_arb, buf + 4,
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600429 offset + PMIC_ARB_WDATA1, bc - 4);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600430
431 /* Start the transaction */
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600432 pmic_arb_base_write(pmic_arb, offset + PMIC_ARB_CMD, cmd);
433 rc = pmic_arb_wait_for_done(ctrl, pmic_arb->wr_base, sid, addr);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600434 raw_spin_unlock_irqrestore(&pmic_arb->lock, flags);
435
436 return rc;
437}
438
Josh Cartwright67b563f2014-02-12 13:44:25 -0600439enum qpnpint_regs {
440 QPNPINT_REG_RT_STS = 0x10,
441 QPNPINT_REG_SET_TYPE = 0x11,
442 QPNPINT_REG_POLARITY_HIGH = 0x12,
443 QPNPINT_REG_POLARITY_LOW = 0x13,
444 QPNPINT_REG_LATCHED_CLR = 0x14,
445 QPNPINT_REG_EN_SET = 0x15,
446 QPNPINT_REG_EN_CLR = 0x16,
447 QPNPINT_REG_LATCHED_STS = 0x18,
448};
449
450struct spmi_pmic_arb_qpnpint_type {
451 u8 type; /* 1 -> edge */
452 u8 polarity_high;
453 u8 polarity_low;
454} __packed;
455
456/* Simplified accessor functions for irqchip callbacks */
457static void qpnpint_spmi_write(struct irq_data *d, u8 reg, void *buf,
458 size_t len)
459{
460 struct spmi_pmic_arb_dev *pa = irq_data_get_irq_chip_data(d);
461 u8 sid = d->hwirq >> 24;
462 u8 per = d->hwirq >> 16;
463
464 if (pmic_arb_write_cmd(pa->spmic, SPMI_CMD_EXT_WRITEL, sid,
465 (per << 8) + reg, buf, len))
466 dev_err_ratelimited(&pa->spmic->dev,
467 "failed irqchip transaction on %x\n",
468 d->irq);
469}
470
471static void qpnpint_spmi_read(struct irq_data *d, u8 reg, void *buf, size_t len)
472{
473 struct spmi_pmic_arb_dev *pa = irq_data_get_irq_chip_data(d);
474 u8 sid = d->hwirq >> 24;
475 u8 per = d->hwirq >> 16;
476
477 if (pmic_arb_read_cmd(pa->spmic, SPMI_CMD_EXT_READL, sid,
478 (per << 8) + reg, buf, len))
479 dev_err_ratelimited(&pa->spmic->dev,
480 "failed irqchip transaction on %x\n",
481 d->irq);
482}
483
484static void periph_interrupt(struct spmi_pmic_arb_dev *pa, u8 apid)
485{
486 unsigned int irq;
487 u32 status;
488 int id;
489
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600490 status = readl_relaxed(pa->intr + pa->ver_ops->irq_status(apid));
Josh Cartwright67b563f2014-02-12 13:44:25 -0600491 while (status) {
492 id = ffs(status) - 1;
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800493 status &= ~BIT(id);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600494 irq = irq_find_mapping(pa->domain,
495 pa->apid_to_ppid[apid] << 16
496 | id << 8
497 | apid);
498 generic_handle_irq(irq);
499 }
500}
501
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200502static void pmic_arb_chained_irq(struct irq_desc *desc)
Josh Cartwright67b563f2014-02-12 13:44:25 -0600503{
Jiang Liu7fe88f32015-07-13 20:52:25 +0000504 struct spmi_pmic_arb_dev *pa = irq_desc_get_handler_data(desc);
505 struct irq_chip *chip = irq_desc_get_chip(desc);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600506 void __iomem *intr = pa->intr;
507 int first = pa->min_apid >> 5;
508 int last = pa->max_apid >> 5;
509 u32 status;
510 int i, id;
511
512 chained_irq_enter(chip, desc);
513
514 for (i = first; i <= last; ++i) {
515 status = readl_relaxed(intr +
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600516 pa->ver_ops->owner_acc_status(pa->ee, i));
Josh Cartwright67b563f2014-02-12 13:44:25 -0600517 while (status) {
518 id = ffs(status) - 1;
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800519 status &= ~BIT(id);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600520 periph_interrupt(pa, id + i * 32);
521 }
522 }
523
524 chained_irq_exit(chip, desc);
525}
526
527static void qpnpint_irq_ack(struct irq_data *d)
528{
529 struct spmi_pmic_arb_dev *pa = irq_data_get_irq_chip_data(d);
530 u8 irq = d->hwirq >> 8;
531 u8 apid = d->hwirq;
532 unsigned long flags;
533 u8 data;
534
535 raw_spin_lock_irqsave(&pa->lock, flags);
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800536 writel_relaxed(BIT(irq), pa->intr + pa->ver_ops->irq_clear(apid));
Josh Cartwright67b563f2014-02-12 13:44:25 -0600537 raw_spin_unlock_irqrestore(&pa->lock, flags);
538
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800539 data = BIT(irq);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600540 qpnpint_spmi_write(d, QPNPINT_REG_LATCHED_CLR, &data, 1);
541}
542
543static void qpnpint_irq_mask(struct irq_data *d)
544{
545 struct spmi_pmic_arb_dev *pa = irq_data_get_irq_chip_data(d);
546 u8 irq = d->hwirq >> 8;
547 u8 apid = d->hwirq;
548 unsigned long flags;
549 u32 status;
550 u8 data;
551
552 raw_spin_lock_irqsave(&pa->lock, flags);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600553 status = readl_relaxed(pa->intr + pa->ver_ops->acc_enable(apid));
Josh Cartwright67b563f2014-02-12 13:44:25 -0600554 if (status & SPMI_PIC_ACC_ENABLE_BIT) {
555 status = status & ~SPMI_PIC_ACC_ENABLE_BIT;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600556 writel_relaxed(status, pa->intr +
557 pa->ver_ops->acc_enable(apid));
Josh Cartwright67b563f2014-02-12 13:44:25 -0600558 }
559 raw_spin_unlock_irqrestore(&pa->lock, flags);
560
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800561 data = BIT(irq);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600562 qpnpint_spmi_write(d, QPNPINT_REG_EN_CLR, &data, 1);
563}
564
565static void qpnpint_irq_unmask(struct irq_data *d)
566{
567 struct spmi_pmic_arb_dev *pa = irq_data_get_irq_chip_data(d);
568 u8 irq = d->hwirq >> 8;
569 u8 apid = d->hwirq;
570 unsigned long flags;
571 u32 status;
572 u8 data;
573
574 raw_spin_lock_irqsave(&pa->lock, flags);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600575 status = readl_relaxed(pa->intr + pa->ver_ops->acc_enable(apid));
Josh Cartwright67b563f2014-02-12 13:44:25 -0600576 if (!(status & SPMI_PIC_ACC_ENABLE_BIT)) {
577 writel_relaxed(status | SPMI_PIC_ACC_ENABLE_BIT,
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600578 pa->intr + pa->ver_ops->acc_enable(apid));
Josh Cartwright67b563f2014-02-12 13:44:25 -0600579 }
580 raw_spin_unlock_irqrestore(&pa->lock, flags);
581
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800582 data = BIT(irq);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600583 qpnpint_spmi_write(d, QPNPINT_REG_EN_SET, &data, 1);
584}
585
586static void qpnpint_irq_enable(struct irq_data *d)
587{
588 u8 irq = d->hwirq >> 8;
589 u8 data;
590
591 qpnpint_irq_unmask(d);
592
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800593 data = BIT(irq);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600594 qpnpint_spmi_write(d, QPNPINT_REG_LATCHED_CLR, &data, 1);
595}
596
597static int qpnpint_irq_set_type(struct irq_data *d, unsigned int flow_type)
598{
599 struct spmi_pmic_arb_qpnpint_type type;
600 u8 irq = d->hwirq >> 8;
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800601 u8 bit_mask_irq = BIT(irq);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600602
603 qpnpint_spmi_read(d, QPNPINT_REG_SET_TYPE, &type, sizeof(type));
604
605 if (flow_type & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING)) {
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800606 type.type |= bit_mask_irq;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600607 if (flow_type & IRQF_TRIGGER_RISING)
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800608 type.polarity_high |= bit_mask_irq;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600609 if (flow_type & IRQF_TRIGGER_FALLING)
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800610 type.polarity_low |= bit_mask_irq;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600611 } else {
612 if ((flow_type & (IRQF_TRIGGER_HIGH)) &&
613 (flow_type & (IRQF_TRIGGER_LOW)))
614 return -EINVAL;
615
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800616 type.type &= ~bit_mask_irq; /* level trig */
Josh Cartwright67b563f2014-02-12 13:44:25 -0600617 if (flow_type & IRQF_TRIGGER_HIGH)
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800618 type.polarity_high |= bit_mask_irq;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600619 else
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800620 type.polarity_low |= bit_mask_irq;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600621 }
622
623 qpnpint_spmi_write(d, QPNPINT_REG_SET_TYPE, &type, sizeof(type));
624 return 0;
625}
626
Courtney Cavin60be4232015-07-30 10:53:54 -0700627static int qpnpint_get_irqchip_state(struct irq_data *d,
628 enum irqchip_irq_state which,
629 bool *state)
630{
631 u8 irq = d->hwirq >> 8;
632 u8 status = 0;
633
634 if (which != IRQCHIP_STATE_LINE_LEVEL)
635 return -EINVAL;
636
637 qpnpint_spmi_read(d, QPNPINT_REG_RT_STS, &status, 1);
638 *state = !!(status & BIT(irq));
639
640 return 0;
641}
642
Josh Cartwright67b563f2014-02-12 13:44:25 -0600643static struct irq_chip pmic_arb_irqchip = {
644 .name = "pmic_arb",
645 .irq_enable = qpnpint_irq_enable,
646 .irq_ack = qpnpint_irq_ack,
647 .irq_mask = qpnpint_irq_mask,
648 .irq_unmask = qpnpint_irq_unmask,
649 .irq_set_type = qpnpint_irq_set_type,
Courtney Cavin60be4232015-07-30 10:53:54 -0700650 .irq_get_irqchip_state = qpnpint_get_irqchip_state,
Josh Cartwright67b563f2014-02-12 13:44:25 -0600651 .flags = IRQCHIP_MASK_ON_SUSPEND
652 | IRQCHIP_SKIP_SET_WAKE,
653};
654
655struct spmi_pmic_arb_irq_spec {
656 unsigned slave:4;
657 unsigned per:8;
658 unsigned irq:3;
659};
660
661static int search_mapping_table(struct spmi_pmic_arb_dev *pa,
662 struct spmi_pmic_arb_irq_spec *spec,
663 u8 *apid)
664{
665 u16 ppid = spec->slave << 8 | spec->per;
666 u32 *mapping_table = pa->mapping_table;
667 int index = 0, i;
668 u32 data;
669
670 for (i = 0; i < SPMI_MAPPING_TABLE_TREE_DEPTH; ++i) {
Stephen Boyd987a9f12015-11-17 16:13:55 -0800671 if (!test_and_set_bit(index, pa->mapping_table_valid))
672 mapping_table[index] = readl_relaxed(pa->cnfg +
673 SPMI_MAPPING_TABLE_REG(index));
674
Josh Cartwright67b563f2014-02-12 13:44:25 -0600675 data = mapping_table[index];
676
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800677 if (ppid & BIT(SPMI_MAPPING_BIT_INDEX(data))) {
Josh Cartwright67b563f2014-02-12 13:44:25 -0600678 if (SPMI_MAPPING_BIT_IS_1_FLAG(data)) {
679 index = SPMI_MAPPING_BIT_IS_1_RESULT(data);
680 } else {
681 *apid = SPMI_MAPPING_BIT_IS_1_RESULT(data);
682 return 0;
683 }
684 } else {
685 if (SPMI_MAPPING_BIT_IS_0_FLAG(data)) {
686 index = SPMI_MAPPING_BIT_IS_0_RESULT(data);
687 } else {
688 *apid = SPMI_MAPPING_BIT_IS_0_RESULT(data);
689 return 0;
690 }
691 }
692 }
693
694 return -ENODEV;
695}
696
697static int qpnpint_irq_domain_dt_translate(struct irq_domain *d,
698 struct device_node *controller,
699 const u32 *intspec,
700 unsigned int intsize,
701 unsigned long *out_hwirq,
702 unsigned int *out_type)
703{
704 struct spmi_pmic_arb_dev *pa = d->host_data;
705 struct spmi_pmic_arb_irq_spec spec;
706 int err;
707 u8 apid;
708
709 dev_dbg(&pa->spmic->dev,
710 "intspec[0] 0x%1x intspec[1] 0x%02x intspec[2] 0x%02x\n",
711 intspec[0], intspec[1], intspec[2]);
712
Marc Zyngier5d4c9bc2015-10-13 12:51:29 +0100713 if (irq_domain_get_of_node(d) != controller)
Josh Cartwright67b563f2014-02-12 13:44:25 -0600714 return -EINVAL;
715 if (intsize != 4)
716 return -EINVAL;
717 if (intspec[0] > 0xF || intspec[1] > 0xFF || intspec[2] > 0x7)
718 return -EINVAL;
719
720 spec.slave = intspec[0];
721 spec.per = intspec[1];
722 spec.irq = intspec[2];
723
724 err = search_mapping_table(pa, &spec, &apid);
725 if (err)
726 return err;
727
728 pa->apid_to_ppid[apid] = spec.slave << 8 | spec.per;
729
730 /* Keep track of {max,min}_apid for bounding search during interrupt */
731 if (apid > pa->max_apid)
732 pa->max_apid = apid;
733 if (apid < pa->min_apid)
734 pa->min_apid = apid;
735
736 *out_hwirq = spec.slave << 24
737 | spec.per << 16
738 | spec.irq << 8
739 | apid;
740 *out_type = intspec[3] & IRQ_TYPE_SENSE_MASK;
741
742 dev_dbg(&pa->spmic->dev, "out_hwirq = %lu\n", *out_hwirq);
743
744 return 0;
745}
746
747static int qpnpint_irq_domain_map(struct irq_domain *d,
748 unsigned int virq,
749 irq_hw_number_t hwirq)
750{
751 struct spmi_pmic_arb_dev *pa = d->host_data;
752
753 dev_dbg(&pa->spmic->dev, "virq = %u, hwirq = %lu\n", virq, hwirq);
754
755 irq_set_chip_and_handler(virq, &pmic_arb_irqchip, handle_level_irq);
756 irq_set_chip_data(virq, d->host_data);
757 irq_set_noprobe(virq);
758 return 0;
759}
760
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800761static int
762pmic_arb_mode_v1(struct spmi_pmic_arb_dev *pa, u8 sid, u16 addr, mode_t *mode)
763{
764 *mode = 0600;
765 return 0;
766}
767
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600768/* v1 offset per ee */
Stephen Boyd987a9f12015-11-17 16:13:55 -0800769static int
770pmic_arb_offset_v1(struct spmi_pmic_arb_dev *pa, u8 sid, u16 addr, u32 *offset)
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600771{
Stephen Boyd987a9f12015-11-17 16:13:55 -0800772 *offset = 0x800 + 0x80 * pa->channel;
773 return 0;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600774}
775
Stephen Boyd987a9f12015-11-17 16:13:55 -0800776static u16 pmic_arb_find_chan(struct spmi_pmic_arb_dev *pa, u16 ppid)
777{
778 u32 regval, offset;
779 u16 chan;
780 u16 id;
781
782 /*
783 * PMIC_ARB_REG_CHNL is a table in HW mapping channel to ppid.
784 * ppid_to_chan is an in-memory invert of that table.
785 */
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800786 for (chan = pa->last_channel; chan < pa->max_periph; chan++) {
787 regval = readl_relaxed(pa->cnfg +
788 SPMI_OWNERSHIP_TABLE_REG(chan));
789 pa->chan_to_owner[chan] = SPMI_OWNERSHIP_PERIPH2OWNER(regval);
790
Stephen Boyd987a9f12015-11-17 16:13:55 -0800791 offset = PMIC_ARB_REG_CHNL(chan);
792 if (offset >= pa->core_size)
793 break;
794
795 regval = readl_relaxed(pa->core + offset);
796 if (!regval)
797 continue;
798
799 id = (regval >> 8) & PMIC_ARB_PPID_MASK;
800 pa->ppid_to_chan[id] = chan | PMIC_ARB_CHAN_VALID;
801 if (id == ppid) {
802 chan |= PMIC_ARB_CHAN_VALID;
803 break;
804 }
805 }
806 pa->last_channel = chan & ~PMIC_ARB_CHAN_VALID;
807
808 return chan;
809}
810
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800811static int
812pmic_arb_mode_v2(struct spmi_pmic_arb_dev *pa, u8 sid, u16 addr, mode_t *mode)
813{
814 u16 ppid = (sid << 8) | (addr >> 8);
815 u16 chan;
816 u8 owner;
817
818 chan = pa->ppid_to_chan[ppid];
819 if (!(chan & PMIC_ARB_CHAN_VALID))
820 return -ENODEV;
821
822 *mode = 0;
823 *mode |= 0400;
824
825 chan &= ~PMIC_ARB_CHAN_VALID;
826 owner = pa->chan_to_owner[chan];
827 if (owner == pa->ee)
828 *mode |= 0200;
829 return 0;
830}
Stephen Boyd987a9f12015-11-17 16:13:55 -0800831
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600832/* v2 offset per ppid (chan) and per ee */
Stephen Boyd987a9f12015-11-17 16:13:55 -0800833static int
834pmic_arb_offset_v2(struct spmi_pmic_arb_dev *pa, u8 sid, u16 addr, u32 *offset)
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600835{
836 u16 ppid = (sid << 8) | (addr >> 8);
Stephen Boyd987a9f12015-11-17 16:13:55 -0800837 u16 chan;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600838
Stephen Boyd987a9f12015-11-17 16:13:55 -0800839 chan = pa->ppid_to_chan[ppid];
840 if (!(chan & PMIC_ARB_CHAN_VALID))
841 chan = pmic_arb_find_chan(pa, ppid);
842 if (!(chan & PMIC_ARB_CHAN_VALID))
843 return -ENODEV;
844 chan &= ~PMIC_ARB_CHAN_VALID;
845
846 *offset = 0x1000 * pa->ee + 0x8000 * chan;
847 return 0;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600848}
849
850static u32 pmic_arb_fmt_cmd_v1(u8 opc, u8 sid, u16 addr, u8 bc)
851{
852 return (opc << 27) | ((sid & 0xf) << 20) | (addr << 4) | (bc & 0x7);
853}
854
855static u32 pmic_arb_fmt_cmd_v2(u8 opc, u8 sid, u16 addr, u8 bc)
856{
857 return (opc << 27) | ((addr & 0xff) << 4) | (bc & 0x7);
858}
859
860static u32 pmic_arb_owner_acc_status_v1(u8 m, u8 n)
861{
862 return 0x20 * m + 0x4 * n;
863}
864
865static u32 pmic_arb_owner_acc_status_v2(u8 m, u8 n)
866{
867 return 0x100000 + 0x1000 * m + 0x4 * n;
868}
869
870static u32 pmic_arb_acc_enable_v1(u8 n)
871{
872 return 0x200 + 0x4 * n;
873}
874
875static u32 pmic_arb_acc_enable_v2(u8 n)
876{
877 return 0x1000 * n;
878}
879
880static u32 pmic_arb_irq_status_v1(u8 n)
881{
882 return 0x600 + 0x4 * n;
883}
884
885static u32 pmic_arb_irq_status_v2(u8 n)
886{
887 return 0x4 + 0x1000 * n;
888}
889
890static u32 pmic_arb_irq_clear_v1(u8 n)
891{
892 return 0xA00 + 0x4 * n;
893}
894
895static u32 pmic_arb_irq_clear_v2(u8 n)
896{
897 return 0x8 + 0x1000 * n;
898}
899
900static const struct pmic_arb_ver_ops pmic_arb_v1 = {
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800901 .mode = pmic_arb_mode_v1,
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600902 .non_data_cmd = pmic_arb_non_data_cmd_v1,
903 .offset = pmic_arb_offset_v1,
904 .fmt_cmd = pmic_arb_fmt_cmd_v1,
905 .owner_acc_status = pmic_arb_owner_acc_status_v1,
906 .acc_enable = pmic_arb_acc_enable_v1,
907 .irq_status = pmic_arb_irq_status_v1,
908 .irq_clear = pmic_arb_irq_clear_v1,
909};
910
911static const struct pmic_arb_ver_ops pmic_arb_v2 = {
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800912 .mode = pmic_arb_mode_v2,
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600913 .non_data_cmd = pmic_arb_non_data_cmd_v2,
914 .offset = pmic_arb_offset_v2,
915 .fmt_cmd = pmic_arb_fmt_cmd_v2,
916 .owner_acc_status = pmic_arb_owner_acc_status_v2,
917 .acc_enable = pmic_arb_acc_enable_v2,
918 .irq_status = pmic_arb_irq_status_v2,
919 .irq_clear = pmic_arb_irq_clear_v2,
920};
921
Josh Cartwright67b563f2014-02-12 13:44:25 -0600922static const struct irq_domain_ops pmic_arb_irq_domain_ops = {
923 .map = qpnpint_irq_domain_map,
924 .xlate = qpnpint_irq_domain_dt_translate,
925};
926
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600927static int spmi_pmic_arb_probe(struct platform_device *pdev)
928{
929 struct spmi_pmic_arb_dev *pa;
930 struct spmi_controller *ctrl;
931 struct resource *res;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600932 void __iomem *core;
933 u32 channel, ee, hw_ver;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800934 int err;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600935 bool is_v1;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600936
937 ctrl = spmi_controller_alloc(&pdev->dev, sizeof(*pa));
938 if (!ctrl)
939 return -ENOMEM;
940
941 pa = spmi_controller_get_drvdata(ctrl);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600942 pa->spmic = ctrl;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600943
944 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "core");
Stephen Boyd987a9f12015-11-17 16:13:55 -0800945 pa->core_size = resource_size(res);
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800946 if (pa->core_size <= 0x800) {
947 dev_err(&pdev->dev, "core_size is smaller than 0x800. Failing Probe\n");
948 err = -EINVAL;
949 goto err_put_ctrl;
950 }
951
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600952 core = devm_ioremap_resource(&ctrl->dev, res);
953 if (IS_ERR(core)) {
954 err = PTR_ERR(core);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600955 goto err_put_ctrl;
956 }
957
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600958 hw_ver = readl_relaxed(core + PMIC_ARB_VERSION);
959 is_v1 = (hw_ver < PMIC_ARB_VERSION_V2_MIN);
960
961 dev_info(&ctrl->dev, "PMIC Arb Version-%d (0x%x)\n", (is_v1 ? 1 : 2),
962 hw_ver);
963
964 if (is_v1) {
965 pa->ver_ops = &pmic_arb_v1;
966 pa->wr_base = core;
967 pa->rd_base = core;
968 } else {
Stephen Boyd987a9f12015-11-17 16:13:55 -0800969 pa->core = core;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600970 pa->ver_ops = &pmic_arb_v2;
971
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800972 /* the apid to ppid table starts at PMIC_ARB_REG_CHNL(0) */
973 pa->max_periph = (pa->core_size - PMIC_ARB_REG_CHNL(0)) / 4;
974
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600975 res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
976 "obsrvr");
977 pa->rd_base = devm_ioremap_resource(&ctrl->dev, res);
978 if (IS_ERR(pa->rd_base)) {
979 err = PTR_ERR(pa->rd_base);
980 goto err_put_ctrl;
981 }
982
983 res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
984 "chnls");
985 pa->wr_base = devm_ioremap_resource(&ctrl->dev, res);
986 if (IS_ERR(pa->wr_base)) {
987 err = PTR_ERR(pa->wr_base);
988 goto err_put_ctrl;
989 }
990
Stephen Boyd987a9f12015-11-17 16:13:55 -0800991 pa->ppid_to_chan = devm_kcalloc(&ctrl->dev,
992 PMIC_ARB_MAX_PPID,
993 sizeof(*pa->ppid_to_chan),
994 GFP_KERNEL);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600995 if (!pa->ppid_to_chan) {
996 err = -ENOMEM;
997 goto err_put_ctrl;
998 }
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800999
1000 pa->chan_to_owner = devm_kcalloc(&ctrl->dev,
1001 pa->max_periph,
1002 sizeof(*pa->chan_to_owner),
1003 GFP_KERNEL);
1004 if (!pa->chan_to_owner) {
1005 err = -ENOMEM;
1006 goto err_put_ctrl;
1007 }
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001008 }
1009
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001010 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "intr");
1011 pa->intr = devm_ioremap_resource(&ctrl->dev, res);
1012 if (IS_ERR(pa->intr)) {
1013 err = PTR_ERR(pa->intr);
1014 goto err_put_ctrl;
1015 }
1016
1017 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "cnfg");
1018 pa->cnfg = devm_ioremap_resource(&ctrl->dev, res);
1019 if (IS_ERR(pa->cnfg)) {
1020 err = PTR_ERR(pa->cnfg);
1021 goto err_put_ctrl;
1022 }
1023
Josh Cartwright67b563f2014-02-12 13:44:25 -06001024 pa->irq = platform_get_irq_byname(pdev, "periph_irq");
1025 if (pa->irq < 0) {
1026 err = pa->irq;
1027 goto err_put_ctrl;
1028 }
1029
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001030 err = of_property_read_u32(pdev->dev.of_node, "qcom,channel", &channel);
1031 if (err) {
1032 dev_err(&pdev->dev, "channel unspecified.\n");
1033 goto err_put_ctrl;
1034 }
1035
1036 if (channel > 5) {
1037 dev_err(&pdev->dev, "invalid channel (%u) specified.\n",
1038 channel);
Christophe JAILLETe98cc182016-09-26 22:24:46 +02001039 err = -EINVAL;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001040 goto err_put_ctrl;
1041 }
1042
1043 pa->channel = channel;
1044
Josh Cartwright67b563f2014-02-12 13:44:25 -06001045 err = of_property_read_u32(pdev->dev.of_node, "qcom,ee", &ee);
1046 if (err) {
1047 dev_err(&pdev->dev, "EE unspecified.\n");
1048 goto err_put_ctrl;
1049 }
1050
1051 if (ee > 5) {
1052 dev_err(&pdev->dev, "invalid EE (%u) specified\n", ee);
1053 err = -EINVAL;
1054 goto err_put_ctrl;
1055 }
1056
1057 pa->ee = ee;
1058
Stephen Boyd987a9f12015-11-17 16:13:55 -08001059 pa->apid_to_ppid = devm_kcalloc(&ctrl->dev, PMIC_ARB_MAX_PERIPHS,
1060 sizeof(*pa->apid_to_ppid),
1061 GFP_KERNEL);
1062 if (!pa->apid_to_ppid) {
1063 err = -ENOMEM;
1064 goto err_put_ctrl;
1065 }
1066
1067 pa->mapping_table = devm_kcalloc(&ctrl->dev, PMIC_ARB_MAX_PERIPHS - 1,
1068 sizeof(*pa->mapping_table), GFP_KERNEL);
1069 if (!pa->mapping_table) {
1070 err = -ENOMEM;
1071 goto err_put_ctrl;
1072 }
Josh Cartwright67b563f2014-02-12 13:44:25 -06001073
1074 /* Initialize max_apid/min_apid to the opposite bounds, during
1075 * the irq domain translation, we are sure to update these */
1076 pa->max_apid = 0;
1077 pa->min_apid = PMIC_ARB_MAX_PERIPHS - 1;
1078
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001079 platform_set_drvdata(pdev, ctrl);
1080 raw_spin_lock_init(&pa->lock);
1081
1082 ctrl->cmd = pmic_arb_cmd;
1083 ctrl->read_cmd = pmic_arb_read_cmd;
1084 ctrl->write_cmd = pmic_arb_write_cmd;
1085
Josh Cartwright67b563f2014-02-12 13:44:25 -06001086 dev_dbg(&pdev->dev, "adding irq domain\n");
1087 pa->domain = irq_domain_add_tree(pdev->dev.of_node,
1088 &pmic_arb_irq_domain_ops, pa);
1089 if (!pa->domain) {
1090 dev_err(&pdev->dev, "unable to create irq_domain\n");
1091 err = -ENOMEM;
1092 goto err_put_ctrl;
1093 }
1094
Thomas Gleixnerfb68ba62015-07-13 20:52:24 +00001095 irq_set_chained_handler_and_data(pa->irq, pmic_arb_chained_irq, pa);
Josh Cartwright67b563f2014-02-12 13:44:25 -06001096
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001097 err = spmi_controller_add(ctrl);
1098 if (err)
Josh Cartwright67b563f2014-02-12 13:44:25 -06001099 goto err_domain_remove;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001100
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001101 return 0;
1102
Josh Cartwright67b563f2014-02-12 13:44:25 -06001103err_domain_remove:
Thomas Gleixnerfb68ba62015-07-13 20:52:24 +00001104 irq_set_chained_handler_and_data(pa->irq, NULL, NULL);
Josh Cartwright67b563f2014-02-12 13:44:25 -06001105 irq_domain_remove(pa->domain);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001106err_put_ctrl:
1107 spmi_controller_put(ctrl);
1108 return err;
1109}
1110
1111static int spmi_pmic_arb_remove(struct platform_device *pdev)
1112{
1113 struct spmi_controller *ctrl = platform_get_drvdata(pdev);
Josh Cartwright67b563f2014-02-12 13:44:25 -06001114 struct spmi_pmic_arb_dev *pa = spmi_controller_get_drvdata(ctrl);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001115 spmi_controller_remove(ctrl);
Thomas Gleixnerfb68ba62015-07-13 20:52:24 +00001116 irq_set_chained_handler_and_data(pa->irq, NULL, NULL);
Josh Cartwright67b563f2014-02-12 13:44:25 -06001117 irq_domain_remove(pa->domain);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001118 spmi_controller_put(ctrl);
1119 return 0;
1120}
1121
1122static const struct of_device_id spmi_pmic_arb_match_table[] = {
1123 { .compatible = "qcom,spmi-pmic-arb", },
1124 {},
1125};
1126MODULE_DEVICE_TABLE(of, spmi_pmic_arb_match_table);
1127
1128static struct platform_driver spmi_pmic_arb_driver = {
1129 .probe = spmi_pmic_arb_probe,
1130 .remove = spmi_pmic_arb_remove,
1131 .driver = {
1132 .name = "spmi_pmic_arb",
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001133 .of_match_table = spmi_pmic_arb_match_table,
1134 },
1135};
Abhijeet Dharmapurikardf9bf942015-09-23 11:36:23 -07001136
1137int __init spmi_pmic_arb_init(void)
1138{
1139 return platform_driver_register(&spmi_pmic_arb_driver);
1140}
1141arch_initcall(spmi_pmic_arb_init);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001142
1143MODULE_LICENSE("GPL v2");
1144MODULE_ALIAS("platform:spmi_pmic_arb");