blob: b3501ae2a3bd19211769bdd00ee18d4245562bdf [file] [log] [blame]
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +02001/*
2 * at91sam9g45.dtsi - Device Tree Include file for AT91SAM9G45 family SoC
3 * applies to AT91SAM9G45, AT91SAM9M10,
4 * AT91SAM9G46, AT91SAM9M11 SoC
5 *
6 * Copyright (C) 2011 Atmel,
7 * 2011 Nicolas Ferre <nicolas.ferre@atmel.com>
8 *
9 * Licensed under GPLv2 or later.
10 */
11
Jean-Christophe PLAGNIOL-VILLARD6db64d22013-05-15 01:21:50 +080012#include "skeleton.dtsi"
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +020013#include <dt-bindings/dma/at91.h>
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +080014#include <dt-bindings/pinctrl/at91.h>
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +080015#include <dt-bindings/interrupt-controller/irq.h>
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +080016#include <dt-bindings/gpio/gpio.h>
Alexandre Belloni6f368c32014-06-11 22:39:06 +020017#include <dt-bindings/clock/at91.h>
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020018
19/ {
20 model = "Atmel AT91SAM9G45 family SoC";
21 compatible = "atmel,at91sam9g45";
22 interrupt-parent = <&aic>;
23
24 aliases {
25 serial0 = &dbgu;
26 serial1 = &usart0;
27 serial2 = &usart1;
28 serial3 = &usart2;
29 serial4 = &usart3;
Nicolas Ferre21f81872012-02-11 15:41:40 +010030 gpio0 = &pioA;
31 gpio1 = &pioB;
32 gpio2 = &pioC;
33 gpio3 = &pioD;
34 gpio4 = &pioE;
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +010035 tcb0 = &tcb0;
36 tcb1 = &tcb1;
Ludovic Desroches05dcd362012-09-12 08:42:16 +020037 i2c0 = &i2c0;
38 i2c1 = &i2c1;
Bo Shen099343c2012-11-07 11:41:41 +080039 ssc0 = &ssc0;
40 ssc1 = &ssc1;
Bo Shenf3ab0522013-12-19 11:59:17 +080041 pwm0 = &pwm0;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020042 };
43 cpus {
Lorenzo Pieralisie757a6e2013-04-18 18:31:35 +010044 #address-cells = <0>;
45 #size-cells = <0>;
46
47 cpu {
48 compatible = "arm,arm926ej-s";
49 device_type = "cpu";
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020050 };
51 };
52
Ludovic Desrochesdcce6ce2012-04-02 20:44:20 +020053 memory {
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020054 reg = <0x70000000 0x10000000>;
55 };
56
Alexandre Belloni6f368c32014-06-11 22:39:06 +020057 clocks {
58 slow_xtal: slow_xtal {
59 compatible = "fixed-clock";
60 #clock-cells = <0>;
61 clock-frequency = <0>;
62 };
63
64 main_xtal: main_xtal {
65 compatible = "fixed-clock";
66 #clock-cells = <0>;
67 clock-frequency = <0>;
68 };
69
70 adc_op_clk: adc_op_clk{
71 compatible = "fixed-clock";
72 #clock-cells = <0>;
73 clock-frequency = <300000>;
74 };
75 };
76
Alexandre Bellonif04660e2015-01-13 19:12:24 +010077 sram: sram@00300000 {
78 compatible = "mmio-sram";
79 reg = <0x00300000 0x10000>;
80 };
81
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020082 ahb {
83 compatible = "simple-bus";
84 #address-cells = <1>;
85 #size-cells = <1>;
86 ranges;
87
88 apb {
89 compatible = "simple-bus";
90 #address-cells = <1>;
91 #size-cells = <1>;
92 ranges;
93
94 aic: interrupt-controller@fffff000 {
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +020095 #interrupt-cells = <3>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020096 compatible = "atmel,at91rm9200-aic";
97 interrupt-controller;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020098 reg = <0xfffff000 0x200>;
Jean-Christophe PLAGNIOL-VILLARDc6573942012-04-09 19:36:36 +080099 atmel,external-irqs = <31>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200100 };
101
Jean-Christophe PLAGNIOL-VILLARDa7776ec2012-03-02 20:54:37 +0800102 ramc0: ramc@ffffe400 {
103 compatible = "atmel,at91sam9g45-ddramc";
Maxime Ripard1e165a72014-07-03 12:01:29 +0200104 reg = <0xffffe400 0x200>;
Nicolas Ferre464d6e12014-08-19 16:04:10 -0500105 clocks = <&ddrck>;
106 clock-names = "ddrck";
Maxime Ripard1e165a72014-07-03 12:01:29 +0200107 };
108
109 ramc1: ramc@ffffe600 {
110 compatible = "atmel,at91sam9g45-ddramc";
111 reg = <0xffffe600 0x200>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200112 clocks = <&ddrck>;
113 clock-names = "ddrck";
Jean-Christophe PLAGNIOL-VILLARDa7776ec2012-03-02 20:54:37 +0800114 };
115
Jean-Christophe PLAGNIOL-VILLARDeb5e76f2012-03-02 20:44:23 +0800116 pmc: pmc@fffffc00 {
Alexandre Belloni620f5032015-10-12 16:28:38 +0200117 compatible = "atmel,at91sam9g45-pmc", "syscon";
Jean-Christophe PLAGNIOL-VILLARDeb5e76f2012-03-02 20:44:23 +0800118 reg = <0xfffffc00 0x100>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200119 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
120 interrupt-controller;
121 #address-cells = <1>;
122 #size-cells = <0>;
123 #interrupt-cells = <1>;
124
125 main_osc: main_osc {
126 compatible = "atmel,at91rm9200-clk-main-osc";
127 #clock-cells = <0>;
128 interrupts-extended = <&pmc AT91_PMC_MOSCS>;
129 clocks = <&main_xtal>;
130 };
131
132 main: mainck {
133 compatible = "atmel,at91rm9200-clk-main";
134 #clock-cells = <0>;
135 clocks = <&main_osc>;
136 };
137
138 plla: pllack {
139 compatible = "atmel,at91rm9200-clk-pll";
140 #clock-cells = <0>;
141 interrupts-extended = <&pmc AT91_PMC_LOCKA>;
142 clocks = <&main>;
143 reg = <0>;
144 atmel,clk-input-range = <2000000 32000000>;
145 #atmel,pll-clk-output-range-cells = <4>;
146 atmel,pll-clk-output-ranges = <745000000 800000000 0 0
147 695000000 750000000 1 0
148 645000000 700000000 2 0
149 595000000 650000000 3 0
150 545000000 600000000 0 1
151 495000000 555000000 1 1
152 445000000 500000000 2 1
153 400000000 450000000 3 1>;
154 };
155
156 plladiv: plladivck {
157 compatible = "atmel,at91sam9x5-clk-plldiv";
158 #clock-cells = <0>;
159 clocks = <&plla>;
160 };
161
162 utmi: utmick {
163 compatible = "atmel,at91sam9x5-clk-utmi";
164 #clock-cells = <0>;
165 interrupts-extended = <&pmc AT91_PMC_LOCKU>;
166 clocks = <&main>;
167 };
168
169 mck: masterck {
170 compatible = "atmel,at91rm9200-clk-master";
171 #clock-cells = <0>;
172 interrupts-extended = <&pmc AT91_PMC_MCKRDY>;
Boris BREZILLON97735da42014-09-09 12:14:20 +0200173 clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200174 atmel,clk-output-range = <0 133333333>;
175 atmel,clk-divisors = <1 2 4 3>;
176 };
177
178 usb: usbck {
179 compatible = "atmel,at91sam9x5-clk-usb";
180 #clock-cells = <0>;
181 clocks = <&plladiv>, <&utmi>;
182 };
183
184 prog: progck {
185 compatible = "atmel,at91sam9g45-clk-programmable";
186 #address-cells = <1>;
187 #size-cells = <0>;
188 interrupt-parent = <&pmc>;
Boris BREZILLON97735da42014-09-09 12:14:20 +0200189 clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>, <&mck>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200190
191 prog0: prog0 {
192 #clock-cells = <0>;
193 reg = <0>;
194 interrupts = <AT91_PMC_PCKRDY(0)>;
195 };
196
197 prog1: prog1 {
198 #clock-cells = <0>;
199 reg = <1>;
200 interrupts = <AT91_PMC_PCKRDY(1)>;
201 };
202 };
203
204 systemck {
205 compatible = "atmel,at91rm9200-clk-system";
206 #address-cells = <1>;
207 #size-cells = <0>;
208
209 ddrck: ddrck {
210 #clock-cells = <0>;
211 reg = <2>;
212 clocks = <&mck>;
213 };
214
215 uhpck: uhpck {
216 #clock-cells = <0>;
217 reg = <6>;
218 clocks = <&usb>;
219 };
220
221 pck0: pck0 {
222 #clock-cells = <0>;
223 reg = <8>;
224 clocks = <&prog0>;
225 };
226
227 pck1: pck1 {
228 #clock-cells = <0>;
229 reg = <9>;
230 clocks = <&prog1>;
231 };
232 };
233
234 periphck {
235 compatible = "atmel,at91rm9200-clk-peripheral";
236 #address-cells = <1>;
237 #size-cells = <0>;
238 clocks = <&mck>;
239
240 pioA_clk: pioA_clk {
241 #clock-cells = <0>;
242 reg = <2>;
243 };
244
245 pioB_clk: pioB_clk {
246 #clock-cells = <0>;
247 reg = <3>;
248 };
249
250 pioC_clk: pioC_clk {
251 #clock-cells = <0>;
252 reg = <4>;
253 };
254
255 pioDE_clk: pioDE_clk {
256 #clock-cells = <0>;
257 reg = <5>;
258 };
259
260 trng_clk: trng_clk {
261 #clock-cells = <0>;
262 reg = <6>;
263 };
264
265 usart0_clk: usart0_clk {
266 #clock-cells = <0>;
267 reg = <7>;
268 };
269
270 usart1_clk: usart1_clk {
271 #clock-cells = <0>;
272 reg = <8>;
273 };
274
275 usart2_clk: usart2_clk {
276 #clock-cells = <0>;
277 reg = <9>;
278 };
279
280 usart3_clk: usart3_clk {
281 #clock-cells = <0>;
282 reg = <10>;
283 };
284
285 mci0_clk: mci0_clk {
286 #clock-cells = <0>;
287 reg = <11>;
288 };
289
290 twi0_clk: twi0_clk {
291 #clock-cells = <0>;
292 reg = <12>;
293 };
294
295 twi1_clk: twi1_clk {
296 #clock-cells = <0>;
297 reg = <13>;
298 };
299
300 spi0_clk: spi0_clk {
301 #clock-cells = <0>;
302 reg = <14>;
303 };
304
305 spi1_clk: spi1_clk {
306 #clock-cells = <0>;
307 reg = <15>;
308 };
309
310 ssc0_clk: ssc0_clk {
311 #clock-cells = <0>;
312 reg = <16>;
313 };
314
315 ssc1_clk: ssc1_clk {
316 #clock-cells = <0>;
317 reg = <17>;
318 };
319
320 tcb0_clk: tcb0_clk {
321 #clock-cells = <0>;
322 reg = <18>;
323 };
324
325 pwm_clk: pwm_clk {
326 #clock-cells = <0>;
327 reg = <19>;
328 };
329
330 adc_clk: adc_clk {
331 #clock-cells = <0>;
332 reg = <20>;
333 };
334
335 dma0_clk: dma0_clk {
336 #clock-cells = <0>;
337 reg = <21>;
338 };
339
340 uhphs_clk: uhphs_clk {
341 #clock-cells = <0>;
342 reg = <22>;
343 };
344
345 lcd_clk: lcd_clk {
346 #clock-cells = <0>;
347 reg = <23>;
348 };
349
350 ac97_clk: ac97_clk {
351 #clock-cells = <0>;
352 reg = <24>;
353 };
354
355 macb0_clk: macb0_clk {
356 #clock-cells = <0>;
357 reg = <25>;
358 };
359
360 isi_clk: isi_clk {
361 #clock-cells = <0>;
362 reg = <26>;
363 };
364
365 udphs_clk: udphs_clk {
366 #clock-cells = <0>;
367 reg = <27>;
368 };
369
370 aestdessha_clk: aestdessha_clk {
371 #clock-cells = <0>;
372 reg = <28>;
373 };
374
375 mci1_clk: mci1_clk {
376 #clock-cells = <0>;
377 reg = <29>;
378 };
379
380 vdec_clk: vdec_clk {
381 #clock-cells = <0>;
382 reg = <30>;
383 };
384 };
Jean-Christophe PLAGNIOL-VILLARDeb5e76f2012-03-02 20:44:23 +0800385 };
386
Jean-Christophe PLAGNIOL-VILLARDc8082d32012-03-03 03:16:27 +0800387 rstc@fffffd00 {
388 compatible = "atmel,at91sam9g45-rstc";
389 reg = <0xfffffd00 0x10>;
Alexandre Belloni6b271792015-07-29 14:10:04 +0200390 clocks = <&clk32k>;
Jean-Christophe PLAGNIOL-VILLARDc8082d32012-03-03 03:16:27 +0800391 };
392
Jean-Christophe PLAGNIOL-VILLARD23fa6482012-02-27 11:19:34 +0100393 pit: timer@fffffd30 {
394 compatible = "atmel,at91sam9260-pit";
395 reg = <0xfffffd30 0xf>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800396 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200397 clocks = <&mck>;
Jean-Christophe PLAGNIOL-VILLARD23fa6482012-02-27 11:19:34 +0100398 };
399
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +0100400
Jean-Christophe PLAGNIOL-VILLARD82015c42012-03-02 21:01:00 +0800401 shdwc@fffffd10 {
402 compatible = "atmel,at91sam9rl-shdwc";
403 reg = <0xfffffd10 0x10>;
Alexandre Belloni6b271792015-07-29 14:10:04 +0200404 clocks = <&clk32k>;
Jean-Christophe PLAGNIOL-VILLARD82015c42012-03-02 21:01:00 +0800405 };
406
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +0100407 tcb0: timer@fff7c000 {
408 compatible = "atmel,at91rm9200-tcb";
409 reg = <0xfff7c000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800410 interrupts = <18 IRQ_TYPE_LEVEL_HIGH 0>;
Alexandre Belloni6b271792015-07-29 14:10:04 +0200411 clocks = <&tcb0_clk>, <&tcb0_clk>, <&tcb0_clk>, <&clk32k>;
412 clock-names = "t0_clk", "t1_clk", "t2_clk", "slow_clk";
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +0100413 };
414
415 tcb1: timer@fffd4000 {
416 compatible = "atmel,at91rm9200-tcb";
417 reg = <0xfffd4000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800418 interrupts = <18 IRQ_TYPE_LEVEL_HIGH 0>;
Alexandre Belloni6b271792015-07-29 14:10:04 +0200419 clocks = <&tcb0_clk>, <&tcb0_clk>, <&tcb0_clk>, <&clk32k>;
420 clock-names = "t0_clk", "t1_clk", "t2_clk", "slow_clk";
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +0100421 };
422
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200423 dma: dma-controller@ffffec00 {
424 compatible = "atmel,at91sam9g45-dma";
425 reg = <0xffffec00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800426 interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches980ce7d2013-04-16 15:03:06 +0200427 #dma-cells = <2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200428 clocks = <&dma0_clk>;
429 clock-names = "dma_clk";
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200430 };
431
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800432 pinctrl@fffff200 {
433 #address-cells = <1>;
434 #size-cells = <1>;
435 compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
436 ranges = <0xfffff200 0xfffff200 0xa00>;
Nicolas Ferre21f81872012-02-11 15:41:40 +0100437
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800438 atmel,mux-mask = <
439 /* A B */
440 0xffffffff 0xffc003ff /* pioA */
441 0xffffffff 0x800f8f00 /* pioB */
442 0xffffffff 0x00000e00 /* pioC */
443 0xffffffff 0xff0c1381 /* pioD */
444 0xffffffff 0x81ffff81 /* pioE */
445 >;
446
447 /* shared pinctrl settings */
Alexandre Belloni72e6cac2014-03-19 00:15:39 +0100448 adc0 {
449 pinctrl_adc0_adtrg: adc0_adtrg {
450 atmel,pins = <AT91_PIOD 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
451 };
452 pinctrl_adc0_ad0: adc0_ad0 {
453 atmel,pins = <AT91_PIOD 20 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
454 };
455 pinctrl_adc0_ad1: adc0_ad1 {
456 atmel,pins = <AT91_PIOD 21 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
457 };
458 pinctrl_adc0_ad2: adc0_ad2 {
459 atmel,pins = <AT91_PIOD 22 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
460 };
461 pinctrl_adc0_ad3: adc0_ad3 {
462 atmel,pins = <AT91_PIOD 23 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
463 };
464 pinctrl_adc0_ad4: adc0_ad4 {
465 atmel,pins = <AT91_PIOD 24 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
466 };
467 pinctrl_adc0_ad5: adc0_ad5 {
468 atmel,pins = <AT91_PIOD 25 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
469 };
470 pinctrl_adc0_ad6: adc0_ad6 {
471 atmel,pins = <AT91_PIOD 26 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
472 };
473 pinctrl_adc0_ad7: adc0_ad7 {
474 atmel,pins = <AT91_PIOD 27 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
475 };
476 };
477
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800478 dbgu {
479 pinctrl_dbgu: dbgu-0 {
480 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800481 <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A */
482 AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB13 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800483 };
484 };
485
Ludovic Desrochescd127e12013-11-22 14:49:53 +0100486 i2c0 {
487 pinctrl_i2c0: i2c0-0 {
488 atmel,pins =
489 <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA21 periph A TWCK0 */
490 AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA20 periph A TWD0 */
491 };
492 };
493
494 i2c1 {
495 pinctrl_i2c1: i2c1-0 {
496 atmel,pins =
497 <AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A TWCK1 */
498 AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB10 periph A TWD1 */
499 };
500 };
501
Boris Brezillonaccda272014-09-30 18:19:47 +0200502 isi {
Josh Wu917cdc52015-06-16 18:08:34 +0800503 pinctrl_isi_data_0_7: isi-0-data-0-7 {
504 atmel,pins =
505 <AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* D0 */
506 AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* D1 */
507 AT91_PIOB 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* D2 */
508 AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* D3 */
509 AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* D4 */
510 AT91_PIOB 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* D5 */
511 AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* D6 */
512 AT91_PIOB 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* D7 */
513 AT91_PIOB 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PCK */
514 AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* VSYNC */
515 AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* HSYNC */
516 };
517
518 pinctrl_isi_data_8_9: isi-0-data-8-9 {
519 atmel,pins =
520 <AT91_PIOB 8 AT91_PERIPH_B AT91_PINCTRL_NONE /* D8 */
521 AT91_PIOB 9 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* D9 */
522 };
523
524 pinctrl_isi_data_10_11: isi-0-data-10-11 {
525 atmel,pins =
526 <AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE /* D10 */
527 AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* D11 */
Boris Brezillonaccda272014-09-30 18:19:47 +0200528 };
529 };
530
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800531 usart0 {
532 pinctrl_usart0: usart0-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800533 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800534 <AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB19 periph A with pullup */
535 AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800536 };
537
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800538 pinctrl_usart0_rts: usart0_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800539 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800540 <AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB17 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800541 };
542
543 pinctrl_usart0_cts: usart0_cts-0 {
544 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800545 <AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB15 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800546 };
547 };
548
549 uart1 {
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800550 pinctrl_usart1: usart1-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800551 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800552 <AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB4 periph A with pullup */
553 AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB5 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800554 };
555
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800556 pinctrl_usart1_rts: usart1_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800557 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800558 <AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD16 periph A */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800559 };
560
561 pinctrl_usart1_cts: usart1_cts-0 {
562 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800563 <AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD17 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800564 };
565 };
566
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800567 usart2 {
568 pinctrl_usart2: usart2-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800569 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800570 <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB6 periph A with pullup */
571 AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB7 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800572 };
573
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800574 pinctrl_usart2_rts: usart2_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800575 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800576 <AT91_PIOC 9 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC9 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800577 };
578
579 pinctrl_usart2_cts: usart2_cts-0 {
580 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800581 <AT91_PIOC 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC11 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800582 };
583 };
584
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800585 usart3 {
586 pinctrl_usart3: usart3-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800587 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800588 <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB9 periph A with pullup */
589 AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB8 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800590 };
591
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800592 pinctrl_usart3_rts: usart3_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800593 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800594 <AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA23 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800595 };
596
597 pinctrl_usart3_cts: usart3_cts-0 {
598 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800599 <AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA24 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800600 };
601 };
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800602
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800603 nand {
604 pinctrl_nand: nand-0 {
605 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800606 <AT91_PIOC 8 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PC8 gpio RDY pin pull_up*/
607 AT91_PIOC 14 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PC14 gpio enable pin pull_up */
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800608 };
609 };
610
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800611 macb {
612 pinctrl_macb_rmii: macb_rmii-0 {
613 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800614 <AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A */
615 AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A */
616 AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A */
617 AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A */
618 AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A */
619 AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A */
620 AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA16 periph A */
621 AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
622 AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA18 periph A */
623 AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA19 periph A */
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800624 };
625
626 pinctrl_macb_rmii_mii: macb_rmii_mii-0 {
627 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800628 <AT91_PIOA 6 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA6 periph B */
629 AT91_PIOA 7 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA7 periph B */
630 AT91_PIOA 8 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA8 periph B */
631 AT91_PIOA 9 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA9 periph B */
632 AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */
633 AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */
634 AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA29 periph B */
635 AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA30 periph B */
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800636 };
637 };
638
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800639 mmc0 {
640 pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 {
641 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800642 <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A */
643 AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA1 periph A with pullup */
644 AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA2 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800645 };
646
647 pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
648 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800649 <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA3 periph A with pullup */
650 AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA4 periph A with pullup */
651 AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA5 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800652 };
653
654 pinctrl_mmc0_slot0_dat4_7: mmc0_slot0_dat4_7-0 {
655 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800656 <AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA6 periph A with pullup */
657 AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */
658 AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA8 periph A with pullup */
659 AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA9 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800660 };
661 };
662
663 mmc1 {
664 pinctrl_mmc1_slot0_clk_cmd_dat0: mmc1_slot0_clk_cmd_dat0-0 {
665 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800666 <AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA31 periph A */
667 AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA22 periph A with pullup */
668 AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA23 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800669 };
670
671 pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
672 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800673 <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA24 periph A with pullup */
674 AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA25 periph A with pullup */
675 AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA26 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800676 };
677
678 pinctrl_mmc1_slot0_dat4_7: mmc1_slot0_dat4_7-0 {
679 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800680 <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA27 periph A with pullup */
681 AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA28 periph A with pullup */
682 AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA29 periph A with pullup */
683 AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA30 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800684 };
685 };
686
Bo Shen544ae6b2013-01-11 15:08:30 +0100687 ssc0 {
688 pinctrl_ssc0_tx: ssc0_tx-0 {
689 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800690 <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD0 periph A */
691 AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD1 periph A */
692 AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD2 periph A */
Bo Shen544ae6b2013-01-11 15:08:30 +0100693 };
694
695 pinctrl_ssc0_rx: ssc0_rx-0 {
696 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800697 <AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD3 periph A */
698 AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD4 periph A */
699 AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD5 periph A */
Bo Shen544ae6b2013-01-11 15:08:30 +0100700 };
701 };
702
703 ssc1 {
704 pinctrl_ssc1_tx: ssc1_tx-0 {
705 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800706 <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A */
707 AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A */
708 AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD12 periph A */
Bo Shen544ae6b2013-01-11 15:08:30 +0100709 };
710
711 pinctrl_ssc1_rx: ssc1_rx-0 {
712 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800713 <AT91_PIOD 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD13 periph A */
714 AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD14 periph A */
715 AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD15 periph A */
Bo Shen544ae6b2013-01-11 15:08:30 +0100716 };
717 };
718
Wenyou Yanga68b7282013-04-03 14:03:52 +0800719 spi0 {
720 pinctrl_spi0: spi0-0 {
721 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800722 <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A SPI0_MISO pin */
723 AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A SPI0_MOSI pin */
724 AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB2 periph A SPI0_SPCK pin */
Wenyou Yanga68b7282013-04-03 14:03:52 +0800725 };
726 };
727
728 spi1 {
729 pinctrl_spi1: spi1-0 {
730 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800731 <AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A SPI1_MISO pin */
732 AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A SPI1_MOSI pin */
733 AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB16 periph A SPI1_SPCK pin */
Wenyou Yanga68b7282013-04-03 14:03:52 +0800734 };
735 };
736
Boris BREZILLON028633c2013-05-24 10:05:56 +0000737 tcb0 {
738 pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
739 atmel,pins = <AT91_PIOD 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;
740 };
741
742 pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
743 atmel,pins = <AT91_PIOD 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
744 };
745
746 pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
747 atmel,pins = <AT91_PIOC 10 AT91_PERIPH_B AT91_PINCTRL_NONE>;
748 };
749
750 pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
751 atmel,pins = <AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE>;
752 };
753
754 pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
755 atmel,pins = <AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;
756 };
757
758 pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
759 atmel,pins = <AT91_PIOD 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;
760 };
761
762 pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
763 atmel,pins = <AT91_PIOD 30 AT91_PERIPH_A AT91_PINCTRL_NONE>;
764 };
765
766 pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
767 atmel,pins = <AT91_PIOD 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;
768 };
769
770 pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
771 atmel,pins = <AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>;
772 };
773 };
774
775 tcb1 {
776 pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
777 atmel,pins = <AT91_PIOA 0 AT91_PERIPH_B AT91_PINCTRL_NONE>;
778 };
779
780 pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
781 atmel,pins = <AT91_PIOA 3 AT91_PERIPH_B AT91_PINCTRL_NONE>;
782 };
783
784 pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
785 atmel,pins = <AT91_PIOD 9 AT91_PERIPH_B AT91_PINCTRL_NONE>;
786 };
787
788 pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
789 atmel,pins = <AT91_PIOA 1 AT91_PERIPH_B AT91_PINCTRL_NONE>;
790 };
791
792 pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
793 atmel,pins = <AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_NONE>;
794 };
795
796 pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
797 atmel,pins = <AT91_PIOD 7 AT91_PERIPH_B AT91_PINCTRL_NONE>;
798 };
799
800 pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
801 atmel,pins = <AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_NONE>;
802 };
803
804 pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
805 atmel,pins = <AT91_PIOA 5 AT91_PERIPH_B AT91_PINCTRL_NONE>;
806 };
807
808 pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
809 atmel,pins = <AT91_PIOD 8 AT91_PERIPH_B AT91_PINCTRL_NONE>;
810 };
811 };
812
Jean-Christophe PLAGNIOL-VILLARDddee65b2013-03-29 02:10:47 +0800813 fb {
814 pinctrl_fb: fb-0 {
815 atmel,pins =
816 <AT91_PIOE 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE0 periph A */
817 AT91_PIOE 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE2 periph A */
818 AT91_PIOE 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE3 periph A */
819 AT91_PIOE 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE4 periph A */
820 AT91_PIOE 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE5 periph A */
821 AT91_PIOE 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE6 periph A */
822 AT91_PIOE 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE7 periph A */
823 AT91_PIOE 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE8 periph A */
824 AT91_PIOE 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE9 periph A */
825 AT91_PIOE 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE10 periph A */
826 AT91_PIOE 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE11 periph A */
827 AT91_PIOE 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE12 periph A */
828 AT91_PIOE 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE13 periph A */
829 AT91_PIOE 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE14 periph A */
830 AT91_PIOE 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE15 periph A */
831 AT91_PIOE 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE16 periph A */
832 AT91_PIOE 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE17 periph A */
833 AT91_PIOE 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE18 periph A */
834 AT91_PIOE 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE19 periph A */
835 AT91_PIOE 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE20 periph A */
836 AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE21 periph A */
837 AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE22 periph A */
838 AT91_PIOE 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE23 periph A */
839 AT91_PIOE 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE24 periph A */
840 AT91_PIOE 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE25 periph A */
841 AT91_PIOE 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE26 periph A */
842 AT91_PIOE 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE27 periph A */
843 AT91_PIOE 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE28 periph A */
844 AT91_PIOE 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE29 periph A */
845 AT91_PIOE 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PE30 periph A */
846 };
847 };
848
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800849 pioA: gpio@fffff200 {
850 compatible = "atmel,at91rm9200-gpio";
851 reg = <0xfffff200 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800852 interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800853 #gpio-cells = <2>;
854 gpio-controller;
855 interrupt-controller;
856 #interrupt-cells = <2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200857 clocks = <&pioA_clk>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800858 };
Nicolas Ferre21f81872012-02-11 15:41:40 +0100859
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800860 pioB: gpio@fffff400 {
861 compatible = "atmel,at91rm9200-gpio";
862 reg = <0xfffff400 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800863 interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800864 #gpio-cells = <2>;
865 gpio-controller;
866 interrupt-controller;
867 #interrupt-cells = <2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200868 clocks = <&pioB_clk>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800869 };
Nicolas Ferre21f81872012-02-11 15:41:40 +0100870
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800871 pioC: gpio@fffff600 {
872 compatible = "atmel,at91rm9200-gpio";
873 reg = <0xfffff600 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800874 interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800875 #gpio-cells = <2>;
876 gpio-controller;
877 interrupt-controller;
878 #interrupt-cells = <2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200879 clocks = <&pioC_clk>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800880 };
Nicolas Ferre21f81872012-02-11 15:41:40 +0100881
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800882 pioD: gpio@fffff800 {
883 compatible = "atmel,at91rm9200-gpio";
884 reg = <0xfffff800 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800885 interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800886 #gpio-cells = <2>;
887 gpio-controller;
888 interrupt-controller;
889 #interrupt-cells = <2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200890 clocks = <&pioDE_clk>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800891 };
892
893 pioE: gpio@fffffa00 {
894 compatible = "atmel,at91rm9200-gpio";
895 reg = <0xfffffa00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800896 interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800897 #gpio-cells = <2>;
898 gpio-controller;
899 interrupt-controller;
900 #interrupt-cells = <2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200901 clocks = <&pioDE_clk>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800902 };
Nicolas Ferre21f81872012-02-11 15:41:40 +0100903 };
904
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200905 dbgu: serial@ffffee00 {
Alexandre Belloni8c07f662015-03-12 15:54:26 +0100906 compatible = "atmel,at91sam9260-dbgu", "atmel,at91sam9260-usart";
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200907 reg = <0xffffee00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800908 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800909 pinctrl-names = "default";
910 pinctrl-0 = <&pinctrl_dbgu>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200911 clocks = <&mck>;
912 clock-names = "usart";
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200913 status = "disabled";
914 };
915
916 usart0: serial@fff8c000 {
917 compatible = "atmel,at91sam9260-usart";
918 reg = <0xfff8c000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800919 interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200920 atmel,use-dma-rx;
921 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800922 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800923 pinctrl-0 = <&pinctrl_usart0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200924 clocks = <&usart0_clk>;
925 clock-names = "usart";
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200926 status = "disabled";
927 };
928
929 usart1: serial@fff90000 {
930 compatible = "atmel,at91sam9260-usart";
931 reg = <0xfff90000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800932 interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200933 atmel,use-dma-rx;
934 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800935 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800936 pinctrl-0 = <&pinctrl_usart1>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200937 clocks = <&usart1_clk>;
938 clock-names = "usart";
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200939 status = "disabled";
940 };
941
942 usart2: serial@fff94000 {
943 compatible = "atmel,at91sam9260-usart";
944 reg = <0xfff94000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800945 interrupts = <9 IRQ_TYPE_LEVEL_HIGH 5>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200946 atmel,use-dma-rx;
947 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800948 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800949 pinctrl-0 = <&pinctrl_usart2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200950 clocks = <&usart2_clk>;
951 clock-names = "usart";
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200952 status = "disabled";
953 };
954
955 usart3: serial@fff98000 {
956 compatible = "atmel,at91sam9260-usart";
957 reg = <0xfff98000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800958 interrupts = <10 IRQ_TYPE_LEVEL_HIGH 5>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200959 atmel,use-dma-rx;
960 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800961 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800962 pinctrl-0 = <&pinctrl_usart3>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200963 clocks = <&usart3_clk>;
964 clock-names = "usart";
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200965 status = "disabled";
966 };
Nicolas Ferre0d4f99d2011-12-05 18:03:05 +0100967
968 macb0: ethernet@fffbc000 {
Boris BREZILLON9c348d42015-03-07 07:23:29 +0100969 compatible = "cdns,at91sam9260-macb", "cdns,macb";
Nicolas Ferre0d4f99d2011-12-05 18:03:05 +0100970 reg = <0xfffbc000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800971 interrupts = <25 IRQ_TYPE_LEVEL_HIGH 3>;
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800972 pinctrl-names = "default";
973 pinctrl-0 = <&pinctrl_macb_rmii>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200974 clocks = <&macb0_clk>, <&macb0_clk>;
975 clock-names = "hclk", "pclk";
Nicolas Ferre0d4f99d2011-12-05 18:03:05 +0100976 status = "disabled";
977 };
Maxime Ripard93b298b2012-05-11 15:35:38 +0200978
Boris Brezillon3e16d322014-11-20 10:43:25 +0100979 trng@fffcc000 {
980 compatible = "atmel,at91sam9g45-trng";
Nicolas Ferre0e230592016-05-06 15:34:40 +0200981 reg = <0xfffcc000 0x100>;
Boris Brezillon3e16d322014-11-20 10:43:25 +0100982 interrupts = <6 IRQ_TYPE_LEVEL_HIGH 0>;
983 clocks = <&trng_clk>;
984 };
985
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200986 i2c0: i2c@fff84000 {
987 compatible = "atmel,at91sam9g10-i2c";
988 reg = <0xfff84000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800989 interrupts = <12 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desrochescd127e12013-11-22 14:49:53 +0100990 pinctrl-names = "default";
991 pinctrl-0 = <&pinctrl_i2c0>;
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200992 #address-cells = <1>;
993 #size-cells = <0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200994 clocks = <&twi0_clk>;
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200995 status = "disabled";
996 };
997
998 i2c1: i2c@fff88000 {
999 compatible = "atmel,at91sam9g10-i2c";
1000 reg = <0xfff88000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001001 interrupts = <13 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desrochescd127e12013-11-22 14:49:53 +01001002 pinctrl-names = "default";
1003 pinctrl-0 = <&pinctrl_i2c1>;
Ludovic Desroches05dcd362012-09-12 08:42:16 +02001004 #address-cells = <1>;
1005 #size-cells = <0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001006 clocks = <&twi1_clk>;
Ludovic Desroches05dcd362012-09-12 08:42:16 +02001007 status = "disabled";
1008 };
1009
Bo Shen099343c2012-11-07 11:41:41 +08001010 ssc0: ssc@fff9c000 {
1011 compatible = "atmel,at91sam9g45-ssc";
1012 reg = <0xfff9c000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001013 interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
Bo Shen544ae6b2013-01-11 15:08:30 +01001014 pinctrl-names = "default";
1015 pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001016 clocks = <&ssc0_clk>;
1017 clock-names = "pclk";
Bo Shen315656b2012-12-13 10:05:07 +08001018 status = "disabled";
Bo Shen099343c2012-11-07 11:41:41 +08001019 };
1020
1021 ssc1: ssc@fffa0000 {
1022 compatible = "atmel,at91sam9g45-ssc";
1023 reg = <0xfffa0000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001024 interrupts = <17 IRQ_TYPE_LEVEL_HIGH 5>;
Bo Shen544ae6b2013-01-11 15:08:30 +01001025 pinctrl-names = "default";
1026 pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001027 clocks = <&ssc1_clk>;
1028 clock-names = "pclk";
Bo Shen315656b2012-12-13 10:05:07 +08001029 status = "disabled";
Bo Shen099343c2012-11-07 11:41:41 +08001030 };
1031
Maxime Ripard93b298b2012-05-11 15:35:38 +02001032 adc0: adc@fffb0000 {
Alexandre Bellonie1abeb72014-03-10 20:17:22 +01001033 #address-cells = <1>;
1034 #size-cells = <0>;
Alexandre Belloni72e6cac2014-03-19 00:15:39 +01001035 compatible = "atmel,at91sam9g45-adc";
Maxime Ripard93b298b2012-05-11 15:35:38 +02001036 reg = <0xfffb0000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001037 interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001038 clocks = <&adc_clk>, <&adc_op_clk>;
1039 clock-names = "adc_clk", "adc_op_clk";
Maxime Ripard93b298b2012-05-11 15:35:38 +02001040 atmel,adc-channels-used = <0xff>;
1041 atmel,adc-vref = <3300>;
Maxime Ripard93b298b2012-05-11 15:35:38 +02001042 atmel,adc-startup-time = <40>;
Ludovic Desroches4b50da62013-03-29 10:13:19 +01001043 atmel,adc-res = <8 10>;
1044 atmel,adc-res-names = "lowres", "highres";
1045 atmel,adc-use-res = "highres";
Maxime Ripard93b298b2012-05-11 15:35:38 +02001046
Alexandre Bellonic94afa12016-07-12 22:16:38 +02001047 trigger0 {
Maxime Ripard93b298b2012-05-11 15:35:38 +02001048 trigger-name = "external-rising";
1049 trigger-value = <0x1>;
1050 trigger-external;
1051 };
Alexandre Bellonic94afa12016-07-12 22:16:38 +02001052 trigger1 {
Maxime Ripard93b298b2012-05-11 15:35:38 +02001053 trigger-name = "external-falling";
1054 trigger-value = <0x2>;
1055 trigger-external;
1056 };
1057
Alexandre Bellonic94afa12016-07-12 22:16:38 +02001058 trigger2 {
Maxime Ripard93b298b2012-05-11 15:35:38 +02001059 trigger-name = "external-any";
1060 trigger-value = <0x3>;
1061 trigger-external;
1062 };
1063
Alexandre Bellonic94afa12016-07-12 22:16:38 +02001064 trigger3 {
Maxime Ripard93b298b2012-05-11 15:35:38 +02001065 trigger-name = "continuous";
1066 trigger-value = <0x6>;
1067 };
1068 };
Ludovic Desroches98731372012-11-19 12:23:36 +01001069
Boris Brezillonaccda272014-09-30 18:19:47 +02001070 isi@fffb4000 {
1071 compatible = "atmel,at91sam9g45-isi";
1072 reg = <0xfffb4000 0x4000>;
1073 interrupts = <26 IRQ_TYPE_LEVEL_HIGH 5>;
1074 clocks = <&isi_clk>;
1075 clock-names = "isi_clk";
Boris Brezillonaccda272014-09-30 18:19:47 +02001076 status = "disabled";
Josh Wu917cdc52015-06-16 18:08:34 +08001077 port {
1078 #address-cells = <1>;
1079 #size-cells = <0>;
1080 };
Boris Brezillonaccda272014-09-30 18:19:47 +02001081 };
1082
Bo Shenf3ab0522013-12-19 11:59:17 +08001083 pwm0: pwm@fffb8000 {
1084 compatible = "atmel,at91sam9rl-pwm";
1085 reg = <0xfffb8000 0x300>;
1086 interrupts = <19 IRQ_TYPE_LEVEL_HIGH 4>;
1087 #pwm-cells = <3>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001088 clocks = <&pwm_clk>;
Bo Shenf3ab0522013-12-19 11:59:17 +08001089 status = "disabled";
1090 };
1091
Ludovic Desroches98731372012-11-19 12:23:36 +01001092 mmc0: mmc@fff80000 {
1093 compatible = "atmel,hsmci";
1094 reg = <0xfff80000 0x600>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001095 interrupts = <11 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches0645b932013-11-22 14:49:52 +01001096 pinctrl-names = "default";
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +02001097 dmas = <&dma 1 AT91_DMA_CFG_PER_ID(0)>;
Ludovic Desroches05c1bc92013-04-16 15:03:10 +02001098 dma-names = "rxtx";
Ludovic Desroches98731372012-11-19 12:23:36 +01001099 #address-cells = <1>;
1100 #size-cells = <0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001101 clocks = <&mci0_clk>;
1102 clock-names = "mci_clk";
Ludovic Desroches98731372012-11-19 12:23:36 +01001103 status = "disabled";
1104 };
1105
1106 mmc1: mmc@fffd0000 {
1107 compatible = "atmel,hsmci";
1108 reg = <0xfffd0000 0x600>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001109 interrupts = <29 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches0645b932013-11-22 14:49:52 +01001110 pinctrl-names = "default";
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +02001111 dmas = <&dma 1 AT91_DMA_CFG_PER_ID(13)>;
Ludovic Desroches05c1bc92013-04-16 15:03:10 +02001112 dma-names = "rxtx";
Ludovic Desroches98731372012-11-19 12:23:36 +01001113 #address-cells = <1>;
1114 #size-cells = <0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001115 clocks = <&mci1_clk>;
1116 clock-names = "mci_clk";
Ludovic Desroches98731372012-11-19 12:23:36 +01001117 status = "disabled";
1118 };
Linus Torvaldsdb5b0ae2012-12-13 10:39:26 -08001119
Fabio Porcedda7492e7c2012-11-12 09:37:26 +01001120 watchdog@fffffd40 {
1121 compatible = "atmel,at91sam9260-wdt";
1122 reg = <0xfffffd40 0x10>;
Boris BREZILLONfe46aa62013-10-04 09:24:14 +02001123 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Alexandre Belloni6b271792015-07-29 14:10:04 +02001124 clocks = <&clk32k>;
Boris BREZILLONfe46aa62013-10-04 09:24:14 +02001125 atmel,watchdog-type = "hardware";
1126 atmel,reset-type = "all";
1127 atmel,dbg-halt;
Fabio Porcedda7492e7c2012-11-12 09:37:26 +01001128 status = "disabled";
1129 };
Richard Genoudd50f88a2013-04-03 14:02:18 +08001130
1131 spi0: spi@fffa4000 {
1132 #address-cells = <1>;
1133 #size-cells = <0>;
1134 compatible = "atmel,at91rm9200-spi";
1135 reg = <0xfffa4000 0x200>;
1136 interrupts = <14 4 3>;
Wenyou Yanga68b7282013-04-03 14:03:52 +08001137 pinctrl-names = "default";
1138 pinctrl-0 = <&pinctrl_spi0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001139 clocks = <&spi0_clk>;
1140 clock-names = "spi_clk";
Richard Genoudd50f88a2013-04-03 14:02:18 +08001141 status = "disabled";
1142 };
1143
1144 spi1: spi@fffa8000 {
1145 #address-cells = <1>;
1146 #size-cells = <0>;
1147 compatible = "atmel,at91rm9200-spi";
1148 reg = <0xfffa8000 0x200>;
1149 interrupts = <15 4 3>;
Wenyou Yanga68b7282013-04-03 14:03:52 +08001150 pinctrl-names = "default";
1151 pinctrl-0 = <&pinctrl_spi1>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001152 clocks = <&spi1_clk>;
1153 clock-names = "spi_clk";
Richard Genoudd50f88a2013-04-03 14:02:18 +08001154 status = "disabled";
1155 };
Jean-Christophe PLAGNIOL-VILLARD3cba4982013-05-03 20:56:01 +08001156
1157 usb2: gadget@fff78000 {
1158 #address-cells = <1>;
1159 #size-cells = <0>;
Boris Brezillon65401652015-06-17 10:59:05 +02001160 compatible = "atmel,at91sam9g45-udc";
Jean-Christophe PLAGNIOL-VILLARD3cba4982013-05-03 20:56:01 +08001161 reg = <0x00600000 0x80000
1162 0xfff78000 0x400>;
1163 interrupts = <27 IRQ_TYPE_LEVEL_HIGH 0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001164 clocks = <&udphs_clk>, <&utmi>;
1165 clock-names = "pclk", "hclk";
Jean-Christophe PLAGNIOL-VILLARD3cba4982013-05-03 20:56:01 +08001166 status = "disabled";
1167
Alexandre Bellonic32b5bc2016-07-12 22:45:59 +02001168 ep@0 {
Jean-Christophe PLAGNIOL-VILLARD3cba4982013-05-03 20:56:01 +08001169 reg = <0>;
1170 atmel,fifo-size = <64>;
1171 atmel,nb-banks = <1>;
1172 };
1173
Alexandre Bellonic32b5bc2016-07-12 22:45:59 +02001174 ep@1 {
Jean-Christophe PLAGNIOL-VILLARD3cba4982013-05-03 20:56:01 +08001175 reg = <1>;
1176 atmel,fifo-size = <1024>;
1177 atmel,nb-banks = <2>;
1178 atmel,can-dma;
1179 atmel,can-isoc;
1180 };
1181
Alexandre Bellonic32b5bc2016-07-12 22:45:59 +02001182 ep@2 {
Jean-Christophe PLAGNIOL-VILLARD3cba4982013-05-03 20:56:01 +08001183 reg = <2>;
1184 atmel,fifo-size = <1024>;
1185 atmel,nb-banks = <2>;
1186 atmel,can-dma;
1187 atmel,can-isoc;
1188 };
1189
Alexandre Bellonic32b5bc2016-07-12 22:45:59 +02001190 ep@3 {
Jean-Christophe PLAGNIOL-VILLARD3cba4982013-05-03 20:56:01 +08001191 reg = <3>;
1192 atmel,fifo-size = <1024>;
1193 atmel,nb-banks = <3>;
1194 atmel,can-dma;
1195 };
1196
Alexandre Bellonic32b5bc2016-07-12 22:45:59 +02001197 ep@4 {
Jean-Christophe PLAGNIOL-VILLARD3cba4982013-05-03 20:56:01 +08001198 reg = <4>;
1199 atmel,fifo-size = <1024>;
1200 atmel,nb-banks = <3>;
1201 atmel,can-dma;
1202 };
1203
Alexandre Bellonic32b5bc2016-07-12 22:45:59 +02001204 ep@5 {
Jean-Christophe PLAGNIOL-VILLARD3cba4982013-05-03 20:56:01 +08001205 reg = <5>;
1206 atmel,fifo-size = <1024>;
1207 atmel,nb-banks = <3>;
1208 atmel,can-dma;
1209 atmel,can-isoc;
1210 };
1211
Alexandre Bellonic32b5bc2016-07-12 22:45:59 +02001212 ep@6 {
Jean-Christophe PLAGNIOL-VILLARD3cba4982013-05-03 20:56:01 +08001213 reg = <6>;
1214 atmel,fifo-size = <1024>;
1215 atmel,nb-banks = <3>;
1216 atmel,can-dma;
1217 atmel,can-isoc;
1218 };
1219 };
Boris BREZILLON97735da42014-09-09 12:14:20 +02001220
1221 sckc@fffffd50 {
1222 compatible = "atmel,at91sam9x5-sckc";
1223 reg = <0xfffffd50 0x4>;
1224
1225 slow_osc: slow_osc {
1226 compatible = "atmel,at91sam9x5-clk-slow-osc";
1227 #clock-cells = <0>;
1228 atmel,startup-time-usec = <1200000>;
1229 clocks = <&slow_xtal>;
1230 };
1231
1232 slow_rc_osc: slow_rc_osc {
1233 compatible = "atmel,at91sam9x5-clk-slow-rc-osc";
1234 #clock-cells = <0>;
1235 atmel,startup-time-usec = <75>;
1236 clock-frequency = <32768>;
1237 clock-accuracy = <50000000>;
1238 };
1239
1240 clk32k: slck {
1241 compatible = "atmel,at91sam9x5-clk-slow";
1242 #clock-cells = <0>;
1243 clocks = <&slow_rc_osc &slow_osc>;
1244 };
1245 };
Erik van Luijk4dd79332014-09-02 12:52:12 +02001246
Boris Brezillon9b5a0672014-11-14 11:08:49 +01001247 rtc@fffffd20 {
1248 compatible = "atmel,at91sam9260-rtt";
1249 reg = <0xfffffd20 0x10>;
1250 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
1251 clocks = <&clk32k>;
1252 status = "disabled";
1253 };
1254
Erik van Luijk4dd79332014-09-02 12:52:12 +02001255 rtc@fffffdb0 {
1256 compatible = "atmel,at91rm9200-rtc";
1257 reg = <0xfffffdb0 0x30>;
1258 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Alexandre Belloni6b271792015-07-29 14:10:04 +02001259 clocks = <&clk32k>;
Erik van Luijk4dd79332014-09-02 12:52:12 +02001260 status = "disabled";
1261 };
Boris Brezillon1ff3bec2014-11-14 11:08:50 +01001262
1263 gpbr: syscon@fffffd60 {
1264 compatible = "atmel,at91sam9260-gpbr", "syscon";
1265 reg = <0xfffffd60 0x10>;
1266 status = "disabled";
1267 };
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +02001268 };
Jean-Christophe PLAGNIOL-VILLARDd6a01662012-01-26 02:11:06 +08001269
Jean-Christophe PLAGNIOL-VILLARDddee65b2013-03-29 02:10:47 +08001270 fb0: fb@0x00500000 {
1271 compatible = "atmel,at91sam9g45-lcdc";
1272 reg = <0x00500000 0x1000>;
1273 interrupts = <23 IRQ_TYPE_LEVEL_HIGH 3>;
1274 pinctrl-names = "default";
1275 pinctrl-0 = <&pinctrl_fb>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001276 clocks = <&lcd_clk>, <&lcd_clk>;
1277 clock-names = "hclk", "lcdc_clk";
Jean-Christophe PLAGNIOL-VILLARDddee65b2013-03-29 02:10:47 +08001278 status = "disabled";
1279 };
1280
Jean-Christophe PLAGNIOL-VILLARDd6a01662012-01-26 02:11:06 +08001281 nand0: nand@40000000 {
1282 compatible = "atmel,at91rm9200-nand";
1283 #address-cells = <1>;
1284 #size-cells = <1>;
1285 reg = <0x40000000 0x10000000
1286 0xffffe200 0x200
1287 >;
1288 atmel,nand-addr-offset = <21>;
1289 atmel,nand-cmd-offset = <22>;
Nicolas Ferree8b2da62013-07-01 17:05:18 +02001290 atmel,nand-has-dma;
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +08001291 pinctrl-names = "default";
1292 pinctrl-0 = <&pinctrl_nand>;
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +08001293 gpios = <&pioC 8 GPIO_ACTIVE_HIGH
1294 &pioC 14 GPIO_ACTIVE_HIGH
Jean-Christophe PLAGNIOL-VILLARDd6a01662012-01-26 02:11:06 +08001295 0
1296 >;
1297 status = "disabled";
1298 };
Jean-Christophe PLAGNIOL-VILLARD6a062452011-11-21 06:55:18 +08001299
1300 usb0: ohci@00700000 {
1301 compatible = "atmel,at91rm9200-ohci", "usb-ohci";
1302 reg = <0x00700000 0x100000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001303 interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
Boris Brezillonf8073702015-03-17 17:15:50 +01001304 clocks = <&uhphs_clk>, <&uhphs_clk>, <&uhpck>;
1305 clock-names = "ohci_clk", "hclk", "uhpck";
Jean-Christophe PLAGNIOL-VILLARD6a062452011-11-21 06:55:18 +08001306 status = "disabled";
1307 };
Jean-Christophe PLAGNIOL-VILLARD62c55532011-11-22 12:11:13 +08001308
1309 usb1: ehci@00800000 {
1310 compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
1311 reg = <0x00800000 0x100000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001312 interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
Boris Brezillon855868a2015-03-17 17:15:49 +01001313 clocks = <&utmi>, <&uhphs_clk>;
1314 clock-names = "usb_clk", "ehci_clk";
Jean-Christophe PLAGNIOL-VILLARD62c55532011-11-22 12:11:13 +08001315 status = "disabled";
1316 };
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +02001317 };
Jean-Christophe PLAGNIOL-VILLARD8f24bda2012-02-05 18:32:37 +08001318
Alexandre Bellonie152e3f2016-07-14 16:58:11 +02001319 i2c-gpio-0 {
Jean-Christophe PLAGNIOL-VILLARD8f24bda2012-02-05 18:32:37 +08001320 compatible = "i2c-gpio";
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +08001321 gpios = <&pioA 20 GPIO_ACTIVE_HIGH /* sda */
1322 &pioA 21 GPIO_ACTIVE_HIGH /* scl */
Jean-Christophe PLAGNIOL-VILLARD8f24bda2012-02-05 18:32:37 +08001323 >;
1324 i2c-gpio,sda-open-drain;
1325 i2c-gpio,scl-open-drain;
1326 i2c-gpio,delay-us = <5>; /* ~100 kHz */
1327 #address-cells = <1>;
1328 #size-cells = <0>;
1329 status = "disabled";
1330 };
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +02001331};