blob: 9d70cfd40aff662bd9ede619f79a7f34d992f44d [file] [log] [blame]
Shawn Guod2daa2f2014-05-13 21:43:36 +08001/*
2 * Copyright (C) 2014 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9/dts-v1/;
10
Anson Huang4014a4f2014-06-20 13:17:29 +080011#include <dt-bindings/gpio/gpio.h>
12#include <dt-bindings/input/input.h>
Shawn Guod2daa2f2014-05-13 21:43:36 +080013#include "imx6sx.dtsi"
14
15/ {
16 model = "Freescale i.MX6 SoloX SDB Board";
17 compatible = "fsl,imx6sx-sdb", "fsl,imx6sx";
18
19 chosen {
20 stdout-path = &uart1;
21 };
22
23 memory {
24 reg = <0x80000000 0x40000000>;
25 };
26
Fabio Estevam31ffdbc82014-09-02 15:00:44 -030027 backlight {
28 compatible = "pwm-backlight";
29 pwms = <&pwm3 0 5000000>;
30 brightness-levels = <0 4 8 16 32 64 128 255>;
31 default-brightness-level = <6>;
32 };
33
Anson Huang4014a4f2014-06-20 13:17:29 +080034 gpio-keys {
35 compatible = "gpio-keys";
36 pinctrl-names = "default";
37 pinctrl-0 = <&pinctrl_gpio_keys>;
38
39 volume-up {
40 label = "Volume Up";
41 gpios = <&gpio1 18 GPIO_ACTIVE_LOW>;
42 linux,code = <KEY_VOLUMEUP>;
43 };
44
45 volume-down {
46 label = "Volume Down";
47 gpios = <&gpio1 19 GPIO_ACTIVE_LOW>;
48 linux,code = <KEY_VOLUMEDOWN>;
49 };
50 };
51
Shawn Guod2daa2f2014-05-13 21:43:36 +080052 regulators {
53 compatible = "simple-bus";
54 #address-cells = <1>;
55 #size-cells = <0>;
56
57 vcc_sd3: regulator@0 {
58 compatible = "regulator-fixed";
59 reg = <0>;
60 pinctrl-names = "default";
61 pinctrl-0 = <&pinctrl_vcc_sd3>;
62 regulator-name = "VCC_SD3";
63 regulator-min-microvolt = <3000000>;
64 regulator-max-microvolt = <3000000>;
65 gpio = <&gpio2 11 GPIO_ACTIVE_HIGH>;
66 enable-active-high;
67 };
Fabio Estevam960feff2014-06-23 11:21:05 -030068
69 reg_usb_otg1_vbus: regulator@1 {
70 compatible = "regulator-fixed";
71 reg = <1>;
72 pinctrl-names = "default";
73 pinctrl-0 = <&pinctrl_usb_otg1>;
74 regulator-name = "usb_otg1_vbus";
75 regulator-min-microvolt = <5000000>;
76 regulator-max-microvolt = <5000000>;
77 gpio = <&gpio1 9 GPIO_ACTIVE_HIGH>;
78 enable-active-high;
79 };
80
81 reg_usb_otg2_vbus: regulator@2 {
82 compatible = "regulator-fixed";
83 reg = <2>;
84 pinctrl-names = "default";
85 pinctrl-0 = <&pinctrl_usb_otg2>;
86 regulator-name = "usb_otg2_vbus";
87 regulator-min-microvolt = <5000000>;
88 regulator-max-microvolt = <5000000>;
89 gpio = <&gpio1 12 GPIO_ACTIVE_HIGH>;
90 enable-active-high;
91 };
Fabio Estevam9c86ae82014-07-02 11:58:52 -030092
93 reg_psu_5v: regulator@3 {
94 compatible = "regulator-fixed";
95 reg = <3>;
96 regulator-name = "PSU-5V0";
97 regulator-min-microvolt = <5000000>;
98 regulator-max-microvolt = <5000000>;
99 };
Fabio Estevam31ffdbc82014-09-02 15:00:44 -0300100
101 reg_lcd_3v3: regulator@4 {
102 compatible = "regulator-fixed";
103 reg = <4>;
104 regulator-name = "lcd-3v3";
105 gpio = <&gpio3 27 0>;
106 enable-active-high;
107 };
Fugang Duan9863aba2014-09-28 16:40:36 +0800108
109 reg_peri_3v3: regulator@5 {
110 compatible = "regulator-fixed";
111 reg = <5>;
112 pinctrl-names = "default";
113 pinctrl-0 = <&pinctrl_peri_3v3>;
114 regulator-name = "peri_3v3";
115 regulator-min-microvolt = <3300000>;
116 regulator-max-microvolt = <3300000>;
Laurent Pinchart9a921452015-10-13 00:12:33 +0300117 gpio = <&gpio4 16 GPIO_ACTIVE_HIGH>;
Fugang Duan9863aba2014-09-28 16:40:36 +0800118 enable-active-high;
119 regulator-always-on;
120 };
121
122 reg_enet_3v3: regulator@6 {
123 compatible = "regulator-fixed";
124 reg = <6>;
125 pinctrl-names = "default";
126 pinctrl-0 = <&pinctrl_enet_3v3>;
127 regulator-name = "enet_3v3";
128 regulator-min-microvolt = <3300000>;
129 regulator-max-microvolt = <3300000>;
130 gpios = <&gpio2 6 GPIO_ACTIVE_LOW>;
131 };
Shawn Guod2daa2f2014-05-13 21:43:36 +0800132 };
Fabio Estevam9c86ae82014-07-02 11:58:52 -0300133
134 sound {
135 compatible = "fsl,imx6sx-sdb-wm8962", "fsl,imx-audio-wm8962";
136 model = "wm8962-audio";
137 ssi-controller = <&ssi2>;
138 audio-codec = <&codec>;
139 audio-routing =
140 "Headphone Jack", "HPOUTL",
141 "Headphone Jack", "HPOUTR",
142 "Ext Spk", "SPKOUTL",
143 "Ext Spk", "SPKOUTR",
144 "AMIC", "MICBIAS",
145 "IN3R", "AMIC";
146 mux-int-port = <2>;
147 mux-ext-port = <6>;
148 };
149};
150
151&audmux {
152 pinctrl-names = "default";
153 pinctrl-0 = <&pinctrl_audmux>;
154 status = "okay";
Shawn Guod2daa2f2014-05-13 21:43:36 +0800155};
156
157&fec1 {
158 pinctrl-names = "default";
159 pinctrl-0 = <&pinctrl_enet1>;
Fugang Duan9863aba2014-09-28 16:40:36 +0800160 phy-supply = <&reg_enet_3v3>;
161 phy-mode = "rgmii";
Stefan Agner3d125f92015-01-14 00:20:21 +0100162 phy-handle = <&ethphy1>;
Fugang Duan9863aba2014-09-28 16:40:36 +0800163 status = "okay";
Stefan Agner3d125f92015-01-14 00:20:21 +0100164
165 mdio {
166 #address-cells = <1>;
167 #size-cells = <0>;
168
Nimrod Andy9143e392015-01-20 16:48:17 +0800169 ethphy1: ethernet-phy@1 {
170 reg = <1>;
Stefan Agner3d125f92015-01-14 00:20:21 +0100171 };
172
Nimrod Andy9143e392015-01-20 16:48:17 +0800173 ethphy2: ethernet-phy@2 {
174 reg = <2>;
Stefan Agner3d125f92015-01-14 00:20:21 +0100175 };
176 };
Fugang Duan9863aba2014-09-28 16:40:36 +0800177};
178
179&fec2 {
180 pinctrl-names = "default";
181 pinctrl-0 = <&pinctrl_enet2>;
Shawn Guod2daa2f2014-05-13 21:43:36 +0800182 phy-mode = "rgmii";
Stefan Agner3d125f92015-01-14 00:20:21 +0100183 phy-handle = <&ethphy2>;
Shawn Guod2daa2f2014-05-13 21:43:36 +0800184 status = "okay";
185};
186
Christoph Fritzb0e96f82016-01-24 23:49:18 +0100187&i2c3 {
188 clock-frequency = <100000>;
189 pinctrl-names = "default";
190 pinctrl-0 = <&pinctrl_i2c3>;
191 status = "okay";
192};
193
Fabio Estevam9c86ae82014-07-02 11:58:52 -0300194&i2c4 {
195 clock-frequency = <100000>;
196 pinctrl-names = "default";
197 pinctrl-0 = <&pinctrl_i2c4>;
198 status = "okay";
199
200 codec: wm8962@1a {
201 compatible = "wlf,wm8962";
202 reg = <0x1a>;
203 clocks = <&clks IMX6SX_CLK_AUDIO>;
204 DCVDD-supply = <&vgen4_reg>;
205 DBVDD-supply = <&vgen4_reg>;
206 AVDD-supply = <&vgen4_reg>;
207 CPVDD-supply = <&vgen4_reg>;
208 MICVDD-supply = <&vgen3_reg>;
209 PLLVDD-supply = <&vgen4_reg>;
210 SPKVDD1-supply = <&reg_psu_5v>;
211 SPKVDD2-supply = <&reg_psu_5v>;
212 };
213};
214
Fabio Estevam31ffdbc82014-09-02 15:00:44 -0300215&lcdif1 {
216 pinctrl-names = "default";
217 pinctrl-0 = <&pinctrl_lcd>;
218 lcd-supply = <&reg_lcd_3v3>;
219 display = <&display0>;
220 status = "okay";
221
222 display0: display0 {
223 bits-per-pixel = <16>;
224 bus-width = <24>;
225
226 display-timings {
227 native-mode = <&timing0>;
228 timing0: timing0 {
229 clock-frequency = <33500000>;
230 hactive = <800>;
231 vactive = <480>;
232 hback-porch = <89>;
233 hfront-porch = <164>;
234 vback-porch = <23>;
235 vfront-porch = <10>;
236 hsync-len = <10>;
237 vsync-len = <10>;
238 hsync-active = <0>;
239 vsync-active = <0>;
240 de-active = <1>;
241 pixelclk-active = <0>;
242 };
243 };
244 };
245};
246
247&pwm3 {
248 pinctrl-names = "default";
249 pinctrl-0 = <&pinctrl_pwm3>;
250 status = "okay";
251};
252
Robin Gong422b0672014-11-12 16:20:37 +0800253&snvs_poweroff {
254 status = "okay";
255};
256
Fabio Estevam29e88b62016-04-12 13:43:43 +0800257&sai1 {
258 pinctrl-names = "default";
259 pinctrl-0 = <&pinctrl_sai1>;
260 status = "disabled";
261};
262
Fabio Estevam9c86ae82014-07-02 11:58:52 -0300263&ssi2 {
264 status = "okay";
265};
266
Shawn Guod2daa2f2014-05-13 21:43:36 +0800267&uart1 {
268 pinctrl-names = "default";
269 pinctrl-0 = <&pinctrl_uart1>;
270 status = "okay";
271};
272
273&uart5 { /* for bluetooth */
274 pinctrl-names = "default";
275 pinctrl-0 = <&pinctrl_uart5>;
Geert Uytterhoeven2e7c4162016-05-31 16:31:51 +0200276 uart-has-rtscts;
Shawn Guod2daa2f2014-05-13 21:43:36 +0800277 status = "okay";
278};
279
Fabio Estevam960feff2014-06-23 11:21:05 -0300280&usbotg1 {
281 vbus-supply = <&reg_usb_otg1_vbus>;
282 pinctrl-names = "default";
283 pinctrl-0 = <&pinctrl_usb_otg1_id>;
284 status = "okay";
285};
286
287&usbotg2 {
288 vbus-supply = <&reg_usb_otg2_vbus>;
289 dr_mode = "host";
290 status = "okay";
291};
292
Shawn Guod2daa2f2014-05-13 21:43:36 +0800293&usdhc2 {
294 pinctrl-names = "default";
295 pinctrl-0 = <&pinctrl_usdhc2>;
296 non-removable;
297 no-1-8-v;
298 keep-power-in-suspend;
Sudeep Holla26cefdd2015-10-21 11:10:08 +0100299 wakeup-source;
Shawn Guod2daa2f2014-05-13 21:43:36 +0800300 status = "okay";
301};
302
303&usdhc3 {
304 pinctrl-names = "default", "state_100mhz", "state_200mhz";
305 pinctrl-0 = <&pinctrl_usdhc3>;
306 pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
307 pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
308 bus-width = <8>;
Dong Aisheng89c1a8cf2015-07-22 20:53:02 +0800309 cd-gpios = <&gpio2 10 GPIO_ACTIVE_LOW>;
Shawn Guod2daa2f2014-05-13 21:43:36 +0800310 wp-gpios = <&gpio2 15 GPIO_ACTIVE_HIGH>;
311 keep-power-in-suspend;
Sudeep Holla26cefdd2015-10-21 11:10:08 +0100312 wakeup-source;
Shawn Guod2daa2f2014-05-13 21:43:36 +0800313 vmmc-supply = <&vcc_sd3>;
314 status = "okay";
315};
316
317&usdhc4 {
318 pinctrl-names = "default";
319 pinctrl-0 = <&pinctrl_usdhc4>;
Dong Aisheng89c1a8cf2015-07-22 20:53:02 +0800320 cd-gpios = <&gpio6 21 GPIO_ACTIVE_LOW>;
Shawn Guod2daa2f2014-05-13 21:43:36 +0800321 wp-gpios = <&gpio6 20 GPIO_ACTIVE_HIGH>;
322 status = "okay";
323};
324
Fabio Estevam8c4a18e2016-06-13 22:07:59 -0300325&wdog1 {
326 pinctrl-names = "default";
327 pinctrl-0 = <&pinctrl_wdog>;
328 fsl,ext-reset-output;
329};
330
Shawn Guod2daa2f2014-05-13 21:43:36 +0800331&iomuxc {
332 imx6x-sdb {
Fabio Estevam9c86ae82014-07-02 11:58:52 -0300333 pinctrl_audmux: audmuxgrp {
334 fsl,pins = <
335 MX6SX_PAD_CSI_DATA00__AUDMUX_AUD6_TXC 0x130b0
336 MX6SX_PAD_CSI_DATA01__AUDMUX_AUD6_TXFS 0x130b0
337 MX6SX_PAD_CSI_HSYNC__AUDMUX_AUD6_TXD 0x120b0
338 MX6SX_PAD_CSI_VSYNC__AUDMUX_AUD6_RXD 0x130b0
339 MX6SX_PAD_CSI_PIXCLK__AUDMUX_MCLK 0x130b0
340 >;
341 };
342
Shawn Guod2daa2f2014-05-13 21:43:36 +0800343 pinctrl_enet1: enet1grp {
344 fsl,pins = <
345 MX6SX_PAD_ENET1_MDIO__ENET1_MDIO 0xa0b1
346 MX6SX_PAD_ENET1_MDC__ENET1_MDC 0xa0b1
347 MX6SX_PAD_RGMII1_TXC__ENET1_RGMII_TXC 0xa0b1
348 MX6SX_PAD_RGMII1_TD0__ENET1_TX_DATA_0 0xa0b1
349 MX6SX_PAD_RGMII1_TD1__ENET1_TX_DATA_1 0xa0b1
350 MX6SX_PAD_RGMII1_TD2__ENET1_TX_DATA_2 0xa0b1
351 MX6SX_PAD_RGMII1_TD3__ENET1_TX_DATA_3 0xa0b1
352 MX6SX_PAD_RGMII1_TX_CTL__ENET1_TX_EN 0xa0b1
353 MX6SX_PAD_RGMII1_RXC__ENET1_RX_CLK 0x3081
354 MX6SX_PAD_RGMII1_RD0__ENET1_RX_DATA_0 0x3081
355 MX6SX_PAD_RGMII1_RD1__ENET1_RX_DATA_1 0x3081
356 MX6SX_PAD_RGMII1_RD2__ENET1_RX_DATA_2 0x3081
357 MX6SX_PAD_RGMII1_RD3__ENET1_RX_DATA_3 0x3081
358 MX6SX_PAD_RGMII1_RX_CTL__ENET1_RX_EN 0x3081
Fugang Duan9863aba2014-09-28 16:40:36 +0800359 MX6SX_PAD_ENET2_RX_CLK__ENET2_REF_CLK_25M 0x91
360 >;
361 };
362
363 pinctrl_enet_3v3: enet3v3grp {
364 fsl,pins = <
365 MX6SX_PAD_ENET2_COL__GPIO2_IO_6 0x80000000
366 >;
367 };
368
369 pinctrl_enet2: enet2grp {
370 fsl,pins = <
371 MX6SX_PAD_RGMII2_TXC__ENET2_RGMII_TXC 0xa0b9
372 MX6SX_PAD_RGMII2_TD0__ENET2_TX_DATA_0 0xa0b1
373 MX6SX_PAD_RGMII2_TD1__ENET2_TX_DATA_1 0xa0b1
374 MX6SX_PAD_RGMII2_TD2__ENET2_TX_DATA_2 0xa0b1
375 MX6SX_PAD_RGMII2_TD3__ENET2_TX_DATA_3 0xa0b1
376 MX6SX_PAD_RGMII2_TX_CTL__ENET2_TX_EN 0xa0b1
377 MX6SX_PAD_RGMII2_RXC__ENET2_RX_CLK 0x3081
378 MX6SX_PAD_RGMII2_RD0__ENET2_RX_DATA_0 0x3081
379 MX6SX_PAD_RGMII2_RD1__ENET2_RX_DATA_1 0x3081
380 MX6SX_PAD_RGMII2_RD2__ENET2_RX_DATA_2 0x3081
381 MX6SX_PAD_RGMII2_RD3__ENET2_RX_DATA_3 0x3081
382 MX6SX_PAD_RGMII2_RX_CTL__ENET2_RX_EN 0x3081
Shawn Guod2daa2f2014-05-13 21:43:36 +0800383 >;
384 };
385
Anson Huang4014a4f2014-06-20 13:17:29 +0800386 pinctrl_gpio_keys: gpio_keysgrp {
387 fsl,pins = <
388 MX6SX_PAD_CSI_DATA04__GPIO1_IO_18 0x17059
389 MX6SX_PAD_CSI_DATA05__GPIO1_IO_19 0x17059
390 >;
391 };
392
Fabio Estevamb3d8e112014-06-23 11:21:06 -0300393 pinctrl_i2c1: i2c1grp {
394 fsl,pins = <
395 MX6SX_PAD_GPIO1_IO01__I2C1_SDA 0x4001b8b1
396 MX6SX_PAD_GPIO1_IO00__I2C1_SCL 0x4001b8b1
397 >;
398 };
399
Christoph Fritzb0e96f82016-01-24 23:49:18 +0100400 pinctrl_i2c3: i2c3grp {
401 fsl,pins = <
402 MX6SX_PAD_KEY_ROW4__I2C3_SDA 0x4001b8b1
403 MX6SX_PAD_KEY_COL4__I2C3_SCL 0x4001b8b1
404 >;
405 };
406
Fabio Estevam9c86ae82014-07-02 11:58:52 -0300407 pinctrl_i2c4: i2c4grp {
408 fsl,pins = <
409 MX6SX_PAD_CSI_DATA07__I2C4_SDA 0x4001b8b1
410 MX6SX_PAD_CSI_DATA06__I2C4_SCL 0x4001b8b1
411 >;
412 };
413
Fabio Estevam31ffdbc82014-09-02 15:00:44 -0300414 pinctrl_lcd: lcdgrp {
415 fsl,pins = <
416 MX6SX_PAD_LCD1_DATA00__LCDIF1_DATA_0 0x4001b0b0
417 MX6SX_PAD_LCD1_DATA01__LCDIF1_DATA_1 0x4001b0b0
418 MX6SX_PAD_LCD1_DATA02__LCDIF1_DATA_2 0x4001b0b0
419 MX6SX_PAD_LCD1_DATA03__LCDIF1_DATA_3 0x4001b0b0
420 MX6SX_PAD_LCD1_DATA04__LCDIF1_DATA_4 0x4001b0b0
421 MX6SX_PAD_LCD1_DATA05__LCDIF1_DATA_5 0x4001b0b0
422 MX6SX_PAD_LCD1_DATA06__LCDIF1_DATA_6 0x4001b0b0
423 MX6SX_PAD_LCD1_DATA07__LCDIF1_DATA_7 0x4001b0b0
424 MX6SX_PAD_LCD1_DATA08__LCDIF1_DATA_8 0x4001b0b0
425 MX6SX_PAD_LCD1_DATA09__LCDIF1_DATA_9 0x4001b0b0
426 MX6SX_PAD_LCD1_DATA10__LCDIF1_DATA_10 0x4001b0b0
427 MX6SX_PAD_LCD1_DATA11__LCDIF1_DATA_11 0x4001b0b0
428 MX6SX_PAD_LCD1_DATA12__LCDIF1_DATA_12 0x4001b0b0
429 MX6SX_PAD_LCD1_DATA13__LCDIF1_DATA_13 0x4001b0b0
430 MX6SX_PAD_LCD1_DATA14__LCDIF1_DATA_14 0x4001b0b0
431 MX6SX_PAD_LCD1_DATA15__LCDIF1_DATA_15 0x4001b0b0
432 MX6SX_PAD_LCD1_DATA16__LCDIF1_DATA_16 0x4001b0b0
433 MX6SX_PAD_LCD1_DATA17__LCDIF1_DATA_17 0x4001b0b0
434 MX6SX_PAD_LCD1_DATA18__LCDIF1_DATA_18 0x4001b0b0
435 MX6SX_PAD_LCD1_DATA19__LCDIF1_DATA_19 0x4001b0b0
436 MX6SX_PAD_LCD1_DATA20__LCDIF1_DATA_20 0x4001b0b0
437 MX6SX_PAD_LCD1_DATA21__LCDIF1_DATA_21 0x4001b0b0
438 MX6SX_PAD_LCD1_DATA22__LCDIF1_DATA_22 0x4001b0b0
439 MX6SX_PAD_LCD1_DATA23__LCDIF1_DATA_23 0x4001b0b0
440 MX6SX_PAD_LCD1_CLK__LCDIF1_CLK 0x4001b0b0
441 MX6SX_PAD_LCD1_ENABLE__LCDIF1_ENABLE 0x4001b0b0
442 MX6SX_PAD_LCD1_VSYNC__LCDIF1_VSYNC 0x4001b0b0
443 MX6SX_PAD_LCD1_HSYNC__LCDIF1_HSYNC 0x4001b0b0
444 MX6SX_PAD_LCD1_RESET__GPIO3_IO_27 0x4001b0b0
445 >;
446 };
447
Fugang Duan9863aba2014-09-28 16:40:36 +0800448 pinctrl_peri_3v3: peri3v3grp {
449 fsl,pins = <
450 MX6SX_PAD_QSPI1A_DATA0__GPIO4_IO_16 0x80000000
451 >;
452 };
453
Fabio Estevam31ffdbc82014-09-02 15:00:44 -0300454 pinctrl_pwm3: pwm3grp-1 {
455 fsl,pins = <
456 MX6SX_PAD_SD1_DATA2__PWM3_OUT 0x110b0
457 >;
458 };
459
Fabio Estevamc565e142014-12-16 17:30:29 -0200460 pinctrl_qspi2: qspi2grp {
461 fsl,pins = <
462 MX6SX_PAD_NAND_WP_B__QSPI2_A_DATA_0 0x70f1
463 MX6SX_PAD_NAND_READY_B__QSPI2_A_DATA_1 0x70f1
464 MX6SX_PAD_NAND_CE0_B__QSPI2_A_DATA_2 0x70f1
465 MX6SX_PAD_NAND_CE1_B__QSPI2_A_DATA_3 0x70f1
466 MX6SX_PAD_NAND_CLE__QSPI2_A_SCLK 0x70f1
467 MX6SX_PAD_NAND_ALE__QSPI2_A_SS0_B 0x70f1
468 MX6SX_PAD_NAND_DATA01__QSPI2_B_DATA_0 0x70f1
469 MX6SX_PAD_NAND_DATA00__QSPI2_B_DATA_1 0x70f1
470 MX6SX_PAD_NAND_WE_B__QSPI2_B_DATA_2 0x70f1
471 MX6SX_PAD_NAND_RE_B__QSPI2_B_DATA_3 0x70f1
472 MX6SX_PAD_NAND_DATA02__QSPI2_B_SCLK 0x70f1
473 MX6SX_PAD_NAND_DATA03__QSPI2_B_SS0_B 0x70f1
474 >;
475 };
476
Shawn Guod2daa2f2014-05-13 21:43:36 +0800477 pinctrl_vcc_sd3: vccsd3grp {
478 fsl,pins = <
479 MX6SX_PAD_KEY_COL1__GPIO2_IO_11 0x17059
480 >;
481 };
482
Fabio Estevam29e88b62016-04-12 13:43:43 +0800483 pinctrl_sai1: sai1grp {
484 fsl,pins = <
485 MX6SX_PAD_CSI_DATA00__SAI1_TX_BCLK 0x130b0
486 MX6SX_PAD_CSI_DATA01__SAI1_TX_SYNC 0x130b0
487 MX6SX_PAD_CSI_HSYNC__SAI1_TX_DATA_0 0x120b0
488 MX6SX_PAD_CSI_VSYNC__SAI1_RX_DATA_0 0x130b0
489 MX6SX_PAD_CSI_PIXCLK__AUDMUX_MCLK 0x130b0
490 >;
491 };
492
Shawn Guod2daa2f2014-05-13 21:43:36 +0800493 pinctrl_uart1: uart1grp {
494 fsl,pins = <
495 MX6SX_PAD_GPIO1_IO04__UART1_TX 0x1b0b1
496 MX6SX_PAD_GPIO1_IO05__UART1_RX 0x1b0b1
497 >;
498 };
499
500 pinctrl_uart5: uart5grp {
501 fsl,pins = <
502 MX6SX_PAD_KEY_ROW3__UART5_RX 0x1b0b1
503 MX6SX_PAD_KEY_COL3__UART5_TX 0x1b0b1
504 MX6SX_PAD_KEY_ROW2__UART5_CTS_B 0x1b0b1
505 MX6SX_PAD_KEY_COL2__UART5_RTS_B 0x1b0b1
506 >;
507 };
508
Fabio Estevam960feff2014-06-23 11:21:05 -0300509 pinctrl_usb_otg1: usbotg1grp {
510 fsl,pins = <
511 MX6SX_PAD_GPIO1_IO09__GPIO1_IO_9 0x10b0
512 >;
513 };
514
515 pinctrl_usb_otg1_id: usbotg1idgrp {
516 fsl,pins = <
517 MX6SX_PAD_GPIO1_IO10__ANATOP_OTG1_ID 0x17059
518 >;
519 };
520
521 pinctrl_usb_otg2: usbot2ggrp {
522 fsl,pins = <
523 MX6SX_PAD_GPIO1_IO12__GPIO1_IO_12 0x10b0
524 >;
525 };
526
Shawn Guod2daa2f2014-05-13 21:43:36 +0800527 pinctrl_usdhc2: usdhc2grp {
528 fsl,pins = <
529 MX6SX_PAD_SD2_CMD__USDHC2_CMD 0x17059
530 MX6SX_PAD_SD2_CLK__USDHC2_CLK 0x10059
531 MX6SX_PAD_SD2_DATA0__USDHC2_DATA0 0x17059
532 MX6SX_PAD_SD2_DATA1__USDHC2_DATA1 0x17059
533 MX6SX_PAD_SD2_DATA2__USDHC2_DATA2 0x17059
534 MX6SX_PAD_SD2_DATA3__USDHC2_DATA3 0x17059
535 >;
536 };
537
538 pinctrl_usdhc3: usdhc3grp {
539 fsl,pins = <
540 MX6SX_PAD_SD3_CMD__USDHC3_CMD 0x17059
541 MX6SX_PAD_SD3_CLK__USDHC3_CLK 0x10059
542 MX6SX_PAD_SD3_DATA0__USDHC3_DATA0 0x17059
543 MX6SX_PAD_SD3_DATA1__USDHC3_DATA1 0x17059
544 MX6SX_PAD_SD3_DATA2__USDHC3_DATA2 0x17059
545 MX6SX_PAD_SD3_DATA3__USDHC3_DATA3 0x17059
546 MX6SX_PAD_SD3_DATA4__USDHC3_DATA4 0x17059
547 MX6SX_PAD_SD3_DATA5__USDHC3_DATA5 0x17059
548 MX6SX_PAD_SD3_DATA6__USDHC3_DATA6 0x17059
549 MX6SX_PAD_SD3_DATA7__USDHC3_DATA7 0x17059
550 MX6SX_PAD_KEY_COL0__GPIO2_IO_10 0x17059 /* CD */
551 MX6SX_PAD_KEY_ROW0__GPIO2_IO_15 0x17059 /* WP */
552 >;
553 };
554
555 pinctrl_usdhc3_100mhz: usdhc3grp-100mhz {
556 fsl,pins = <
557 MX6SX_PAD_SD3_CMD__USDHC3_CMD 0x170b9
558 MX6SX_PAD_SD3_CLK__USDHC3_CLK 0x100b9
559 MX6SX_PAD_SD3_DATA0__USDHC3_DATA0 0x170b9
560 MX6SX_PAD_SD3_DATA1__USDHC3_DATA1 0x170b9
561 MX6SX_PAD_SD3_DATA2__USDHC3_DATA2 0x170b9
562 MX6SX_PAD_SD3_DATA3__USDHC3_DATA3 0x170b9
563 MX6SX_PAD_SD3_DATA4__USDHC3_DATA4 0x170b9
564 MX6SX_PAD_SD3_DATA5__USDHC3_DATA5 0x170b9
565 MX6SX_PAD_SD3_DATA6__USDHC3_DATA6 0x170b9
566 MX6SX_PAD_SD3_DATA7__USDHC3_DATA7 0x170b9
567 >;
568 };
569
570 pinctrl_usdhc3_200mhz: usdhc3grp-200mhz {
571 fsl,pins = <
572 MX6SX_PAD_SD3_CMD__USDHC3_CMD 0x170f9
573 MX6SX_PAD_SD3_CLK__USDHC3_CLK 0x100f9
574 MX6SX_PAD_SD3_DATA0__USDHC3_DATA0 0x170f9
575 MX6SX_PAD_SD3_DATA1__USDHC3_DATA1 0x170f9
576 MX6SX_PAD_SD3_DATA2__USDHC3_DATA2 0x170f9
577 MX6SX_PAD_SD3_DATA3__USDHC3_DATA3 0x170f9
578 MX6SX_PAD_SD3_DATA4__USDHC3_DATA4 0x170f9
579 MX6SX_PAD_SD3_DATA5__USDHC3_DATA5 0x170f9
580 MX6SX_PAD_SD3_DATA6__USDHC3_DATA6 0x170f9
581 MX6SX_PAD_SD3_DATA7__USDHC3_DATA7 0x170f9
582 >;
583 };
584
585 pinctrl_usdhc4: usdhc4grp {
586 fsl,pins = <
587 MX6SX_PAD_SD4_CMD__USDHC4_CMD 0x17059
588 MX6SX_PAD_SD4_CLK__USDHC4_CLK 0x10059
589 MX6SX_PAD_SD4_DATA0__USDHC4_DATA0 0x17059
590 MX6SX_PAD_SD4_DATA1__USDHC4_DATA1 0x17059
591 MX6SX_PAD_SD4_DATA2__USDHC4_DATA2 0x17059
592 MX6SX_PAD_SD4_DATA3__USDHC4_DATA3 0x17059
593 MX6SX_PAD_SD4_DATA7__GPIO6_IO_21 0x17059 /* CD */
594 MX6SX_PAD_SD4_DATA6__GPIO6_IO_20 0x17059 /* WP */
595 >;
596 };
Fabio Estevam8c4a18e2016-06-13 22:07:59 -0300597
598 pinctrl_wdog: wdoggrp {
599 fsl,pins = <
600 MX6SX_PAD_GPIO1_IO13__WDOG1_WDOG_ANY 0x30b0
601 >;
602 };
Shawn Guod2daa2f2014-05-13 21:43:36 +0800603 };
604};