blob: 4899c2359d0a8f094f6b1aa398d6053ed9dae37b [file] [log] [blame]
Tero Kristo85dc74e2013-07-18 17:09:29 +03001/*
2 * Device Tree Source for OMAP5 clock data
3 *
4 * Copyright (C) 2013 Texas Instruments, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10&cm_core_aon_clocks {
11 pad_clks_src_ck: pad_clks_src_ck {
12 #clock-cells = <0>;
13 compatible = "fixed-clock";
14 clock-frequency = <12000000>;
15 };
16
Tero Kristoca6fd1c2016-04-04 18:16:13 +030017 pad_clks_ck: pad_clks_ck@108 {
Tero Kristo85dc74e2013-07-18 17:09:29 +030018 #clock-cells = <0>;
19 compatible = "ti,gate-clock";
20 clocks = <&pad_clks_src_ck>;
21 ti,bit-shift = <8>;
22 reg = <0x0108>;
23 };
24
25 secure_32k_clk_src_ck: secure_32k_clk_src_ck {
26 #clock-cells = <0>;
27 compatible = "fixed-clock";
28 clock-frequency = <32768>;
29 };
30
31 slimbus_src_clk: slimbus_src_clk {
32 #clock-cells = <0>;
33 compatible = "fixed-clock";
34 clock-frequency = <12000000>;
35 };
36
Tero Kristoca6fd1c2016-04-04 18:16:13 +030037 slimbus_clk: slimbus_clk@108 {
Tero Kristo85dc74e2013-07-18 17:09:29 +030038 #clock-cells = <0>;
39 compatible = "ti,gate-clock";
40 clocks = <&slimbus_src_clk>;
41 ti,bit-shift = <10>;
42 reg = <0x0108>;
43 };
44
45 sys_32k_ck: sys_32k_ck {
46 #clock-cells = <0>;
47 compatible = "fixed-clock";
48 clock-frequency = <32768>;
49 };
50
51 virt_12000000_ck: virt_12000000_ck {
52 #clock-cells = <0>;
53 compatible = "fixed-clock";
54 clock-frequency = <12000000>;
55 };
56
57 virt_13000000_ck: virt_13000000_ck {
58 #clock-cells = <0>;
59 compatible = "fixed-clock";
60 clock-frequency = <13000000>;
61 };
62
63 virt_16800000_ck: virt_16800000_ck {
64 #clock-cells = <0>;
65 compatible = "fixed-clock";
66 clock-frequency = <16800000>;
67 };
68
69 virt_19200000_ck: virt_19200000_ck {
70 #clock-cells = <0>;
71 compatible = "fixed-clock";
72 clock-frequency = <19200000>;
73 };
74
75 virt_26000000_ck: virt_26000000_ck {
76 #clock-cells = <0>;
77 compatible = "fixed-clock";
78 clock-frequency = <26000000>;
79 };
80
81 virt_27000000_ck: virt_27000000_ck {
82 #clock-cells = <0>;
83 compatible = "fixed-clock";
84 clock-frequency = <27000000>;
85 };
86
87 virt_38400000_ck: virt_38400000_ck {
88 #clock-cells = <0>;
89 compatible = "fixed-clock";
90 clock-frequency = <38400000>;
91 };
92
93 xclk60mhsp1_ck: xclk60mhsp1_ck {
94 #clock-cells = <0>;
95 compatible = "fixed-clock";
96 clock-frequency = <60000000>;
97 };
98
99 xclk60mhsp2_ck: xclk60mhsp2_ck {
100 #clock-cells = <0>;
101 compatible = "fixed-clock";
102 clock-frequency = <60000000>;
103 };
104
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300105 dpll_abe_ck: dpll_abe_ck@1e0 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300106 #clock-cells = <0>;
107 compatible = "ti,omap4-dpll-m4xen-clock";
108 clocks = <&abe_dpll_clk_mux>, <&abe_dpll_bypass_clk_mux>;
109 reg = <0x01e0>, <0x01e4>, <0x01ec>, <0x01e8>;
110 };
111
112 dpll_abe_x2_ck: dpll_abe_x2_ck {
113 #clock-cells = <0>;
114 compatible = "ti,omap4-dpll-x2-clock";
115 clocks = <&dpll_abe_ck>;
116 };
117
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300118 dpll_abe_m2x2_ck: dpll_abe_m2x2_ck@1f0 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300119 #clock-cells = <0>;
120 compatible = "ti,divider-clock";
121 clocks = <&dpll_abe_x2_ck>;
122 ti,max-div = <31>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300123 reg = <0x01f0>;
124 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300125 };
126
127 abe_24m_fclk: abe_24m_fclk {
128 #clock-cells = <0>;
129 compatible = "fixed-factor-clock";
130 clocks = <&dpll_abe_m2x2_ck>;
131 clock-mult = <1>;
132 clock-div = <8>;
133 };
134
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300135 abe_clk: abe_clk@108 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300136 #clock-cells = <0>;
137 compatible = "ti,divider-clock";
138 clocks = <&dpll_abe_m2x2_ck>;
139 ti,max-div = <4>;
140 reg = <0x0108>;
141 ti,index-power-of-two;
142 };
143
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300144 abe_iclk: abe_iclk@528 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300145 #clock-cells = <0>;
Peter Ujfalusi0922b332014-04-30 14:41:36 +0300146 compatible = "ti,divider-clock";
147 clocks = <&aess_fclk>;
148 ti,bit-shift = <24>;
149 reg = <0x0528>;
150 ti,dividers = <2>, <1>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300151 };
152
153 abe_lp_clk_div: abe_lp_clk_div {
154 #clock-cells = <0>;
155 compatible = "fixed-factor-clock";
156 clocks = <&dpll_abe_m2x2_ck>;
157 clock-mult = <1>;
158 clock-div = <16>;
159 };
160
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300161 dpll_abe_m3x2_ck: dpll_abe_m3x2_ck@1f4 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300162 #clock-cells = <0>;
163 compatible = "ti,divider-clock";
164 clocks = <&dpll_abe_x2_ck>;
165 ti,max-div = <31>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300166 reg = <0x01f4>;
167 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300168 };
169
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300170 dpll_core_byp_mux: dpll_core_byp_mux@12c {
Ravikumar Kattekolaac92abc2015-01-31 22:36:45 +0530171 #clock-cells = <0>;
172 compatible = "ti,mux-clock";
173 clocks = <&sys_clkin>, <&dpll_abe_m3x2_ck>;
174 ti,bit-shift = <23>;
175 reg = <0x012c>;
176 };
177
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300178 dpll_core_ck: dpll_core_ck@120 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300179 #clock-cells = <0>;
180 compatible = "ti,omap4-dpll-core-clock";
Ravikumar Kattekolaac92abc2015-01-31 22:36:45 +0530181 clocks = <&sys_clkin>, <&dpll_core_byp_mux>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300182 reg = <0x0120>, <0x0124>, <0x012c>, <0x0128>;
183 };
184
185 dpll_core_x2_ck: dpll_core_x2_ck {
186 #clock-cells = <0>;
187 compatible = "ti,omap4-dpll-x2-clock";
188 clocks = <&dpll_core_ck>;
189 };
190
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300191 dpll_core_h21x2_ck: dpll_core_h21x2_ck@150 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300192 #clock-cells = <0>;
193 compatible = "ti,divider-clock";
194 clocks = <&dpll_core_x2_ck>;
195 ti,max-div = <63>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300196 reg = <0x0150>;
197 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300198 };
199
200 c2c_fclk: c2c_fclk {
201 #clock-cells = <0>;
202 compatible = "fixed-factor-clock";
203 clocks = <&dpll_core_h21x2_ck>;
204 clock-mult = <1>;
205 clock-div = <1>;
206 };
207
208 c2c_iclk: c2c_iclk {
209 #clock-cells = <0>;
210 compatible = "fixed-factor-clock";
211 clocks = <&c2c_fclk>;
212 clock-mult = <1>;
213 clock-div = <2>;
214 };
215
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300216 dpll_core_h11x2_ck: dpll_core_h11x2_ck@138 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300217 #clock-cells = <0>;
218 compatible = "ti,divider-clock";
219 clocks = <&dpll_core_x2_ck>;
220 ti,max-div = <63>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300221 reg = <0x0138>;
222 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300223 };
224
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300225 dpll_core_h12x2_ck: dpll_core_h12x2_ck@13c {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300226 #clock-cells = <0>;
227 compatible = "ti,divider-clock";
228 clocks = <&dpll_core_x2_ck>;
229 ti,max-div = <63>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300230 reg = <0x013c>;
231 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300232 };
233
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300234 dpll_core_h13x2_ck: dpll_core_h13x2_ck@140 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300235 #clock-cells = <0>;
236 compatible = "ti,divider-clock";
237 clocks = <&dpll_core_x2_ck>;
238 ti,max-div = <63>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300239 reg = <0x0140>;
240 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300241 };
242
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300243 dpll_core_h14x2_ck: dpll_core_h14x2_ck@144 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300244 #clock-cells = <0>;
245 compatible = "ti,divider-clock";
246 clocks = <&dpll_core_x2_ck>;
247 ti,max-div = <63>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300248 reg = <0x0144>;
249 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300250 };
251
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300252 dpll_core_h22x2_ck: dpll_core_h22x2_ck@154 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300253 #clock-cells = <0>;
254 compatible = "ti,divider-clock";
255 clocks = <&dpll_core_x2_ck>;
256 ti,max-div = <63>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300257 reg = <0x0154>;
258 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300259 };
260
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300261 dpll_core_h23x2_ck: dpll_core_h23x2_ck@158 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300262 #clock-cells = <0>;
263 compatible = "ti,divider-clock";
264 clocks = <&dpll_core_x2_ck>;
265 ti,max-div = <63>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300266 reg = <0x0158>;
267 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300268 };
269
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300270 dpll_core_h24x2_ck: dpll_core_h24x2_ck@15c {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300271 #clock-cells = <0>;
272 compatible = "ti,divider-clock";
273 clocks = <&dpll_core_x2_ck>;
274 ti,max-div = <63>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300275 reg = <0x015c>;
276 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300277 };
278
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300279 dpll_core_m2_ck: dpll_core_m2_ck@130 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300280 #clock-cells = <0>;
281 compatible = "ti,divider-clock";
282 clocks = <&dpll_core_ck>;
283 ti,max-div = <31>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300284 reg = <0x0130>;
285 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300286 };
287
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300288 dpll_core_m3x2_ck: dpll_core_m3x2_ck@134 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300289 #clock-cells = <0>;
290 compatible = "ti,divider-clock";
291 clocks = <&dpll_core_x2_ck>;
292 ti,max-div = <31>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300293 reg = <0x0134>;
294 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300295 };
296
297 iva_dpll_hs_clk_div: iva_dpll_hs_clk_div {
298 #clock-cells = <0>;
299 compatible = "fixed-factor-clock";
300 clocks = <&dpll_core_h12x2_ck>;
301 clock-mult = <1>;
302 clock-div = <1>;
303 };
304
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300305 dpll_iva_byp_mux: dpll_iva_byp_mux@1ac {
Ravikumar Kattekolaac92abc2015-01-31 22:36:45 +0530306 #clock-cells = <0>;
307 compatible = "ti,mux-clock";
308 clocks = <&sys_clkin>, <&iva_dpll_hs_clk_div>;
309 ti,bit-shift = <23>;
310 reg = <0x01ac>;
311 };
312
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300313 dpll_iva_ck: dpll_iva_ck@1a0 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300314 #clock-cells = <0>;
315 compatible = "ti,omap4-dpll-clock";
Ravikumar Kattekolaac92abc2015-01-31 22:36:45 +0530316 clocks = <&sys_clkin>, <&dpll_iva_byp_mux>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300317 reg = <0x01a0>, <0x01a4>, <0x01ac>, <0x01a8>;
318 };
319
320 dpll_iva_x2_ck: dpll_iva_x2_ck {
321 #clock-cells = <0>;
322 compatible = "ti,omap4-dpll-x2-clock";
323 clocks = <&dpll_iva_ck>;
324 };
325
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300326 dpll_iva_h11x2_ck: dpll_iva_h11x2_ck@1b8 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300327 #clock-cells = <0>;
328 compatible = "ti,divider-clock";
329 clocks = <&dpll_iva_x2_ck>;
330 ti,max-div = <63>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300331 reg = <0x01b8>;
332 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300333 };
334
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300335 dpll_iva_h12x2_ck: dpll_iva_h12x2_ck@1bc {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300336 #clock-cells = <0>;
337 compatible = "ti,divider-clock";
338 clocks = <&dpll_iva_x2_ck>;
339 ti,max-div = <63>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300340 reg = <0x01bc>;
341 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300342 };
343
344 mpu_dpll_hs_clk_div: mpu_dpll_hs_clk_div {
345 #clock-cells = <0>;
346 compatible = "fixed-factor-clock";
347 clocks = <&dpll_core_h12x2_ck>;
348 clock-mult = <1>;
349 clock-div = <1>;
350 };
351
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300352 dpll_mpu_ck: dpll_mpu_ck@160 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300353 #clock-cells = <0>;
Nishanth Menon7e148072014-05-16 05:46:00 -0500354 compatible = "ti,omap5-mpu-dpll-clock";
Tero Kristo85dc74e2013-07-18 17:09:29 +0300355 clocks = <&sys_clkin>, <&mpu_dpll_hs_clk_div>;
356 reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
357 };
358
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300359 dpll_mpu_m2_ck: dpll_mpu_m2_ck@170 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300360 #clock-cells = <0>;
361 compatible = "ti,divider-clock";
362 clocks = <&dpll_mpu_ck>;
363 ti,max-div = <31>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300364 reg = <0x0170>;
365 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300366 };
367
368 per_dpll_hs_clk_div: per_dpll_hs_clk_div {
369 #clock-cells = <0>;
370 compatible = "fixed-factor-clock";
371 clocks = <&dpll_abe_m3x2_ck>;
372 clock-mult = <1>;
373 clock-div = <2>;
374 };
375
376 usb_dpll_hs_clk_div: usb_dpll_hs_clk_div {
377 #clock-cells = <0>;
378 compatible = "fixed-factor-clock";
379 clocks = <&dpll_abe_m3x2_ck>;
380 clock-mult = <1>;
381 clock-div = <3>;
382 };
383
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300384 l3_iclk_div: l3_iclk_div@100 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300385 #clock-cells = <0>;
Tero Kristo8fd46432014-08-26 11:51:38 +0300386 compatible = "ti,divider-clock";
387 ti,max-div = <2>;
388 ti,bit-shift = <4>;
389 reg = <0x100>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300390 clocks = <&dpll_core_h12x2_ck>;
Tero Kristo8fd46432014-08-26 11:51:38 +0300391 ti,index-power-of-two;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300392 };
393
394 gpu_l3_iclk: gpu_l3_iclk {
395 #clock-cells = <0>;
396 compatible = "fixed-factor-clock";
397 clocks = <&l3_iclk_div>;
398 clock-mult = <1>;
399 clock-div = <1>;
400 };
401
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300402 l4_root_clk_div: l4_root_clk_div@100 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300403 #clock-cells = <0>;
Tero Kristo8fd46432014-08-26 11:51:38 +0300404 compatible = "ti,divider-clock";
405 ti,max-div = <2>;
406 ti,bit-shift = <8>;
407 reg = <0x100>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300408 clocks = <&l3_iclk_div>;
Tero Kristo8fd46432014-08-26 11:51:38 +0300409 ti,index-power-of-two;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300410 };
411
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300412 slimbus1_slimbus_clk: slimbus1_slimbus_clk@560 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300413 #clock-cells = <0>;
414 compatible = "ti,gate-clock";
415 clocks = <&slimbus_clk>;
416 ti,bit-shift = <11>;
417 reg = <0x0560>;
418 };
419
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300420 aess_fclk: aess_fclk@528 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300421 #clock-cells = <0>;
422 compatible = "ti,divider-clock";
423 clocks = <&abe_clk>;
424 ti,bit-shift = <24>;
425 ti,max-div = <2>;
426 reg = <0x0528>;
427 };
428
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300429 dmic_sync_mux_ck: dmic_sync_mux_ck@538 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300430 #clock-cells = <0>;
431 compatible = "ti,mux-clock";
432 clocks = <&abe_24m_fclk>, <&dss_syc_gfclk_div>, <&func_24m_clk>;
433 ti,bit-shift = <26>;
434 reg = <0x0538>;
435 };
436
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300437 dmic_gfclk: dmic_gfclk@538 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300438 #clock-cells = <0>;
439 compatible = "ti,mux-clock";
440 clocks = <&dmic_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
441 ti,bit-shift = <24>;
442 reg = <0x0538>;
443 };
444
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300445 mcasp_sync_mux_ck: mcasp_sync_mux_ck@540 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300446 #clock-cells = <0>;
447 compatible = "ti,mux-clock";
448 clocks = <&abe_24m_fclk>, <&dss_syc_gfclk_div>, <&func_24m_clk>;
449 ti,bit-shift = <26>;
450 reg = <0x0540>;
451 };
452
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300453 mcasp_gfclk: mcasp_gfclk@540 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300454 #clock-cells = <0>;
455 compatible = "ti,mux-clock";
456 clocks = <&mcasp_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
457 ti,bit-shift = <24>;
458 reg = <0x0540>;
459 };
460
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300461 mcbsp1_sync_mux_ck: mcbsp1_sync_mux_ck@548 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300462 #clock-cells = <0>;
463 compatible = "ti,mux-clock";
464 clocks = <&abe_24m_fclk>, <&dss_syc_gfclk_div>, <&func_24m_clk>;
465 ti,bit-shift = <26>;
466 reg = <0x0548>;
467 };
468
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300469 mcbsp1_gfclk: mcbsp1_gfclk@548 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300470 #clock-cells = <0>;
471 compatible = "ti,mux-clock";
472 clocks = <&mcbsp1_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
473 ti,bit-shift = <24>;
474 reg = <0x0548>;
475 };
476
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300477 mcbsp2_sync_mux_ck: mcbsp2_sync_mux_ck@550 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300478 #clock-cells = <0>;
479 compatible = "ti,mux-clock";
480 clocks = <&abe_24m_fclk>, <&dss_syc_gfclk_div>, <&func_24m_clk>;
481 ti,bit-shift = <26>;
482 reg = <0x0550>;
483 };
484
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300485 mcbsp2_gfclk: mcbsp2_gfclk@550 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300486 #clock-cells = <0>;
487 compatible = "ti,mux-clock";
488 clocks = <&mcbsp2_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
489 ti,bit-shift = <24>;
490 reg = <0x0550>;
491 };
492
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300493 mcbsp3_sync_mux_ck: mcbsp3_sync_mux_ck@558 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300494 #clock-cells = <0>;
495 compatible = "ti,mux-clock";
496 clocks = <&abe_24m_fclk>, <&dss_syc_gfclk_div>, <&func_24m_clk>;
497 ti,bit-shift = <26>;
498 reg = <0x0558>;
499 };
500
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300501 mcbsp3_gfclk: mcbsp3_gfclk@558 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300502 #clock-cells = <0>;
503 compatible = "ti,mux-clock";
504 clocks = <&mcbsp3_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
505 ti,bit-shift = <24>;
506 reg = <0x0558>;
507 };
508
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300509 timer5_gfclk_mux: timer5_gfclk_mux@568 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300510 #clock-cells = <0>;
511 compatible = "ti,mux-clock";
512 clocks = <&dss_syc_gfclk_div>, <&sys_32k_ck>;
513 ti,bit-shift = <24>;
514 reg = <0x0568>;
515 };
516
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300517 timer6_gfclk_mux: timer6_gfclk_mux@570 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300518 #clock-cells = <0>;
519 compatible = "ti,mux-clock";
520 clocks = <&dss_syc_gfclk_div>, <&sys_32k_ck>;
521 ti,bit-shift = <24>;
522 reg = <0x0570>;
523 };
524
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300525 timer7_gfclk_mux: timer7_gfclk_mux@578 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300526 #clock-cells = <0>;
527 compatible = "ti,mux-clock";
528 clocks = <&dss_syc_gfclk_div>, <&sys_32k_ck>;
529 ti,bit-shift = <24>;
530 reg = <0x0578>;
531 };
532
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300533 timer8_gfclk_mux: timer8_gfclk_mux@580 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300534 #clock-cells = <0>;
535 compatible = "ti,mux-clock";
536 clocks = <&dss_syc_gfclk_div>, <&sys_32k_ck>;
537 ti,bit-shift = <24>;
538 reg = <0x0580>;
539 };
540
541 dummy_ck: dummy_ck {
542 #clock-cells = <0>;
543 compatible = "fixed-clock";
544 clock-frequency = <0>;
545 };
546};
547&prm_clocks {
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300548 sys_clkin: sys_clkin@110 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300549 #clock-cells = <0>;
550 compatible = "ti,mux-clock";
551 clocks = <&virt_12000000_ck>, <&virt_13000000_ck>, <&virt_16800000_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_27000000_ck>, <&virt_38400000_ck>;
552 reg = <0x0110>;
553 ti,index-starts-at-one;
554 };
555
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300556 abe_dpll_bypass_clk_mux: abe_dpll_bypass_clk_mux@108 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300557 #clock-cells = <0>;
558 compatible = "ti,mux-clock";
559 clocks = <&sys_clkin>, <&sys_32k_ck>;
560 reg = <0x0108>;
561 };
562
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300563 abe_dpll_clk_mux: abe_dpll_clk_mux@10c {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300564 #clock-cells = <0>;
565 compatible = "ti,mux-clock";
566 clocks = <&sys_clkin>, <&sys_32k_ck>;
567 reg = <0x010c>;
568 };
569
570 custefuse_sys_gfclk_div: custefuse_sys_gfclk_div {
571 #clock-cells = <0>;
572 compatible = "fixed-factor-clock";
573 clocks = <&sys_clkin>;
574 clock-mult = <1>;
575 clock-div = <2>;
576 };
577
578 dss_syc_gfclk_div: dss_syc_gfclk_div {
579 #clock-cells = <0>;
580 compatible = "fixed-factor-clock";
581 clocks = <&sys_clkin>;
582 clock-mult = <1>;
583 clock-div = <1>;
584 };
585
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300586 wkupaon_iclk_mux: wkupaon_iclk_mux@108 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300587 #clock-cells = <0>;
588 compatible = "ti,mux-clock";
589 clocks = <&sys_clkin>, <&abe_lp_clk_div>;
590 reg = <0x0108>;
591 };
592
593 l3instr_ts_gclk_div: l3instr_ts_gclk_div {
594 #clock-cells = <0>;
595 compatible = "fixed-factor-clock";
596 clocks = <&wkupaon_iclk_mux>;
597 clock-mult = <1>;
598 clock-div = <1>;
599 };
600
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300601 gpio1_dbclk: gpio1_dbclk@1938 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300602 #clock-cells = <0>;
603 compatible = "ti,gate-clock";
604 clocks = <&sys_32k_ck>;
605 ti,bit-shift = <8>;
606 reg = <0x1938>;
607 };
608
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300609 timer1_gfclk_mux: timer1_gfclk_mux@1940 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300610 #clock-cells = <0>;
611 compatible = "ti,mux-clock";
612 clocks = <&sys_clkin>, <&sys_32k_ck>;
613 ti,bit-shift = <24>;
614 reg = <0x1940>;
615 };
616};
617&cm_core_clocks {
Ravikumar Kattekolaac92abc2015-01-31 22:36:45 +0530618
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300619 dpll_per_byp_mux: dpll_per_byp_mux@14c {
Ravikumar Kattekolaac92abc2015-01-31 22:36:45 +0530620 #clock-cells = <0>;
621 compatible = "ti,mux-clock";
622 clocks = <&sys_clkin>, <&per_dpll_hs_clk_div>;
623 ti,bit-shift = <23>;
624 reg = <0x014c>;
625 };
626
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300627 dpll_per_ck: dpll_per_ck@140 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300628 #clock-cells = <0>;
629 compatible = "ti,omap4-dpll-clock";
Ravikumar Kattekolaac92abc2015-01-31 22:36:45 +0530630 clocks = <&sys_clkin>, <&dpll_per_byp_mux>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300631 reg = <0x0140>, <0x0144>, <0x014c>, <0x0148>;
632 };
633
634 dpll_per_x2_ck: dpll_per_x2_ck {
635 #clock-cells = <0>;
636 compatible = "ti,omap4-dpll-x2-clock";
637 clocks = <&dpll_per_ck>;
638 };
639
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300640 dpll_per_h11x2_ck: dpll_per_h11x2_ck@158 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300641 #clock-cells = <0>;
642 compatible = "ti,divider-clock";
643 clocks = <&dpll_per_x2_ck>;
644 ti,max-div = <63>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300645 reg = <0x0158>;
646 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300647 };
648
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300649 dpll_per_h12x2_ck: dpll_per_h12x2_ck@15c {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300650 #clock-cells = <0>;
651 compatible = "ti,divider-clock";
652 clocks = <&dpll_per_x2_ck>;
653 ti,max-div = <63>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300654 reg = <0x015c>;
655 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300656 };
657
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300658 dpll_per_h14x2_ck: dpll_per_h14x2_ck@164 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300659 #clock-cells = <0>;
660 compatible = "ti,divider-clock";
661 clocks = <&dpll_per_x2_ck>;
662 ti,max-div = <63>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300663 reg = <0x0164>;
664 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300665 };
666
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300667 dpll_per_m2_ck: dpll_per_m2_ck@150 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300668 #clock-cells = <0>;
669 compatible = "ti,divider-clock";
670 clocks = <&dpll_per_ck>;
671 ti,max-div = <31>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300672 reg = <0x0150>;
673 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300674 };
675
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300676 dpll_per_m2x2_ck: dpll_per_m2x2_ck@150 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300677 #clock-cells = <0>;
678 compatible = "ti,divider-clock";
679 clocks = <&dpll_per_x2_ck>;
680 ti,max-div = <31>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300681 reg = <0x0150>;
682 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300683 };
684
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300685 dpll_per_m3x2_ck: dpll_per_m3x2_ck@154 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300686 #clock-cells = <0>;
687 compatible = "ti,divider-clock";
688 clocks = <&dpll_per_x2_ck>;
689 ti,max-div = <31>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300690 reg = <0x0154>;
691 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300692 };
693
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300694 dpll_unipro1_ck: dpll_unipro1_ck@200 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300695 #clock-cells = <0>;
696 compatible = "ti,omap4-dpll-clock";
697 clocks = <&sys_clkin>, <&sys_clkin>;
698 reg = <0x0200>, <0x0204>, <0x020c>, <0x0208>;
699 };
700
701 dpll_unipro1_clkdcoldo: dpll_unipro1_clkdcoldo {
702 #clock-cells = <0>;
703 compatible = "fixed-factor-clock";
704 clocks = <&dpll_unipro1_ck>;
705 clock-mult = <1>;
706 clock-div = <1>;
707 };
708
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300709 dpll_unipro1_m2_ck: dpll_unipro1_m2_ck@210 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300710 #clock-cells = <0>;
711 compatible = "ti,divider-clock";
712 clocks = <&dpll_unipro1_ck>;
713 ti,max-div = <127>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300714 reg = <0x0210>;
715 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300716 };
717
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300718 dpll_unipro2_ck: dpll_unipro2_ck@1c0 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300719 #clock-cells = <0>;
720 compatible = "ti,omap4-dpll-clock";
721 clocks = <&sys_clkin>, <&sys_clkin>;
722 reg = <0x01c0>, <0x01c4>, <0x01cc>, <0x01c8>;
723 };
724
725 dpll_unipro2_clkdcoldo: dpll_unipro2_clkdcoldo {
726 #clock-cells = <0>;
727 compatible = "fixed-factor-clock";
728 clocks = <&dpll_unipro2_ck>;
729 clock-mult = <1>;
730 clock-div = <1>;
731 };
732
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300733 dpll_unipro2_m2_ck: dpll_unipro2_m2_ck@1d0 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300734 #clock-cells = <0>;
735 compatible = "ti,divider-clock";
736 clocks = <&dpll_unipro2_ck>;
737 ti,max-div = <127>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300738 reg = <0x01d0>;
739 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300740 };
741
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300742 dpll_usb_byp_mux: dpll_usb_byp_mux@18c {
Ravikumar Kattekolaac92abc2015-01-31 22:36:45 +0530743 #clock-cells = <0>;
744 compatible = "ti,mux-clock";
745 clocks = <&sys_clkin>, <&usb_dpll_hs_clk_div>;
746 ti,bit-shift = <23>;
747 reg = <0x018c>;
748 };
749
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300750 dpll_usb_ck: dpll_usb_ck@180 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300751 #clock-cells = <0>;
752 compatible = "ti,omap4-dpll-j-type-clock";
Ravikumar Kattekolaac92abc2015-01-31 22:36:45 +0530753 clocks = <&sys_clkin>, <&dpll_usb_byp_mux>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300754 reg = <0x0180>, <0x0184>, <0x018c>, <0x0188>;
755 };
756
757 dpll_usb_clkdcoldo: dpll_usb_clkdcoldo {
758 #clock-cells = <0>;
759 compatible = "fixed-factor-clock";
760 clocks = <&dpll_usb_ck>;
761 clock-mult = <1>;
762 clock-div = <1>;
763 };
764
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300765 dpll_usb_m2_ck: dpll_usb_m2_ck@190 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300766 #clock-cells = <0>;
767 compatible = "ti,divider-clock";
768 clocks = <&dpll_usb_ck>;
769 ti,max-div = <127>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300770 reg = <0x0190>;
771 ti,index-starts-at-one;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300772 };
773
774 func_128m_clk: func_128m_clk {
775 #clock-cells = <0>;
776 compatible = "fixed-factor-clock";
777 clocks = <&dpll_per_h11x2_ck>;
778 clock-mult = <1>;
779 clock-div = <2>;
780 };
781
782 func_12m_fclk: func_12m_fclk {
783 #clock-cells = <0>;
784 compatible = "fixed-factor-clock";
785 clocks = <&dpll_per_m2x2_ck>;
786 clock-mult = <1>;
787 clock-div = <16>;
788 };
789
790 func_24m_clk: func_24m_clk {
791 #clock-cells = <0>;
792 compatible = "fixed-factor-clock";
793 clocks = <&dpll_per_m2_ck>;
794 clock-mult = <1>;
795 clock-div = <4>;
796 };
797
798 func_48m_fclk: func_48m_fclk {
799 #clock-cells = <0>;
800 compatible = "fixed-factor-clock";
801 clocks = <&dpll_per_m2x2_ck>;
802 clock-mult = <1>;
803 clock-div = <4>;
804 };
805
806 func_96m_fclk: func_96m_fclk {
807 #clock-cells = <0>;
808 compatible = "fixed-factor-clock";
809 clocks = <&dpll_per_m2x2_ck>;
810 clock-mult = <1>;
811 clock-div = <2>;
812 };
813
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300814 l3init_60m_fclk: l3init_60m_fclk@104 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300815 #clock-cells = <0>;
816 compatible = "ti,divider-clock";
817 clocks = <&dpll_usb_m2_ck>;
818 reg = <0x0104>;
819 ti,dividers = <1>, <8>;
820 };
821
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300822 dss_32khz_clk: dss_32khz_clk@1420 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300823 #clock-cells = <0>;
824 compatible = "ti,gate-clock";
825 clocks = <&sys_32k_ck>;
826 ti,bit-shift = <11>;
827 reg = <0x1420>;
828 };
829
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300830 dss_48mhz_clk: dss_48mhz_clk@1420 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300831 #clock-cells = <0>;
832 compatible = "ti,gate-clock";
833 clocks = <&func_48m_fclk>;
834 ti,bit-shift = <9>;
835 reg = <0x1420>;
836 };
837
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300838 dss_dss_clk: dss_dss_clk@1420 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300839 #clock-cells = <0>;
840 compatible = "ti,gate-clock";
841 clocks = <&dpll_per_h12x2_ck>;
842 ti,bit-shift = <8>;
843 reg = <0x1420>;
Tomi Valkeinen1be7b882014-05-21 15:16:10 +0300844 ti,set-rate-parent;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300845 };
846
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300847 dss_sys_clk: dss_sys_clk@1420 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300848 #clock-cells = <0>;
849 compatible = "ti,gate-clock";
850 clocks = <&dss_syc_gfclk_div>;
851 ti,bit-shift = <10>;
852 reg = <0x1420>;
853 };
854
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300855 gpio2_dbclk: gpio2_dbclk@1060 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300856 #clock-cells = <0>;
857 compatible = "ti,gate-clock";
858 clocks = <&sys_32k_ck>;
859 ti,bit-shift = <8>;
860 reg = <0x1060>;
861 };
862
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300863 gpio3_dbclk: gpio3_dbclk@1068 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300864 #clock-cells = <0>;
865 compatible = "ti,gate-clock";
866 clocks = <&sys_32k_ck>;
867 ti,bit-shift = <8>;
868 reg = <0x1068>;
869 };
870
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300871 gpio4_dbclk: gpio4_dbclk@1070 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300872 #clock-cells = <0>;
873 compatible = "ti,gate-clock";
874 clocks = <&sys_32k_ck>;
875 ti,bit-shift = <8>;
876 reg = <0x1070>;
877 };
878
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300879 gpio5_dbclk: gpio5_dbclk@1078 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300880 #clock-cells = <0>;
881 compatible = "ti,gate-clock";
882 clocks = <&sys_32k_ck>;
883 ti,bit-shift = <8>;
884 reg = <0x1078>;
885 };
886
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300887 gpio6_dbclk: gpio6_dbclk@1080 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300888 #clock-cells = <0>;
889 compatible = "ti,gate-clock";
890 clocks = <&sys_32k_ck>;
891 ti,bit-shift = <8>;
892 reg = <0x1080>;
893 };
894
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300895 gpio7_dbclk: gpio7_dbclk@1110 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300896 #clock-cells = <0>;
897 compatible = "ti,gate-clock";
898 clocks = <&sys_32k_ck>;
899 ti,bit-shift = <8>;
900 reg = <0x1110>;
901 };
902
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300903 gpio8_dbclk: gpio8_dbclk@1118 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300904 #clock-cells = <0>;
905 compatible = "ti,gate-clock";
906 clocks = <&sys_32k_ck>;
907 ti,bit-shift = <8>;
908 reg = <0x1118>;
909 };
910
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300911 iss_ctrlclk: iss_ctrlclk@1320 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300912 #clock-cells = <0>;
913 compatible = "ti,gate-clock";
914 clocks = <&func_96m_fclk>;
915 ti,bit-shift = <8>;
916 reg = <0x1320>;
917 };
918
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300919 lli_txphy_clk: lli_txphy_clk@f20 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300920 #clock-cells = <0>;
921 compatible = "ti,gate-clock";
922 clocks = <&dpll_unipro1_clkdcoldo>;
923 ti,bit-shift = <8>;
924 reg = <0x0f20>;
925 };
926
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300927 lli_txphy_ls_clk: lli_txphy_ls_clk@f20 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300928 #clock-cells = <0>;
929 compatible = "ti,gate-clock";
930 clocks = <&dpll_unipro1_m2_ck>;
931 ti,bit-shift = <9>;
932 reg = <0x0f20>;
933 };
934
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300935 mmc1_32khz_clk: mmc1_32khz_clk@1628 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300936 #clock-cells = <0>;
937 compatible = "ti,gate-clock";
938 clocks = <&sys_32k_ck>;
939 ti,bit-shift = <8>;
940 reg = <0x1628>;
941 };
942
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300943 sata_ref_clk: sata_ref_clk@1688 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300944 #clock-cells = <0>;
945 compatible = "ti,gate-clock";
946 clocks = <&sys_clkin>;
947 ti,bit-shift = <8>;
948 reg = <0x1688>;
949 };
950
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300951 usb_host_hs_hsic480m_p1_clk: usb_host_hs_hsic480m_p1_clk@1658 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300952 #clock-cells = <0>;
953 compatible = "ti,gate-clock";
954 clocks = <&dpll_usb_m2_ck>;
955 ti,bit-shift = <13>;
956 reg = <0x1658>;
957 };
958
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300959 usb_host_hs_hsic480m_p2_clk: usb_host_hs_hsic480m_p2_clk@1658 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300960 #clock-cells = <0>;
961 compatible = "ti,gate-clock";
962 clocks = <&dpll_usb_m2_ck>;
963 ti,bit-shift = <14>;
964 reg = <0x1658>;
965 };
966
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300967 usb_host_hs_hsic480m_p3_clk: usb_host_hs_hsic480m_p3_clk@1658 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300968 #clock-cells = <0>;
969 compatible = "ti,gate-clock";
970 clocks = <&dpll_usb_m2_ck>;
971 ti,bit-shift = <7>;
972 reg = <0x1658>;
973 };
974
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300975 usb_host_hs_hsic60m_p1_clk: usb_host_hs_hsic60m_p1_clk@1658 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300976 #clock-cells = <0>;
977 compatible = "ti,gate-clock";
978 clocks = <&l3init_60m_fclk>;
979 ti,bit-shift = <11>;
980 reg = <0x1658>;
981 };
982
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300983 usb_host_hs_hsic60m_p2_clk: usb_host_hs_hsic60m_p2_clk@1658 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300984 #clock-cells = <0>;
985 compatible = "ti,gate-clock";
986 clocks = <&l3init_60m_fclk>;
987 ti,bit-shift = <12>;
988 reg = <0x1658>;
989 };
990
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300991 usb_host_hs_hsic60m_p3_clk: usb_host_hs_hsic60m_p3_clk@1658 {
Tero Kristo85dc74e2013-07-18 17:09:29 +0300992 #clock-cells = <0>;
993 compatible = "ti,gate-clock";
994 clocks = <&l3init_60m_fclk>;
995 ti,bit-shift = <6>;
996 reg = <0x1658>;
997 };
998
Tero Kristoca6fd1c2016-04-04 18:16:13 +0300999 utmi_p1_gfclk: utmi_p1_gfclk@1658 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001000 #clock-cells = <0>;
1001 compatible = "ti,mux-clock";
1002 clocks = <&l3init_60m_fclk>, <&xclk60mhsp1_ck>;
1003 ti,bit-shift = <24>;
1004 reg = <0x1658>;
1005 };
1006
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001007 usb_host_hs_utmi_p1_clk: usb_host_hs_utmi_p1_clk@1658 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001008 #clock-cells = <0>;
1009 compatible = "ti,gate-clock";
1010 clocks = <&utmi_p1_gfclk>;
1011 ti,bit-shift = <8>;
1012 reg = <0x1658>;
1013 };
1014
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001015 utmi_p2_gfclk: utmi_p2_gfclk@1658 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001016 #clock-cells = <0>;
1017 compatible = "ti,mux-clock";
1018 clocks = <&l3init_60m_fclk>, <&xclk60mhsp2_ck>;
1019 ti,bit-shift = <25>;
1020 reg = <0x1658>;
1021 };
1022
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001023 usb_host_hs_utmi_p2_clk: usb_host_hs_utmi_p2_clk@1658 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001024 #clock-cells = <0>;
1025 compatible = "ti,gate-clock";
1026 clocks = <&utmi_p2_gfclk>;
1027 ti,bit-shift = <9>;
1028 reg = <0x1658>;
1029 };
1030
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001031 usb_host_hs_utmi_p3_clk: usb_host_hs_utmi_p3_clk@1658 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001032 #clock-cells = <0>;
1033 compatible = "ti,gate-clock";
1034 clocks = <&l3init_60m_fclk>;
1035 ti,bit-shift = <10>;
1036 reg = <0x1658>;
1037 };
1038
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001039 usb_otg_ss_refclk960m: usb_otg_ss_refclk960m@16f0 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001040 #clock-cells = <0>;
1041 compatible = "ti,gate-clock";
1042 clocks = <&dpll_usb_clkdcoldo>;
1043 ti,bit-shift = <8>;
1044 reg = <0x16f0>;
1045 };
1046
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001047 usb_phy_cm_clk32k: usb_phy_cm_clk32k@640 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001048 #clock-cells = <0>;
1049 compatible = "ti,gate-clock";
1050 clocks = <&sys_32k_ck>;
1051 ti,bit-shift = <8>;
1052 reg = <0x0640>;
1053 };
1054
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001055 usb_tll_hs_usb_ch0_clk: usb_tll_hs_usb_ch0_clk@1668 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001056 #clock-cells = <0>;
1057 compatible = "ti,gate-clock";
1058 clocks = <&l3init_60m_fclk>;
1059 ti,bit-shift = <8>;
1060 reg = <0x1668>;
1061 };
1062
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001063 usb_tll_hs_usb_ch1_clk: usb_tll_hs_usb_ch1_clk@1668 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001064 #clock-cells = <0>;
1065 compatible = "ti,gate-clock";
1066 clocks = <&l3init_60m_fclk>;
1067 ti,bit-shift = <9>;
1068 reg = <0x1668>;
1069 };
1070
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001071 usb_tll_hs_usb_ch2_clk: usb_tll_hs_usb_ch2_clk@1668 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001072 #clock-cells = <0>;
1073 compatible = "ti,gate-clock";
1074 clocks = <&l3init_60m_fclk>;
1075 ti,bit-shift = <10>;
1076 reg = <0x1668>;
1077 };
1078
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001079 fdif_fclk: fdif_fclk@1328 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001080 #clock-cells = <0>;
1081 compatible = "ti,divider-clock";
1082 clocks = <&dpll_per_h11x2_ck>;
1083 ti,bit-shift = <24>;
1084 ti,max-div = <2>;
1085 reg = <0x1328>;
1086 };
1087
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001088 gpu_core_gclk_mux: gpu_core_gclk_mux@1520 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001089 #clock-cells = <0>;
1090 compatible = "ti,mux-clock";
1091 clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>;
1092 ti,bit-shift = <24>;
1093 reg = <0x1520>;
1094 };
1095
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001096 gpu_hyd_gclk_mux: gpu_hyd_gclk_mux@1520 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001097 #clock-cells = <0>;
1098 compatible = "ti,mux-clock";
1099 clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>;
1100 ti,bit-shift = <25>;
1101 reg = <0x1520>;
1102 };
1103
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001104 hsi_fclk: hsi_fclk@1638 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001105 #clock-cells = <0>;
1106 compatible = "ti,divider-clock";
1107 clocks = <&dpll_per_m2x2_ck>;
1108 ti,bit-shift = <24>;
1109 ti,max-div = <2>;
1110 reg = <0x1638>;
1111 };
1112
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001113 mmc1_fclk_mux: mmc1_fclk_mux@1628 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001114 #clock-cells = <0>;
1115 compatible = "ti,mux-clock";
1116 clocks = <&func_128m_clk>, <&dpll_per_m2x2_ck>;
1117 ti,bit-shift = <24>;
1118 reg = <0x1628>;
1119 };
1120
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001121 mmc1_fclk: mmc1_fclk@1628 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001122 #clock-cells = <0>;
1123 compatible = "ti,divider-clock";
1124 clocks = <&mmc1_fclk_mux>;
1125 ti,bit-shift = <25>;
1126 ti,max-div = <2>;
1127 reg = <0x1628>;
1128 };
1129
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001130 mmc2_fclk_mux: mmc2_fclk_mux@1630 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001131 #clock-cells = <0>;
1132 compatible = "ti,mux-clock";
1133 clocks = <&func_128m_clk>, <&dpll_per_m2x2_ck>;
1134 ti,bit-shift = <24>;
1135 reg = <0x1630>;
1136 };
1137
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001138 mmc2_fclk: mmc2_fclk@1630 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001139 #clock-cells = <0>;
1140 compatible = "ti,divider-clock";
1141 clocks = <&mmc2_fclk_mux>;
1142 ti,bit-shift = <25>;
1143 ti,max-div = <2>;
1144 reg = <0x1630>;
1145 };
1146
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001147 timer10_gfclk_mux: timer10_gfclk_mux@1028 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001148 #clock-cells = <0>;
1149 compatible = "ti,mux-clock";
1150 clocks = <&sys_clkin>, <&sys_32k_ck>;
1151 ti,bit-shift = <24>;
1152 reg = <0x1028>;
1153 };
1154
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001155 timer11_gfclk_mux: timer11_gfclk_mux@1030 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001156 #clock-cells = <0>;
1157 compatible = "ti,mux-clock";
1158 clocks = <&sys_clkin>, <&sys_32k_ck>;
1159 ti,bit-shift = <24>;
1160 reg = <0x1030>;
1161 };
1162
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001163 timer2_gfclk_mux: timer2_gfclk_mux@1038 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001164 #clock-cells = <0>;
1165 compatible = "ti,mux-clock";
1166 clocks = <&sys_clkin>, <&sys_32k_ck>;
1167 ti,bit-shift = <24>;
1168 reg = <0x1038>;
1169 };
1170
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001171 timer3_gfclk_mux: timer3_gfclk_mux@1040 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001172 #clock-cells = <0>;
1173 compatible = "ti,mux-clock";
1174 clocks = <&sys_clkin>, <&sys_32k_ck>;
1175 ti,bit-shift = <24>;
1176 reg = <0x1040>;
1177 };
1178
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001179 timer4_gfclk_mux: timer4_gfclk_mux@1048 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001180 #clock-cells = <0>;
1181 compatible = "ti,mux-clock";
1182 clocks = <&sys_clkin>, <&sys_32k_ck>;
1183 ti,bit-shift = <24>;
1184 reg = <0x1048>;
1185 };
1186
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001187 timer9_gfclk_mux: timer9_gfclk_mux@1050 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001188 #clock-cells = <0>;
1189 compatible = "ti,mux-clock";
1190 clocks = <&sys_clkin>, <&sys_32k_ck>;
1191 ti,bit-shift = <24>;
1192 reg = <0x1050>;
1193 };
1194};
1195
1196&cm_core_clockdomains {
1197 l3init_clkdm: l3init_clkdm {
1198 compatible = "ti,clockdomain";
1199 clocks = <&dpll_usb_ck>;
1200 };
1201};
1202
1203&scrm_clocks {
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001204 auxclk0_src_gate_ck: auxclk0_src_gate_ck@310 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001205 #clock-cells = <0>;
1206 compatible = "ti,composite-no-wait-gate-clock";
1207 clocks = <&dpll_core_m3x2_ck>;
1208 ti,bit-shift = <8>;
1209 reg = <0x0310>;
1210 };
1211
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001212 auxclk0_src_mux_ck: auxclk0_src_mux_ck@310 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001213 #clock-cells = <0>;
1214 compatible = "ti,composite-mux-clock";
1215 clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
1216 ti,bit-shift = <1>;
1217 reg = <0x0310>;
1218 };
1219
1220 auxclk0_src_ck: auxclk0_src_ck {
1221 #clock-cells = <0>;
1222 compatible = "ti,composite-clock";
1223 clocks = <&auxclk0_src_gate_ck>, <&auxclk0_src_mux_ck>;
1224 };
1225
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001226 auxclk0_ck: auxclk0_ck@310 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001227 #clock-cells = <0>;
1228 compatible = "ti,divider-clock";
1229 clocks = <&auxclk0_src_ck>;
1230 ti,bit-shift = <16>;
1231 ti,max-div = <16>;
1232 reg = <0x0310>;
1233 };
1234
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001235 auxclk1_src_gate_ck: auxclk1_src_gate_ck@314 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001236 #clock-cells = <0>;
1237 compatible = "ti,composite-no-wait-gate-clock";
1238 clocks = <&dpll_core_m3x2_ck>;
1239 ti,bit-shift = <8>;
1240 reg = <0x0314>;
1241 };
1242
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001243 auxclk1_src_mux_ck: auxclk1_src_mux_ck@314 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001244 #clock-cells = <0>;
1245 compatible = "ti,composite-mux-clock";
1246 clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
1247 ti,bit-shift = <1>;
1248 reg = <0x0314>;
1249 };
1250
1251 auxclk1_src_ck: auxclk1_src_ck {
1252 #clock-cells = <0>;
1253 compatible = "ti,composite-clock";
1254 clocks = <&auxclk1_src_gate_ck>, <&auxclk1_src_mux_ck>;
1255 };
1256
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001257 auxclk1_ck: auxclk1_ck@314 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001258 #clock-cells = <0>;
1259 compatible = "ti,divider-clock";
1260 clocks = <&auxclk1_src_ck>;
1261 ti,bit-shift = <16>;
1262 ti,max-div = <16>;
1263 reg = <0x0314>;
1264 };
1265
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001266 auxclk2_src_gate_ck: auxclk2_src_gate_ck@318 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001267 #clock-cells = <0>;
1268 compatible = "ti,composite-no-wait-gate-clock";
1269 clocks = <&dpll_core_m3x2_ck>;
1270 ti,bit-shift = <8>;
1271 reg = <0x0318>;
1272 };
1273
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001274 auxclk2_src_mux_ck: auxclk2_src_mux_ck@318 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001275 #clock-cells = <0>;
1276 compatible = "ti,composite-mux-clock";
1277 clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
1278 ti,bit-shift = <1>;
1279 reg = <0x0318>;
1280 };
1281
1282 auxclk2_src_ck: auxclk2_src_ck {
1283 #clock-cells = <0>;
1284 compatible = "ti,composite-clock";
1285 clocks = <&auxclk2_src_gate_ck>, <&auxclk2_src_mux_ck>;
1286 };
1287
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001288 auxclk2_ck: auxclk2_ck@318 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001289 #clock-cells = <0>;
1290 compatible = "ti,divider-clock";
1291 clocks = <&auxclk2_src_ck>;
1292 ti,bit-shift = <16>;
1293 ti,max-div = <16>;
1294 reg = <0x0318>;
1295 };
1296
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001297 auxclk3_src_gate_ck: auxclk3_src_gate_ck@31c {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001298 #clock-cells = <0>;
1299 compatible = "ti,composite-no-wait-gate-clock";
1300 clocks = <&dpll_core_m3x2_ck>;
1301 ti,bit-shift = <8>;
1302 reg = <0x031c>;
1303 };
1304
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001305 auxclk3_src_mux_ck: auxclk3_src_mux_ck@31c {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001306 #clock-cells = <0>;
1307 compatible = "ti,composite-mux-clock";
1308 clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
1309 ti,bit-shift = <1>;
1310 reg = <0x031c>;
1311 };
1312
1313 auxclk3_src_ck: auxclk3_src_ck {
1314 #clock-cells = <0>;
1315 compatible = "ti,composite-clock";
1316 clocks = <&auxclk3_src_gate_ck>, <&auxclk3_src_mux_ck>;
1317 };
1318
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001319 auxclk3_ck: auxclk3_ck@31c {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001320 #clock-cells = <0>;
1321 compatible = "ti,divider-clock";
1322 clocks = <&auxclk3_src_ck>;
1323 ti,bit-shift = <16>;
1324 ti,max-div = <16>;
1325 reg = <0x031c>;
1326 };
1327
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001328 auxclk4_src_gate_ck: auxclk4_src_gate_ck@320 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001329 #clock-cells = <0>;
1330 compatible = "ti,composite-no-wait-gate-clock";
1331 clocks = <&dpll_core_m3x2_ck>;
1332 ti,bit-shift = <8>;
1333 reg = <0x0320>;
1334 };
1335
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001336 auxclk4_src_mux_ck: auxclk4_src_mux_ck@320 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001337 #clock-cells = <0>;
1338 compatible = "ti,composite-mux-clock";
1339 clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
1340 ti,bit-shift = <1>;
1341 reg = <0x0320>;
1342 };
1343
1344 auxclk4_src_ck: auxclk4_src_ck {
1345 #clock-cells = <0>;
1346 compatible = "ti,composite-clock";
1347 clocks = <&auxclk4_src_gate_ck>, <&auxclk4_src_mux_ck>;
1348 };
1349
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001350 auxclk4_ck: auxclk4_ck@320 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001351 #clock-cells = <0>;
1352 compatible = "ti,divider-clock";
1353 clocks = <&auxclk4_src_ck>;
1354 ti,bit-shift = <16>;
1355 ti,max-div = <16>;
1356 reg = <0x0320>;
1357 };
1358
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001359 auxclkreq0_ck: auxclkreq0_ck@210 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001360 #clock-cells = <0>;
1361 compatible = "ti,mux-clock";
1362 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>;
1363 ti,bit-shift = <2>;
1364 reg = <0x0210>;
1365 };
1366
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001367 auxclkreq1_ck: auxclkreq1_ck@214 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001368 #clock-cells = <0>;
1369 compatible = "ti,mux-clock";
1370 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>;
1371 ti,bit-shift = <2>;
1372 reg = <0x0214>;
1373 };
1374
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001375 auxclkreq2_ck: auxclkreq2_ck@218 {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001376 #clock-cells = <0>;
1377 compatible = "ti,mux-clock";
1378 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>;
1379 ti,bit-shift = <2>;
1380 reg = <0x0218>;
1381 };
1382
Tero Kristoca6fd1c2016-04-04 18:16:13 +03001383 auxclkreq3_ck: auxclkreq3_ck@21c {
Tero Kristo85dc74e2013-07-18 17:09:29 +03001384 #clock-cells = <0>;
1385 compatible = "ti,mux-clock";
1386 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>;
1387 ti,bit-shift = <2>;
1388 reg = <0x021c>;
1389 };
1390};