blob: 3bdc0e3d89ccd2f8edb707c0c1c5dc1702438620 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * cpu.h: Values of the PRId register used to match up
3 * various MIPS cpu types.
4 *
5 * Copyright (C) 1996 David S. Miller (dm@engr.sgi.com)
Ralf Baechle41943182005-05-05 16:45:59 +00006 * Copyright (C) 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 */
8#ifndef _ASM_CPU_H
9#define _ASM_CPU_H
10
11/* Assigned Company values for bits 23:16 of the PRId Register
12 (CP0 register 15, select 0). As of the MIPS32 and MIPS64 specs from
13 MTI, the PRId register is defined in this (backwards compatible)
14 way:
15
16 +----------------+----------------+----------------+----------------+
17 | Company Options| Company ID | Processor ID | Revision |
18 +----------------+----------------+----------------+----------------+
19 31 24 23 16 15 8 7
20
21 I don't have docs for all the previous processors, but my impression is
22 that bits 16-23 have been 0 for all MIPS processors before the MIPS32/64
23 spec.
24*/
25
Ralf Baechle55a6feb2005-02-07 21:52:35 +000026#define PRID_COMP_LEGACY 0x000000
27#define PRID_COMP_MIPS 0x010000
28#define PRID_COMP_BROADCOM 0x020000
29#define PRID_COMP_ALCHEMY 0x030000
30#define PRID_COMP_SIBYTE 0x040000
31#define PRID_COMP_SANDCRAFT 0x050000
Daniel Lairda92b0582008-03-06 09:07:18 +000032#define PRID_COMP_NXP 0x060000
Ralf Baechle55a6feb2005-02-07 21:52:35 +000033#define PRID_COMP_TOSHIBA 0x070000
34#define PRID_COMP_LSI 0x080000
35#define PRID_COMP_LEXRA 0x0b0000
David Daney0dd47812008-12-11 15:33:26 -080036#define PRID_COMP_CAVIUM 0x0d0000
Ralf Baechle55a6feb2005-02-07 21:52:35 +000037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
39/*
40 * Assigned values for the product ID register. In order to detect a
41 * certain CPU type exactly eventually additional registers may need to
42 * be examined. These are valid when 23:16 == PRID_COMP_LEGACY
43 */
44#define PRID_IMP_R2000 0x0100
45#define PRID_IMP_AU1_REV1 0x0100
46#define PRID_IMP_AU1_REV2 0x0200
47#define PRID_IMP_R3000 0x0200 /* Same as R2000A */
48#define PRID_IMP_R6000 0x0300 /* Same as R3000A */
49#define PRID_IMP_R4000 0x0400
50#define PRID_IMP_R6000A 0x0600
51#define PRID_IMP_R10000 0x0900
52#define PRID_IMP_R4300 0x0b00
53#define PRID_IMP_VR41XX 0x0c00
54#define PRID_IMP_R12000 0x0e00
Kumba44d921b2006-05-16 22:23:59 -040055#define PRID_IMP_R14000 0x0f00
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define PRID_IMP_R8000 0x1000
Pete Popovbdf21b12005-07-14 17:47:57 +000057#define PRID_IMP_PR4450 0x1200
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#define PRID_IMP_R4600 0x2000
59#define PRID_IMP_R4700 0x2100
60#define PRID_IMP_TX39 0x2200
61#define PRID_IMP_R4640 0x2200
62#define PRID_IMP_R4650 0x2200 /* Same as R4640 */
63#define PRID_IMP_R5000 0x2300
64#define PRID_IMP_TX49 0x2d00
65#define PRID_IMP_SONIC 0x2400
66#define PRID_IMP_MAGIC 0x2500
67#define PRID_IMP_RM7000 0x2700
68#define PRID_IMP_NEVADA 0x2800 /* RM5260 ??? */
69#define PRID_IMP_RM9000 0x3400
Chen, Huacai2954c022008-06-10 09:05:08 +080070#define PRID_IMP_LOONGSON1 0x4200
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#define PRID_IMP_R5432 0x5400
72#define PRID_IMP_R5500 0x5500
Chen, Huacai2954c022008-06-10 09:05:08 +080073#define PRID_IMP_LOONGSON2 0x6300
Maciej W. Rozycki98e316d2005-09-05 10:31:27 +000074
75#define PRID_IMP_UNKNOWN 0xff00
76
77/*
78 * These are the PRID's for when 23:16 == PRID_COMP_MIPS
79 */
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081#define PRID_IMP_4KC 0x8000
82#define PRID_IMP_5KC 0x8100
83#define PRID_IMP_20KC 0x8200
84#define PRID_IMP_4KEC 0x8400
85#define PRID_IMP_4KSC 0x8600
86#define PRID_IMP_25KF 0x8800
87#define PRID_IMP_5KE 0x8900
88#define PRID_IMP_4KECR2 0x9000
89#define PRID_IMP_4KEMPR2 0x9100
90#define PRID_IMP_4KSD 0x9200
91#define PRID_IMP_24K 0x9300
Ralf Baechlebbc7f222005-07-12 16:12:05 +000092#define PRID_IMP_34K 0x9500
Ralf Baechlee50c0a82005-05-31 11:49:19 +000093#define PRID_IMP_24KE 0x9600
Chris Dearmanc6209532006-05-02 14:08:46 +010094#define PRID_IMP_74K 0x9700
Ralf Baechle39b8d522008-04-28 17:14:26 +010095#define PRID_IMP_1004K 0x9900
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Linus Torvalds1da177e2005-04-16 15:20:36 -070097/*
98 * These are the PRID's for when 23:16 == PRID_COMP_SIBYTE
99 */
100
101#define PRID_IMP_SB1 0x0100
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700102#define PRID_IMP_SB1A 0x1100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
104/*
105 * These are the PRID's for when 23:16 == PRID_COMP_SANDCRAFT
106 */
107
108#define PRID_IMP_SR71000 0x0400
109
110/*
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200111 * These are the PRID's for when 23:16 == PRID_COMP_BROADCOM
112 */
113
114#define PRID_IMP_BCM4710 0x4000
115#define PRID_IMP_BCM3302 0x9000
116
117/*
David Daney0dd47812008-12-11 15:33:26 -0800118 * These are the PRID's for when 23:16 == PRID_COMP_CAVIUM
119 */
120
121#define PRID_IMP_CAVIUM_CN38XX 0x0000
122#define PRID_IMP_CAVIUM_CN31XX 0x0100
123#define PRID_IMP_CAVIUM_CN30XX 0x0200
124#define PRID_IMP_CAVIUM_CN58XX 0x0300
125#define PRID_IMP_CAVIUM_CN56XX 0x0400
126#define PRID_IMP_CAVIUM_CN50XX 0x0600
127#define PRID_IMP_CAVIUM_CN52XX 0x0700
128
129/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 * Definitions for 7:0 on legacy processors
131 */
132
Marc St-Jean9267a302007-06-14 15:55:31 -0600133#define PRID_REV_MASK 0x00ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134
135#define PRID_REV_TX4927 0x0022
136#define PRID_REV_TX4937 0x0030
137#define PRID_REV_R4400 0x0040
138#define PRID_REV_R3000A 0x0030
139#define PRID_REV_R3000 0x0020
140#define PRID_REV_R2000A 0x0010
141#define PRID_REV_TX3912 0x0010
142#define PRID_REV_TX3922 0x0030
143#define PRID_REV_TX3927 0x0040
144#define PRID_REV_VR4111 0x0050
145#define PRID_REV_VR4181 0x0050 /* Same as VR4111 */
146#define PRID_REV_VR4121 0x0060
147#define PRID_REV_VR4122 0x0070
148#define PRID_REV_VR4181A 0x0070 /* Same as VR4122 */
149#define PRID_REV_VR4130 0x0080
Marc St-Jean9267a302007-06-14 15:55:31 -0600150#define PRID_REV_34K_V1_0_2 0x0022
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151
152/*
Ralf Baechlefde97822007-07-06 14:40:05 +0100153 * Older processors used to encode processor version and revision in two
154 * 4-bit bitfields, the 4K seems to simply count up and even newer MTI cores
155 * have switched to use the 8-bits as 3:3:2 bitfield with the last field as
156 * the patch number. *ARGH*
157 */
158#define PRID_REV_ENCODE_44(ver, rev) \
159 ((ver) << 4 | (rev))
160#define PRID_REV_ENCODE_332(ver, rev, patch) \
161 ((ver) << 5 | (rev) << 2 | (patch))
162
163/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 * FPU implementation/revision register (CP1 control register 0).
165 *
166 * +---------------------------------+----------------+----------------+
167 * | 0 | Implementation | Revision |
168 * +---------------------------------+----------------+----------------+
169 * 31 16 15 8 7 0
170 */
171
172#define FPIR_IMP_NONE 0x0000
173
Ralf Baechle36cfbaa2007-10-11 23:46:16 +0100174enum cpu_type_enum {
175 CPU_UNKNOWN,
176
177 /*
178 * R2000 class processors
179 */
180 CPU_R2000, CPU_R3000, CPU_R3000A, CPU_R3041, CPU_R3051, CPU_R3052,
181 CPU_R3081, CPU_R3081E,
182
183 /*
184 * R6000 class processors
185 */
186 CPU_R6000, CPU_R6000A,
187
188 /*
189 * R4000 class processors
190 */
191 CPU_R4000PC, CPU_R4000SC, CPU_R4000MC, CPU_R4200, CPU_R4300, CPU_R4310,
192 CPU_R4400PC, CPU_R4400SC, CPU_R4400MC, CPU_R4600, CPU_R4640, CPU_R4650,
193 CPU_R4700, CPU_R5000, CPU_R5000A, CPU_R5500, CPU_NEVADA, CPU_R5432,
194 CPU_R10000, CPU_R12000, CPU_R14000, CPU_VR41XX, CPU_VR4111, CPU_VR4121,
195 CPU_VR4122, CPU_VR4131, CPU_VR4133, CPU_VR4181, CPU_VR4181A, CPU_RM7000,
196 CPU_SR71000, CPU_RM9000, CPU_TX49XX,
197
198 /*
199 * R8000 class processors
200 */
201 CPU_R8000,
202
203 /*
204 * TX3900 class processors
205 */
206 CPU_TX3912, CPU_TX3922, CPU_TX3927,
207
208 /*
209 * MIPS32 class processors
210 */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100211 CPU_4KC, CPU_4KEC, CPU_4KSC, CPU_24K, CPU_34K, CPU_1004K, CPU_74K,
Manuel Lauss270717a2009-03-25 17:49:28 +0100212 CPU_ALCHEMY, CPU_PR4450, CPU_BCM3302, CPU_BCM4710,
Ralf Baechle36cfbaa2007-10-11 23:46:16 +0100213
214 /*
215 * MIPS64 class processors
216 */
217 CPU_5KC, CPU_20KC, CPU_25KF, CPU_SB1, CPU_SB1A, CPU_LOONGSON2,
David Daney0dd47812008-12-11 15:33:26 -0800218 CPU_CAVIUM_OCTEON,
Ralf Baechle36cfbaa2007-10-11 23:46:16 +0100219
220 CPU_LAST
221};
222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223
224/*
225 * ISA Level encodings
226 *
227 */
228#define MIPS_CPU_ISA_I 0x00000001
229#define MIPS_CPU_ISA_II 0x00000002
Maciej W. Rozycki9cf8ff92006-02-13 09:15:49 +0000230#define MIPS_CPU_ISA_III 0x00000004
231#define MIPS_CPU_ISA_IV 0x00000008
232#define MIPS_CPU_ISA_V 0x00000010
Ralf Baechlee7958bb2005-12-08 13:00:20 +0000233#define MIPS_CPU_ISA_M32R1 0x00000020
Ralf Baechleb4672d32005-12-08 14:04:24 +0000234#define MIPS_CPU_ISA_M32R2 0x00000040
Ralf Baechle04015722005-12-09 12:20:49 +0000235#define MIPS_CPU_ISA_M64R1 0x00000080
236#define MIPS_CPU_ISA_M64R2 0x00000100
237
238#define MIPS_CPU_ISA_32BIT (MIPS_CPU_ISA_I | MIPS_CPU_ISA_II | \
239 MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 )
240#define MIPS_CPU_ISA_64BIT (MIPS_CPU_ISA_III | MIPS_CPU_ISA_IV | \
241 MIPS_CPU_ISA_V | MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242
243/*
244 * CPU Option encodings
245 */
246#define MIPS_CPU_TLB 0x00000001 /* CPU has TLB */
Ralf Baechle02cf2112005-10-01 13:06:32 +0100247#define MIPS_CPU_4KEX 0x00000002 /* "R4K" exception model */
248#define MIPS_CPU_3K_CACHE 0x00000004 /* R3000-style caches */
249#define MIPS_CPU_4K_CACHE 0x00000008 /* R4000-style caches */
250#define MIPS_CPU_TX39_CACHE 0x00000010 /* TX3900-style caches */
Ralf Baechle641e97f2007-10-11 23:46:05 +0100251#define MIPS_CPU_FPU 0x00000020 /* CPU has FPU */
252#define MIPS_CPU_32FPR 0x00000040 /* 32 dbl. prec. FP registers */
253#define MIPS_CPU_COUNTER 0x00000080 /* Cycle count/compare */
254#define MIPS_CPU_WATCH 0x00000100 /* watchpoint registers */
255#define MIPS_CPU_DIVEC 0x00000200 /* dedicated interrupt vector */
256#define MIPS_CPU_VCE 0x00000400 /* virt. coherence conflict possible */
257#define MIPS_CPU_CACHE_CDEX_P 0x00000800 /* Create_Dirty_Exclusive CACHE op */
258#define MIPS_CPU_CACHE_CDEX_S 0x00001000 /* ... same for seconary cache ... */
259#define MIPS_CPU_MCHECK 0x00002000 /* Machine check exception */
260#define MIPS_CPU_EJTAG 0x00004000 /* EJTAG exception */
261#define MIPS_CPU_NOFPUEX 0x00008000 /* no FPU exception */
262#define MIPS_CPU_LLSC 0x00010000 /* CPU has ll/sc instructions */
263#define MIPS_CPU_INCLUSIVE_CACHES 0x00020000 /* P-cache subset enforced */
264#define MIPS_CPU_PREFETCH 0x00040000 /* CPU has usable prefetch */
265#define MIPS_CPU_VINT 0x00080000 /* CPU supports MIPSR2 vectored interrupts */
266#define MIPS_CPU_VEIC 0x00100000 /* CPU supports MIPSR2 external interrupt controller mode */
267#define MIPS_CPU_ULRI 0x00200000 /* CPU has ULRI feature */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
Ralf Baechle41943182005-05-05 16:45:59 +0000269/*
270 * CPU ASE encodings
271 */
272#define MIPS_ASE_MIPS16 0x00000001 /* code compression */
273#define MIPS_ASE_MDMX 0x00000002 /* MIPS digital media extension */
274#define MIPS_ASE_MIPS3D 0x00000004 /* MIPS-3D */
275#define MIPS_ASE_SMARTMIPS 0x00000008 /* SmartMIPS */
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000276#define MIPS_ASE_DSP 0x00000010 /* Signal Processing ASE */
Ralf Baechle8f406112005-07-14 07:34:18 +0000277#define MIPS_ASE_MIPSMT 0x00000020 /* CPU supports MIPS MT */
278
Ralf Baechle41943182005-05-05 16:45:59 +0000279
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280#endif /* _ASM_CPU_H */