blob: bd53150e4ee00048491df42f40e4f6a9209984f1 [file] [log] [blame]
Krishna Gudipati0a20de42010-03-05 19:34:20 -08001/*
Krishna Gudipatia36c61f2010-09-15 11:50:55 -07002 * Copyright (c) 2005-2010 Brocade Communications Systems, Inc.
Krishna Gudipati0a20de42010-03-05 19:34:20 -08003 * All rights reserved
4 * www.brocade.com
5 *
6 * Linux driver for Brocade Fibre Channel Host Bus Adapter.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License (GPL) Version 2 as
10 * published by the Free Software Foundation
11 *
12 * This program is distributed in the hope that it will be useful, but
13 * WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
16 */
17
Maggie Zhangf16a1752010-12-09 19:12:32 -080018#include "bfad_drv.h"
Krishna Gudipatia36c61f2010-09-15 11:50:55 -070019#include "bfa_ioc.h"
Krishna Gudipati11189202011-06-13 15:50:35 -070020#include "bfi_reg.h"
Krishna Gudipatia36c61f2010-09-15 11:50:55 -070021#include "bfa_defs.h"
Krishna Gudipati0a20de42010-03-05 19:34:20 -080022
23BFA_TRC_FILE(CNA, IOC_CT);
24
Krishna Gudipatif1d584d2010-12-13 16:17:11 -080025#define bfa_ioc_ct_sync_pos(__ioc) \
26 ((uint32_t) (1 << bfa_ioc_pcifn(__ioc)))
27#define BFA_IOC_SYNC_REQD_SH 16
28#define bfa_ioc_ct_get_sync_ackd(__val) (__val & 0x0000ffff)
29#define bfa_ioc_ct_clear_sync_ackd(__val) (__val & 0xffff0000)
30#define bfa_ioc_ct_get_sync_reqd(__val) (__val >> BFA_IOC_SYNC_REQD_SH)
31#define bfa_ioc_ct_sync_reqd_pos(__ioc) \
32 (bfa_ioc_ct_sync_pos(__ioc) << BFA_IOC_SYNC_REQD_SH)
33
Krishna Gudipati0a20de42010-03-05 19:34:20 -080034/*
35 * forward declarations
36 */
Krishna Gudipati0a20de42010-03-05 19:34:20 -080037static bfa_boolean_t bfa_ioc_ct_firmware_lock(struct bfa_ioc_s *ioc);
38static void bfa_ioc_ct_firmware_unlock(struct bfa_ioc_s *ioc);
Krishna Gudipatif1d584d2010-12-13 16:17:11 -080039static void bfa_ioc_ct_notify_fail(struct bfa_ioc_s *ioc);
Krishna Gudipati0a20de42010-03-05 19:34:20 -080040static void bfa_ioc_ct_ownership_reset(struct bfa_ioc_s *ioc);
Jing Huang45d7f0c2011-04-13 11:45:53 -070041static bfa_boolean_t bfa_ioc_ct_sync_start(struct bfa_ioc_s *ioc);
Krishna Gudipatif1d584d2010-12-13 16:17:11 -080042static void bfa_ioc_ct_sync_join(struct bfa_ioc_s *ioc);
43static void bfa_ioc_ct_sync_leave(struct bfa_ioc_s *ioc);
44static void bfa_ioc_ct_sync_ack(struct bfa_ioc_s *ioc);
45static bfa_boolean_t bfa_ioc_ct_sync_complete(struct bfa_ioc_s *ioc);
Vijaya Mohan Guvvac679b592013-05-13 02:33:26 -070046static void bfa_ioc_ct_set_cur_ioc_fwstate(
47 struct bfa_ioc_s *ioc, enum bfi_ioc_state fwstate);
48static enum bfi_ioc_state bfa_ioc_ct_get_cur_ioc_fwstate(struct bfa_ioc_s *ioc);
49static void bfa_ioc_ct_set_alt_ioc_fwstate(
50 struct bfa_ioc_s *ioc, enum bfi_ioc_state fwstate);
51static enum bfi_ioc_state bfa_ioc_ct_get_alt_ioc_fwstate(struct bfa_ioc_s *ioc);
Krishna Gudipati0a20de42010-03-05 19:34:20 -080052
Maggie52f94b62010-11-29 18:21:32 -080053static struct bfa_ioc_hwif_s hwif_ct;
Krishna Gudipati11189202011-06-13 15:50:35 -070054static struct bfa_ioc_hwif_s hwif_ct2;
Krishna Gudipati0a20de42010-03-05 19:34:20 -080055
Jing Huang5fbe25c2010-10-18 17:17:23 -070056/*
Krishna Gudipati0a20de42010-03-05 19:34:20 -080057 * Return true if firmware of current driver matches the running firmware.
58 */
59static bfa_boolean_t
60bfa_ioc_ct_firmware_lock(struct bfa_ioc_s *ioc)
61{
62 enum bfi_ioc_state ioc_fwstate;
Krishna Gudipatid1c61f82010-03-05 19:38:44 -080063 u32 usecnt;
Krishna Gudipati0a20de42010-03-05 19:34:20 -080064 struct bfi_ioc_image_hdr_s fwhdr;
65
Krishna Gudipati0a20de42010-03-05 19:34:20 -080066 bfa_ioc_sem_get(ioc->ioc_regs.ioc_usage_sem_reg);
Jing Huang53440262010-10-18 17:12:29 -070067 usecnt = readl(ioc->ioc_regs.ioc_usage_reg);
Krishna Gudipati0a20de42010-03-05 19:34:20 -080068
Jing Huang5fbe25c2010-10-18 17:17:23 -070069 /*
Krishna Gudipati0a20de42010-03-05 19:34:20 -080070 * If usage count is 0, always return TRUE.
71 */
72 if (usecnt == 0) {
Jing Huang53440262010-10-18 17:12:29 -070073 writel(1, ioc->ioc_regs.ioc_usage_reg);
Krishna Gudipati5a0adae2011-06-24 20:22:56 -070074 readl(ioc->ioc_regs.ioc_usage_sem_reg);
Maggie Zhangf7f738122010-12-09 19:08:43 -080075 writel(1, ioc->ioc_regs.ioc_usage_sem_reg);
Krishna Gudipatif1d584d2010-12-13 16:17:11 -080076 writel(0, ioc->ioc_regs.ioc_fail_sync);
Krishna Gudipati0a20de42010-03-05 19:34:20 -080077 bfa_trc(ioc, usecnt);
78 return BFA_TRUE;
79 }
80
Jing Huang53440262010-10-18 17:12:29 -070081 ioc_fwstate = readl(ioc->ioc_regs.ioc_fwstate);
Krishna Gudipati0a20de42010-03-05 19:34:20 -080082 bfa_trc(ioc, ioc_fwstate);
83
Jing Huang5fbe25c2010-10-18 17:17:23 -070084 /*
Krishna Gudipati0a20de42010-03-05 19:34:20 -080085 * Use count cannot be non-zero and chip in uninitialized state.
86 */
Jing Huangd4b671c2010-12-26 21:46:35 -080087 WARN_ON(ioc_fwstate == BFI_IOC_UNINIT);
Krishna Gudipati0a20de42010-03-05 19:34:20 -080088
Jing Huang5fbe25c2010-10-18 17:17:23 -070089 /*
Krishna Gudipati0a20de42010-03-05 19:34:20 -080090 * Check if another driver with a different firmware is active
91 */
92 bfa_ioc_fwver_get(ioc, &fwhdr);
93 if (!bfa_ioc_fwver_cmp(ioc, &fwhdr)) {
Krishna Gudipati5a0adae2011-06-24 20:22:56 -070094 readl(ioc->ioc_regs.ioc_usage_sem_reg);
Maggie Zhangf7f738122010-12-09 19:08:43 -080095 writel(1, ioc->ioc_regs.ioc_usage_sem_reg);
Krishna Gudipati0a20de42010-03-05 19:34:20 -080096 bfa_trc(ioc, usecnt);
97 return BFA_FALSE;
98 }
99
Jing Huang5fbe25c2010-10-18 17:17:23 -0700100 /*
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800101 * Same firmware version. Increment the reference count.
102 */
103 usecnt++;
Jing Huang53440262010-10-18 17:12:29 -0700104 writel(usecnt, ioc->ioc_regs.ioc_usage_reg);
Krishna Gudipati5a0adae2011-06-24 20:22:56 -0700105 readl(ioc->ioc_regs.ioc_usage_sem_reg);
Maggie Zhangf7f738122010-12-09 19:08:43 -0800106 writel(1, ioc->ioc_regs.ioc_usage_sem_reg);
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800107 bfa_trc(ioc, usecnt);
108 return BFA_TRUE;
109}
110
111static void
112bfa_ioc_ct_firmware_unlock(struct bfa_ioc_s *ioc)
113{
Krishna Gudipatid1c61f82010-03-05 19:38:44 -0800114 u32 usecnt;
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800115
Jing Huang5fbe25c2010-10-18 17:17:23 -0700116 /*
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800117 * decrement usage count
118 */
119 bfa_ioc_sem_get(ioc->ioc_regs.ioc_usage_sem_reg);
Jing Huang53440262010-10-18 17:12:29 -0700120 usecnt = readl(ioc->ioc_regs.ioc_usage_reg);
Jing Huangd4b671c2010-12-26 21:46:35 -0800121 WARN_ON(usecnt <= 0);
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800122
123 usecnt--;
Jing Huang53440262010-10-18 17:12:29 -0700124 writel(usecnt, ioc->ioc_regs.ioc_usage_reg);
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800125 bfa_trc(ioc, usecnt);
126
Krishna Gudipati5a0adae2011-06-24 20:22:56 -0700127 readl(ioc->ioc_regs.ioc_usage_sem_reg);
Maggie Zhangf7f738122010-12-09 19:08:43 -0800128 writel(1, ioc->ioc_regs.ioc_usage_sem_reg);
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800129}
130
Jing Huang5fbe25c2010-10-18 17:17:23 -0700131/*
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800132 * Notify other functions on HB failure.
133 */
134static void
Krishna Gudipatif1d584d2010-12-13 16:17:11 -0800135bfa_ioc_ct_notify_fail(struct bfa_ioc_s *ioc)
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800136{
Krishna Gudipati11189202011-06-13 15:50:35 -0700137 if (bfa_ioc_is_cna(ioc)) {
Jing Huang53440262010-10-18 17:12:29 -0700138 writel(__FW_INIT_HALT_P, ioc->ioc_regs.ll_halt);
Krishna Gudipatif1d584d2010-12-13 16:17:11 -0800139 writel(__FW_INIT_HALT_P, ioc->ioc_regs.alt_ll_halt);
Krishna Gudipati816e49b2010-03-05 19:36:56 -0800140 /* Wait for halt to take effect */
Jing Huang53440262010-10-18 17:12:29 -0700141 readl(ioc->ioc_regs.ll_halt);
Krishna Gudipatif1d584d2010-12-13 16:17:11 -0800142 readl(ioc->ioc_regs.alt_ll_halt);
Krishna Gudipati816e49b2010-03-05 19:36:56 -0800143 } else {
Krishna Gudipati11189202011-06-13 15:50:35 -0700144 writel(~0U, ioc->ioc_regs.err_set);
Jing Huang53440262010-10-18 17:12:29 -0700145 readl(ioc->ioc_regs.err_set);
Krishna Gudipati816e49b2010-03-05 19:36:56 -0800146 }
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800147}
148
Jing Huang5fbe25c2010-10-18 17:17:23 -0700149/*
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800150 * Host to LPU mailbox message addresses
151 */
Krishna Gudipati11189202011-06-13 15:50:35 -0700152static struct { u32 hfn_mbox, lpu_mbox, hfn_pgn; } ct_fnreg[] = {
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800153 { HOSTFN0_LPU_MBOX0_0, LPU_HOSTFN0_MBOX0_0, HOST_PAGE_NUM_FN0 },
154 { HOSTFN1_LPU_MBOX0_8, LPU_HOSTFN1_MBOX0_8, HOST_PAGE_NUM_FN1 },
155 { HOSTFN2_LPU_MBOX0_0, LPU_HOSTFN2_MBOX0_0, HOST_PAGE_NUM_FN2 },
156 { HOSTFN3_LPU_MBOX0_8, LPU_HOSTFN3_MBOX0_8, HOST_PAGE_NUM_FN3 }
157};
158
Jing Huang5fbe25c2010-10-18 17:17:23 -0700159/*
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800160 * Host <-> LPU mailbox command/status registers - port 0
161 */
Krishna Gudipati11189202011-06-13 15:50:35 -0700162static struct { u32 hfn, lpu; } ct_p0reg[] = {
163 { HOSTFN0_LPU0_CMD_STAT, LPU0_HOSTFN0_CMD_STAT },
164 { HOSTFN1_LPU0_CMD_STAT, LPU0_HOSTFN1_CMD_STAT },
165 { HOSTFN2_LPU0_CMD_STAT, LPU0_HOSTFN2_CMD_STAT },
166 { HOSTFN3_LPU0_CMD_STAT, LPU0_HOSTFN3_CMD_STAT }
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800167};
168
Jing Huang5fbe25c2010-10-18 17:17:23 -0700169/*
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800170 * Host <-> LPU mailbox command/status registers - port 1
171 */
Krishna Gudipati11189202011-06-13 15:50:35 -0700172static struct { u32 hfn, lpu; } ct_p1reg[] = {
173 { HOSTFN0_LPU1_CMD_STAT, LPU1_HOSTFN0_CMD_STAT },
174 { HOSTFN1_LPU1_CMD_STAT, LPU1_HOSTFN1_CMD_STAT },
175 { HOSTFN2_LPU1_CMD_STAT, LPU1_HOSTFN2_CMD_STAT },
176 { HOSTFN3_LPU1_CMD_STAT, LPU1_HOSTFN3_CMD_STAT }
177};
178
Krishna Gudipati8b070b42011-06-13 15:52:40 -0700179static struct { uint32_t hfn_mbox, lpu_mbox, hfn_pgn, hfn, lpu, lpu_read; }
180 ct2_reg[] = {
Krishna Gudipati11189202011-06-13 15:50:35 -0700181 { CT2_HOSTFN_LPU0_MBOX0, CT2_LPU0_HOSTFN_MBOX0, CT2_HOSTFN_PAGE_NUM,
Krishna Gudipati8b070b42011-06-13 15:52:40 -0700182 CT2_HOSTFN_LPU0_CMD_STAT, CT2_LPU0_HOSTFN_CMD_STAT,
183 CT2_HOSTFN_LPU0_READ_STAT},
Krishna Gudipati11189202011-06-13 15:50:35 -0700184 { CT2_HOSTFN_LPU1_MBOX0, CT2_LPU1_HOSTFN_MBOX0, CT2_HOSTFN_PAGE_NUM,
Krishna Gudipati8b070b42011-06-13 15:52:40 -0700185 CT2_HOSTFN_LPU1_CMD_STAT, CT2_LPU1_HOSTFN_CMD_STAT,
186 CT2_HOSTFN_LPU1_READ_STAT},
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800187};
188
189static void
190bfa_ioc_ct_reg_init(struct bfa_ioc_s *ioc)
191{
Jing Huang53440262010-10-18 17:12:29 -0700192 void __iomem *rb;
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800193 int pcifn = bfa_ioc_pcifn(ioc);
194
195 rb = bfa_ioc_bar0(ioc);
196
Krishna Gudipati11189202011-06-13 15:50:35 -0700197 ioc->ioc_regs.hfn_mbox = rb + ct_fnreg[pcifn].hfn_mbox;
198 ioc->ioc_regs.lpu_mbox = rb + ct_fnreg[pcifn].lpu_mbox;
199 ioc->ioc_regs.host_page_num_fn = rb + ct_fnreg[pcifn].hfn_pgn;
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800200
201 if (ioc->port_id == 0) {
202 ioc->ioc_regs.heartbeat = rb + BFA_IOC0_HBEAT_REG;
203 ioc->ioc_regs.ioc_fwstate = rb + BFA_IOC0_STATE_REG;
Krishna Gudipatif1d584d2010-12-13 16:17:11 -0800204 ioc->ioc_regs.alt_ioc_fwstate = rb + BFA_IOC1_STATE_REG;
Krishna Gudipati11189202011-06-13 15:50:35 -0700205 ioc->ioc_regs.hfn_mbox_cmd = rb + ct_p0reg[pcifn].hfn;
206 ioc->ioc_regs.lpu_mbox_cmd = rb + ct_p0reg[pcifn].lpu;
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800207 ioc->ioc_regs.ll_halt = rb + FW_INIT_HALT_P0;
Krishna Gudipatif1d584d2010-12-13 16:17:11 -0800208 ioc->ioc_regs.alt_ll_halt = rb + FW_INIT_HALT_P1;
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800209 } else {
210 ioc->ioc_regs.heartbeat = (rb + BFA_IOC1_HBEAT_REG);
211 ioc->ioc_regs.ioc_fwstate = (rb + BFA_IOC1_STATE_REG);
Krishna Gudipatif1d584d2010-12-13 16:17:11 -0800212 ioc->ioc_regs.alt_ioc_fwstate = rb + BFA_IOC0_STATE_REG;
Krishna Gudipati11189202011-06-13 15:50:35 -0700213 ioc->ioc_regs.hfn_mbox_cmd = rb + ct_p1reg[pcifn].hfn;
214 ioc->ioc_regs.lpu_mbox_cmd = rb + ct_p1reg[pcifn].lpu;
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800215 ioc->ioc_regs.ll_halt = rb + FW_INIT_HALT_P1;
Krishna Gudipatif1d584d2010-12-13 16:17:11 -0800216 ioc->ioc_regs.alt_ll_halt = rb + FW_INIT_HALT_P0;
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800217 }
218
219 /*
220 * PSS control registers
221 */
222 ioc->ioc_regs.pss_ctl_reg = (rb + PSS_CTL_REG);
Krishna Gudipati8b651b42010-03-05 19:34:44 -0800223 ioc->ioc_regs.pss_err_status_reg = (rb + PSS_ERR_STATUS_REG);
Krishna Gudipati11189202011-06-13 15:50:35 -0700224 ioc->ioc_regs.app_pll_fast_ctl_reg = (rb + APP_PLL_LCLK_CTL_REG);
225 ioc->ioc_regs.app_pll_slow_ctl_reg = (rb + APP_PLL_SCLK_CTL_REG);
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800226
227 /*
228 * IOC semaphore registers and serialization
229 */
230 ioc->ioc_regs.ioc_sem_reg = (rb + HOST_SEM0_REG);
231 ioc->ioc_regs.ioc_usage_sem_reg = (rb + HOST_SEM1_REG);
232 ioc->ioc_regs.ioc_init_sem_reg = (rb + HOST_SEM2_REG);
233 ioc->ioc_regs.ioc_usage_reg = (rb + BFA_FW_USE_COUNT);
Krishna Gudipatif1d584d2010-12-13 16:17:11 -0800234 ioc->ioc_regs.ioc_fail_sync = (rb + BFA_IOC_FAIL_SYNC);
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800235
Jing Huang5fbe25c2010-10-18 17:17:23 -0700236 /*
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800237 * sram memory access
238 */
239 ioc->ioc_regs.smem_page_start = (rb + PSS_SMEM_PAGE_START);
240 ioc->ioc_regs.smem_pg0 = BFI_IOC_SMEM_PG0_CT;
Krishna Gudipati816e49b2010-03-05 19:36:56 -0800241
242 /*
243 * err set reg : for notification of hb failure in fcmode
244 */
245 ioc->ioc_regs.err_set = (rb + ERR_SET_REG);
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800246}
247
Krishna Gudipati11189202011-06-13 15:50:35 -0700248static void
249bfa_ioc_ct2_reg_init(struct bfa_ioc_s *ioc)
250{
251 void __iomem *rb;
252 int port = bfa_ioc_portid(ioc);
253
254 rb = bfa_ioc_bar0(ioc);
255
256 ioc->ioc_regs.hfn_mbox = rb + ct2_reg[port].hfn_mbox;
257 ioc->ioc_regs.lpu_mbox = rb + ct2_reg[port].lpu_mbox;
258 ioc->ioc_regs.host_page_num_fn = rb + ct2_reg[port].hfn_pgn;
259 ioc->ioc_regs.hfn_mbox_cmd = rb + ct2_reg[port].hfn;
260 ioc->ioc_regs.lpu_mbox_cmd = rb + ct2_reg[port].lpu;
Krishna Gudipati8b070b42011-06-13 15:52:40 -0700261 ioc->ioc_regs.lpu_read_stat = rb + ct2_reg[port].lpu_read;
Krishna Gudipati11189202011-06-13 15:50:35 -0700262
263 if (port == 0) {
264 ioc->ioc_regs.heartbeat = rb + CT2_BFA_IOC0_HBEAT_REG;
265 ioc->ioc_regs.ioc_fwstate = rb + CT2_BFA_IOC0_STATE_REG;
266 ioc->ioc_regs.alt_ioc_fwstate = rb + CT2_BFA_IOC1_STATE_REG;
267 ioc->ioc_regs.ll_halt = rb + FW_INIT_HALT_P0;
268 ioc->ioc_regs.alt_ll_halt = rb + FW_INIT_HALT_P1;
269 } else {
270 ioc->ioc_regs.heartbeat = (rb + CT2_BFA_IOC1_HBEAT_REG);
271 ioc->ioc_regs.ioc_fwstate = (rb + CT2_BFA_IOC1_STATE_REG);
272 ioc->ioc_regs.alt_ioc_fwstate = rb + CT2_BFA_IOC0_STATE_REG;
273 ioc->ioc_regs.ll_halt = rb + FW_INIT_HALT_P1;
274 ioc->ioc_regs.alt_ll_halt = rb + FW_INIT_HALT_P0;
275 }
276
277 /*
278 * PSS control registers
279 */
280 ioc->ioc_regs.pss_ctl_reg = (rb + PSS_CTL_REG);
281 ioc->ioc_regs.pss_err_status_reg = (rb + PSS_ERR_STATUS_REG);
282 ioc->ioc_regs.app_pll_fast_ctl_reg = (rb + CT2_APP_PLL_LCLK_CTL_REG);
283 ioc->ioc_regs.app_pll_slow_ctl_reg = (rb + CT2_APP_PLL_SCLK_CTL_REG);
284
285 /*
286 * IOC semaphore registers and serialization
287 */
288 ioc->ioc_regs.ioc_sem_reg = (rb + CT2_HOST_SEM0_REG);
289 ioc->ioc_regs.ioc_usage_sem_reg = (rb + CT2_HOST_SEM1_REG);
290 ioc->ioc_regs.ioc_init_sem_reg = (rb + CT2_HOST_SEM2_REG);
Krishna Gudipati775c7742011-06-13 15:52:12 -0700291 ioc->ioc_regs.ioc_usage_reg = (rb + CT2_BFA_FW_USE_COUNT);
292 ioc->ioc_regs.ioc_fail_sync = (rb + CT2_BFA_IOC_FAIL_SYNC);
Krishna Gudipati11189202011-06-13 15:50:35 -0700293
294 /*
295 * sram memory access
296 */
297 ioc->ioc_regs.smem_page_start = (rb + PSS_SMEM_PAGE_START);
298 ioc->ioc_regs.smem_pg0 = BFI_IOC_SMEM_PG0_CT;
299
300 /*
301 * err set reg : for notification of hb failure in fcmode
302 */
303 ioc->ioc_regs.err_set = (rb + ERR_SET_REG);
304}
305
Jing Huang5fbe25c2010-10-18 17:17:23 -0700306/*
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800307 * Initialize IOC to port mapping.
308 */
309
310#define FNC_PERS_FN_SHIFT(__fn) ((__fn) * 8)
311static void
312bfa_ioc_ct_map_port(struct bfa_ioc_s *ioc)
313{
Jing Huang53440262010-10-18 17:12:29 -0700314 void __iomem *rb = ioc->pcidev.pci_bar_kva;
Krishna Gudipatid1c61f82010-03-05 19:38:44 -0800315 u32 r32;
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800316
Jing Huang5fbe25c2010-10-18 17:17:23 -0700317 /*
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800318 * For catapult, base port id on personality register and IOC type
319 */
Jing Huang53440262010-10-18 17:12:29 -0700320 r32 = readl(rb + FNC_PERS_REG);
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800321 r32 >>= FNC_PERS_FN_SHIFT(bfa_ioc_pcifn(ioc));
322 ioc->port_id = (r32 & __F0_PORT_MAP_MK) >> __F0_PORT_MAP_SH;
323
324 bfa_trc(ioc, bfa_ioc_pcifn(ioc));
325 bfa_trc(ioc, ioc->port_id);
326}
327
Krishna Gudipati11189202011-06-13 15:50:35 -0700328static void
329bfa_ioc_ct2_map_port(struct bfa_ioc_s *ioc)
330{
Krishna Gudipati5a0adae2011-06-24 20:22:56 -0700331 void __iomem *rb = ioc->pcidev.pci_bar_kva;
332 u32 r32;
333
334 r32 = readl(rb + CT2_HOSTFN_PERSONALITY0);
335 ioc->port_id = ((r32 & __FC_LL_PORT_MAP__MK) >> __FC_LL_PORT_MAP__SH);
Krishna Gudipati11189202011-06-13 15:50:35 -0700336
337 bfa_trc(ioc, bfa_ioc_pcifn(ioc));
338 bfa_trc(ioc, ioc->port_id);
339}
340
Jing Huang5fbe25c2010-10-18 17:17:23 -0700341/*
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800342 * Set interrupt mode for a function: INTX or MSIX
343 */
344static void
345bfa_ioc_ct_isr_mode_set(struct bfa_ioc_s *ioc, bfa_boolean_t msix)
346{
Jing Huang53440262010-10-18 17:12:29 -0700347 void __iomem *rb = ioc->pcidev.pci_bar_kva;
Krishna Gudipatid1c61f82010-03-05 19:38:44 -0800348 u32 r32, mode;
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800349
Jing Huang53440262010-10-18 17:12:29 -0700350 r32 = readl(rb + FNC_PERS_REG);
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800351 bfa_trc(ioc, r32);
352
353 mode = (r32 >> FNC_PERS_FN_SHIFT(bfa_ioc_pcifn(ioc))) &
354 __F0_INTX_STATUS;
355
Jing Huang5fbe25c2010-10-18 17:17:23 -0700356 /*
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800357 * If already in desired mode, do not change anything
358 */
Krishna Gudipati11189202011-06-13 15:50:35 -0700359 if ((!msix && mode) || (msix && !mode))
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800360 return;
361
362 if (msix)
363 mode = __F0_INTX_STATUS_MSIX;
364 else
365 mode = __F0_INTX_STATUS_INTA;
366
367 r32 &= ~(__F0_INTX_STATUS << FNC_PERS_FN_SHIFT(bfa_ioc_pcifn(ioc)));
368 r32 |= (mode << FNC_PERS_FN_SHIFT(bfa_ioc_pcifn(ioc)));
369 bfa_trc(ioc, r32);
370
Jing Huang53440262010-10-18 17:12:29 -0700371 writel(r32, rb + FNC_PERS_REG);
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800372}
373
Krishna Gudipati8b070b42011-06-13 15:52:40 -0700374bfa_boolean_t
375bfa_ioc_ct2_lpu_read_stat(struct bfa_ioc_s *ioc)
376{
377 u32 r32;
378
379 r32 = readl(ioc->ioc_regs.lpu_read_stat);
380 if (r32) {
381 writel(1, ioc->ioc_regs.lpu_read_stat);
382 return BFA_TRUE;
383 }
384
385 return BFA_FALSE;
386}
387
Jing Huang5fbe25c2010-10-18 17:17:23 -0700388/*
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800389 * Cleanup hw semaphore and usecnt registers
390 */
391static void
392bfa_ioc_ct_ownership_reset(struct bfa_ioc_s *ioc)
393{
394
Krishna Gudipati7ac83b12012-09-21 17:24:21 -0700395 bfa_ioc_sem_get(ioc->ioc_regs.ioc_usage_sem_reg);
396 writel(0, ioc->ioc_regs.ioc_usage_reg);
397 readl(ioc->ioc_regs.ioc_usage_sem_reg);
398 writel(1, ioc->ioc_regs.ioc_usage_sem_reg);
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800399
Krishna Gudipati7ac83b12012-09-21 17:24:21 -0700400 writel(0, ioc->ioc_regs.ioc_fail_sync);
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800401 /*
402 * Read the hw sem reg to make sure that it is locked
403 * before we clear it. If it is not locked, writing 1
404 * will lock it instead of clearing it.
405 */
Jing Huang53440262010-10-18 17:12:29 -0700406 readl(ioc->ioc_regs.ioc_sem_reg);
Maggie Zhangf7f738122010-12-09 19:08:43 -0800407 writel(1, ioc->ioc_regs.ioc_sem_reg);
Krishna Gudipati0a20de42010-03-05 19:34:20 -0800408}
Krishna Gudipatia36c61f2010-09-15 11:50:55 -0700409
Jing Huang45d7f0c2011-04-13 11:45:53 -0700410static bfa_boolean_t
411bfa_ioc_ct_sync_start(struct bfa_ioc_s *ioc)
412{
413 uint32_t r32 = readl(ioc->ioc_regs.ioc_fail_sync);
414 uint32_t sync_reqd = bfa_ioc_ct_get_sync_reqd(r32);
415
416 /*
417 * Driver load time. If the sync required bit for this PCI fn
418 * is set, it is due to an unclean exit by the driver for this
419 * PCI fn in the previous incarnation. Whoever comes here first
420 * should clean it up, no matter which PCI fn.
421 */
422
423 if (sync_reqd & bfa_ioc_ct_sync_pos(ioc)) {
424 writel(0, ioc->ioc_regs.ioc_fail_sync);
425 writel(1, ioc->ioc_regs.ioc_usage_reg);
426 writel(BFI_IOC_UNINIT, ioc->ioc_regs.ioc_fwstate);
427 writel(BFI_IOC_UNINIT, ioc->ioc_regs.alt_ioc_fwstate);
428 return BFA_TRUE;
429 }
430
431 return bfa_ioc_ct_sync_complete(ioc);
432}
433
Jing Huang8f4bfad2010-12-26 21:50:10 -0800434/*
Krishna Gudipatif1d584d2010-12-13 16:17:11 -0800435 * Synchronized IOC failure processing routines
436 */
437static void
438bfa_ioc_ct_sync_join(struct bfa_ioc_s *ioc)
439{
440 uint32_t r32 = readl(ioc->ioc_regs.ioc_fail_sync);
441 uint32_t sync_pos = bfa_ioc_ct_sync_reqd_pos(ioc);
Krishna Gudipatia36c61f2010-09-15 11:50:55 -0700442
Krishna Gudipatif1d584d2010-12-13 16:17:11 -0800443 writel((r32 | sync_pos), ioc->ioc_regs.ioc_fail_sync);
444}
445
446static void
447bfa_ioc_ct_sync_leave(struct bfa_ioc_s *ioc)
448{
449 uint32_t r32 = readl(ioc->ioc_regs.ioc_fail_sync);
450 uint32_t sync_msk = bfa_ioc_ct_sync_reqd_pos(ioc) |
451 bfa_ioc_ct_sync_pos(ioc);
452
453 writel((r32 & ~sync_msk), ioc->ioc_regs.ioc_fail_sync);
454}
455
456static void
457bfa_ioc_ct_sync_ack(struct bfa_ioc_s *ioc)
458{
459 uint32_t r32 = readl(ioc->ioc_regs.ioc_fail_sync);
460
461 writel((r32 | bfa_ioc_ct_sync_pos(ioc)),
462 ioc->ioc_regs.ioc_fail_sync);
463}
464
465static bfa_boolean_t
466bfa_ioc_ct_sync_complete(struct bfa_ioc_s *ioc)
467{
468 uint32_t r32 = readl(ioc->ioc_regs.ioc_fail_sync);
469 uint32_t sync_reqd = bfa_ioc_ct_get_sync_reqd(r32);
470 uint32_t sync_ackd = bfa_ioc_ct_get_sync_ackd(r32);
471 uint32_t tmp_ackd;
472
473 if (sync_ackd == 0)
474 return BFA_TRUE;
475
Jing Huang8f4bfad2010-12-26 21:50:10 -0800476 /*
Krishna Gudipatif1d584d2010-12-13 16:17:11 -0800477 * The check below is to see whether any other PCI fn
478 * has reinitialized the ASIC (reset sync_ackd bits)
479 * and failed again while this IOC was waiting for hw
480 * semaphore (in bfa_iocpf_sm_semwait()).
481 */
482 tmp_ackd = sync_ackd;
483 if ((sync_reqd & bfa_ioc_ct_sync_pos(ioc)) &&
484 !(sync_ackd & bfa_ioc_ct_sync_pos(ioc)))
485 sync_ackd |= bfa_ioc_ct_sync_pos(ioc);
486
487 if (sync_reqd == sync_ackd) {
488 writel(bfa_ioc_ct_clear_sync_ackd(r32),
489 ioc->ioc_regs.ioc_fail_sync);
490 writel(BFI_IOC_FAIL, ioc->ioc_regs.ioc_fwstate);
491 writel(BFI_IOC_FAIL, ioc->ioc_regs.alt_ioc_fwstate);
492 return BFA_TRUE;
493 }
494
Jing Huang8f4bfad2010-12-26 21:50:10 -0800495 /*
Krishna Gudipatif1d584d2010-12-13 16:17:11 -0800496 * If another PCI fn reinitialized and failed again while
497 * this IOC was waiting for hw sem, the sync_ackd bit for
498 * this IOC need to be set again to allow reinitialization.
499 */
500 if (tmp_ackd != sync_ackd)
501 writel((r32 | sync_ackd), ioc->ioc_regs.ioc_fail_sync);
502
503 return BFA_FALSE;
504}
Krishna Gudipatia36c61f2010-09-15 11:50:55 -0700505
Krishna Gudipati11189202011-06-13 15:50:35 -0700506/**
507 * Called from bfa_ioc_attach() to map asic specific calls.
Krishna Gudipatia36c61f2010-09-15 11:50:55 -0700508 */
Krishna Gudipati11189202011-06-13 15:50:35 -0700509static void
510bfa_ioc_set_ctx_hwif(struct bfa_ioc_s *ioc, struct bfa_ioc_hwif_s *hwif)
Krishna Gudipatia36c61f2010-09-15 11:50:55 -0700511{
Krishna Gudipati11189202011-06-13 15:50:35 -0700512 hwif->ioc_firmware_lock = bfa_ioc_ct_firmware_lock;
513 hwif->ioc_firmware_unlock = bfa_ioc_ct_firmware_unlock;
514 hwif->ioc_notify_fail = bfa_ioc_ct_notify_fail;
515 hwif->ioc_ownership_reset = bfa_ioc_ct_ownership_reset;
516 hwif->ioc_sync_start = bfa_ioc_ct_sync_start;
517 hwif->ioc_sync_join = bfa_ioc_ct_sync_join;
518 hwif->ioc_sync_leave = bfa_ioc_ct_sync_leave;
519 hwif->ioc_sync_ack = bfa_ioc_ct_sync_ack;
520 hwif->ioc_sync_complete = bfa_ioc_ct_sync_complete;
Vijaya Mohan Guvvac679b592013-05-13 02:33:26 -0700521 hwif->ioc_set_fwstate = bfa_ioc_ct_set_cur_ioc_fwstate;
522 hwif->ioc_get_fwstate = bfa_ioc_ct_get_cur_ioc_fwstate;
523 hwif->ioc_set_alt_fwstate = bfa_ioc_ct_set_alt_ioc_fwstate;
524 hwif->ioc_get_alt_fwstate = bfa_ioc_ct_get_alt_ioc_fwstate;
Krishna Gudipati11189202011-06-13 15:50:35 -0700525}
Krishna Gudipatia36c61f2010-09-15 11:50:55 -0700526
Krishna Gudipati11189202011-06-13 15:50:35 -0700527/**
528 * Called from bfa_ioc_attach() to map asic specific calls.
529 */
530void
531bfa_ioc_set_ct_hwif(struct bfa_ioc_s *ioc)
532{
533 bfa_ioc_set_ctx_hwif(ioc, &hwif_ct);
534
535 hwif_ct.ioc_pll_init = bfa_ioc_ct_pll_init;
536 hwif_ct.ioc_reg_init = bfa_ioc_ct_reg_init;
537 hwif_ct.ioc_map_port = bfa_ioc_ct_map_port;
538 hwif_ct.ioc_isr_mode_set = bfa_ioc_ct_isr_mode_set;
539 ioc->ioc_hwif = &hwif_ct;
540}
541
542/**
543 * Called from bfa_ioc_attach() to map asic specific calls.
544 */
545void
546bfa_ioc_set_ct2_hwif(struct bfa_ioc_s *ioc)
547{
548 bfa_ioc_set_ctx_hwif(ioc, &hwif_ct2);
549
550 hwif_ct2.ioc_pll_init = bfa_ioc_ct2_pll_init;
551 hwif_ct2.ioc_reg_init = bfa_ioc_ct2_reg_init;
552 hwif_ct2.ioc_map_port = bfa_ioc_ct2_map_port;
Krishna Gudipati8b070b42011-06-13 15:52:40 -0700553 hwif_ct2.ioc_lpu_read_stat = bfa_ioc_ct2_lpu_read_stat;
Krishna Gudipati11189202011-06-13 15:50:35 -0700554 hwif_ct2.ioc_isr_mode_set = NULL;
555 ioc->ioc_hwif = &hwif_ct2;
556}
557
558/*
Krishna Gudipati3fd45982011-06-24 20:24:08 -0700559 * Workaround for MSI-X resource allocation for catapult-2 with no asic block
Krishna Gudipati11189202011-06-13 15:50:35 -0700560 */
Krishna Gudipati3fd45982011-06-24 20:24:08 -0700561#define HOSTFN_MSIX_DEFAULT 64
Krishna Gudipati10a07372011-06-24 20:23:38 -0700562#define HOSTFN_MSIX_VT_INDEX_MBOX_ERR 0x30138
Krishna Gudipati11189202011-06-13 15:50:35 -0700563#define HOSTFN_MSIX_VT_OFST_NUMVT 0x3013c
564#define __MSIX_VT_NUMVT__MK 0x003ff800
565#define __MSIX_VT_NUMVT__SH 11
566#define __MSIX_VT_NUMVT_(_v) ((_v) << __MSIX_VT_NUMVT__SH)
Krishna Gudipati10a07372011-06-24 20:23:38 -0700567#define __MSIX_VT_OFST_ 0x000007ff
Krishna Gudipati11189202011-06-13 15:50:35 -0700568void
569bfa_ioc_ct2_poweron(struct bfa_ioc_s *ioc)
570{
571 void __iomem *rb = ioc->pcidev.pci_bar_kva;
572 u32 r32;
573
574 r32 = readl(rb + HOSTFN_MSIX_VT_OFST_NUMVT);
Krishna Gudipati10a07372011-06-24 20:23:38 -0700575 if (r32 & __MSIX_VT_NUMVT__MK) {
576 writel(r32 & __MSIX_VT_OFST_,
577 rb + HOSTFN_MSIX_VT_INDEX_MBOX_ERR);
Krishna Gudipati11189202011-06-13 15:50:35 -0700578 return;
Krishna Gudipati10a07372011-06-24 20:23:38 -0700579 }
Krishna Gudipati11189202011-06-13 15:50:35 -0700580
581 writel(__MSIX_VT_NUMVT_(HOSTFN_MSIX_DEFAULT - 1) |
582 HOSTFN_MSIX_DEFAULT * bfa_ioc_pcifn(ioc),
583 rb + HOSTFN_MSIX_VT_OFST_NUMVT);
Krishna Gudipati10a07372011-06-24 20:23:38 -0700584 writel(HOSTFN_MSIX_DEFAULT * bfa_ioc_pcifn(ioc),
585 rb + HOSTFN_MSIX_VT_INDEX_MBOX_ERR);
Krishna Gudipatia36c61f2010-09-15 11:50:55 -0700586}
587
588bfa_status_t
Krishna Gudipati11189202011-06-13 15:50:35 -0700589bfa_ioc_ct_pll_init(void __iomem *rb, enum bfi_asic_mode mode)
Krishna Gudipatia36c61f2010-09-15 11:50:55 -0700590{
591 u32 pll_sclk, pll_fclk, r32;
Krishna Gudipati11189202011-06-13 15:50:35 -0700592 bfa_boolean_t fcmode = (mode == BFI_ASIC_MODE_FC);
Krishna Gudipatia36c61f2010-09-15 11:50:55 -0700593
Krishna Gudipati11189202011-06-13 15:50:35 -0700594 pll_sclk = __APP_PLL_SCLK_LRESETN | __APP_PLL_SCLK_ENARST |
595 __APP_PLL_SCLK_RSEL200500 | __APP_PLL_SCLK_P0_1(3U) |
596 __APP_PLL_SCLK_JITLMT0_1(3U) |
597 __APP_PLL_SCLK_CNTLMT0_1(1U);
598 pll_fclk = __APP_PLL_LCLK_LRESETN | __APP_PLL_LCLK_ENARST |
599 __APP_PLL_LCLK_RSEL200500 | __APP_PLL_LCLK_P0_1(3U) |
600 __APP_PLL_LCLK_JITLMT0_1(3U) |
601 __APP_PLL_LCLK_CNTLMT0_1(1U);
602
Krishna Gudipatia36c61f2010-09-15 11:50:55 -0700603 if (fcmode) {
Jing Huang53440262010-10-18 17:12:29 -0700604 writel(0, (rb + OP_MODE));
605 writel(__APP_EMS_CMLCKSEL | __APP_EMS_REFCKBUFEN2 |
606 __APP_EMS_CHANNEL_SEL, (rb + ETH_MAC_SER_REG));
Krishna Gudipatia36c61f2010-09-15 11:50:55 -0700607 } else {
Jing Huang53440262010-10-18 17:12:29 -0700608 writel(__GLOBAL_FCOE_MODE, (rb + OP_MODE));
609 writel(__APP_EMS_REFCKBUFEN1, (rb + ETH_MAC_SER_REG));
Krishna Gudipatia36c61f2010-09-15 11:50:55 -0700610 }
Jing Huang53440262010-10-18 17:12:29 -0700611 writel(BFI_IOC_UNINIT, (rb + BFA_IOC0_STATE_REG));
612 writel(BFI_IOC_UNINIT, (rb + BFA_IOC1_STATE_REG));
613 writel(0xffffffffU, (rb + HOSTFN0_INT_MSK));
614 writel(0xffffffffU, (rb + HOSTFN1_INT_MSK));
615 writel(0xffffffffU, (rb + HOSTFN0_INT_STATUS));
616 writel(0xffffffffU, (rb + HOSTFN1_INT_STATUS));
617 writel(0xffffffffU, (rb + HOSTFN0_INT_MSK));
618 writel(0xffffffffU, (rb + HOSTFN1_INT_MSK));
Krishna Gudipati11189202011-06-13 15:50:35 -0700619 writel(pll_sclk | __APP_PLL_SCLK_LOGIC_SOFT_RESET,
620 rb + APP_PLL_SCLK_CTL_REG);
621 writel(pll_fclk | __APP_PLL_LCLK_LOGIC_SOFT_RESET,
622 rb + APP_PLL_LCLK_CTL_REG);
623 writel(pll_sclk | __APP_PLL_SCLK_LOGIC_SOFT_RESET |
624 __APP_PLL_SCLK_ENABLE, rb + APP_PLL_SCLK_CTL_REG);
625 writel(pll_fclk | __APP_PLL_LCLK_LOGIC_SOFT_RESET |
626 __APP_PLL_LCLK_ENABLE, rb + APP_PLL_LCLK_CTL_REG);
Jing Huang53440262010-10-18 17:12:29 -0700627 readl(rb + HOSTFN0_INT_MSK);
Jing Huang6a18b162010-10-18 17:08:54 -0700628 udelay(2000);
Jing Huang53440262010-10-18 17:12:29 -0700629 writel(0xffffffffU, (rb + HOSTFN0_INT_STATUS));
630 writel(0xffffffffU, (rb + HOSTFN1_INT_STATUS));
Krishna Gudipati11189202011-06-13 15:50:35 -0700631 writel(pll_sclk | __APP_PLL_SCLK_ENABLE, rb + APP_PLL_SCLK_CTL_REG);
632 writel(pll_fclk | __APP_PLL_LCLK_ENABLE, rb + APP_PLL_LCLK_CTL_REG);
633
Krishna Gudipatia36c61f2010-09-15 11:50:55 -0700634 if (!fcmode) {
Jing Huang53440262010-10-18 17:12:29 -0700635 writel(__PMM_1T_RESET_P, (rb + PMM_1T_RESET_REG_P0));
636 writel(__PMM_1T_RESET_P, (rb + PMM_1T_RESET_REG_P1));
Krishna Gudipatia36c61f2010-09-15 11:50:55 -0700637 }
Jing Huang53440262010-10-18 17:12:29 -0700638 r32 = readl((rb + PSS_CTL_REG));
Krishna Gudipatia36c61f2010-09-15 11:50:55 -0700639 r32 &= ~__PSS_LMEM_RESET;
Jing Huang53440262010-10-18 17:12:29 -0700640 writel(r32, (rb + PSS_CTL_REG));
Jing Huang6a18b162010-10-18 17:08:54 -0700641 udelay(1000);
Krishna Gudipatia36c61f2010-09-15 11:50:55 -0700642 if (!fcmode) {
Jing Huang53440262010-10-18 17:12:29 -0700643 writel(0, (rb + PMM_1T_RESET_REG_P0));
644 writel(0, (rb + PMM_1T_RESET_REG_P1));
Krishna Gudipatia36c61f2010-09-15 11:50:55 -0700645 }
646
Jing Huang53440262010-10-18 17:12:29 -0700647 writel(__EDRAM_BISTR_START, (rb + MBIST_CTL_REG));
Jing Huang6a18b162010-10-18 17:08:54 -0700648 udelay(1000);
Jing Huang53440262010-10-18 17:12:29 -0700649 r32 = readl((rb + MBIST_STAT_REG));
650 writel(0, (rb + MBIST_CTL_REG));
Krishna Gudipatia36c61f2010-09-15 11:50:55 -0700651 return BFA_STATUS_OK;
652}
Krishna Gudipati11189202011-06-13 15:50:35 -0700653
Krishna Gudipati11189202011-06-13 15:50:35 -0700654static void
Krishna Gudipati10a07372011-06-24 20:23:38 -0700655bfa_ioc_ct2_sclk_init(void __iomem *rb)
Krishna Gudipati11189202011-06-13 15:50:35 -0700656{
657 u32 r32;
658
659 /*
660 * put s_clk PLL and PLL FSM in reset
661 */
662 r32 = readl((rb + CT2_APP_PLL_SCLK_CTL_REG));
663 r32 &= ~(__APP_PLL_SCLK_ENABLE | __APP_PLL_SCLK_LRESETN);
664 r32 |= (__APP_PLL_SCLK_ENARST | __APP_PLL_SCLK_BYPASS |
665 __APP_PLL_SCLK_LOGIC_SOFT_RESET);
666 writel(r32, (rb + CT2_APP_PLL_SCLK_CTL_REG));
667
668 /*
Krishna Gudipati10a07372011-06-24 20:23:38 -0700669 * Ignore mode and program for the max clock (which is FC16)
670 * Firmware/NFC will do the PLL init appropiately
Krishna Gudipati11189202011-06-13 15:50:35 -0700671 */
672 r32 = readl((rb + CT2_APP_PLL_SCLK_CTL_REG));
673 r32 &= ~(__APP_PLL_SCLK_REFCLK_SEL | __APP_PLL_SCLK_CLK_DIV2);
Krishna Gudipati10a07372011-06-24 20:23:38 -0700674 writel(r32, (rb + CT2_APP_PLL_SCLK_CTL_REG));
Krishna Gudipati11189202011-06-13 15:50:35 -0700675
676 /*
Krishna Gudipati775c7742011-06-13 15:52:12 -0700677 * while doing PLL init dont clock gate ethernet subsystem
Krishna Gudipati11189202011-06-13 15:50:35 -0700678 */
Krishna Gudipati775c7742011-06-13 15:52:12 -0700679 r32 = readl((rb + CT2_CHIP_MISC_PRG));
680 writel(r32 | __ETH_CLK_ENABLE_PORT0, (rb + CT2_CHIP_MISC_PRG));
Krishna Gudipati11189202011-06-13 15:50:35 -0700681
Krishna Gudipati775c7742011-06-13 15:52:12 -0700682 r32 = readl((rb + CT2_PCIE_MISC_REG));
683 writel(r32 | __ETH_CLK_ENABLE_PORT1, (rb + CT2_PCIE_MISC_REG));
Krishna Gudipati11189202011-06-13 15:50:35 -0700684
685 /*
686 * set sclk value
687 */
688 r32 = readl((rb + CT2_APP_PLL_SCLK_CTL_REG));
689 r32 &= (__P_SCLK_PLL_LOCK | __APP_PLL_SCLK_REFCLK_SEL |
690 __APP_PLL_SCLK_CLK_DIV2);
691 writel(r32 | 0x1061731b, (rb + CT2_APP_PLL_SCLK_CTL_REG));
692
693 /*
694 * poll for s_clk lock or delay 1ms
695 */
696 udelay(1000);
Krishna Gudipati11189202011-06-13 15:50:35 -0700697}
698
699static void
Krishna Gudipati10a07372011-06-24 20:23:38 -0700700bfa_ioc_ct2_lclk_init(void __iomem *rb)
Krishna Gudipati11189202011-06-13 15:50:35 -0700701{
702 u32 r32;
703
704 /*
705 * put l_clk PLL and PLL FSM in reset
706 */
707 r32 = readl((rb + CT2_APP_PLL_LCLK_CTL_REG));
708 r32 &= ~(__APP_PLL_LCLK_ENABLE | __APP_PLL_LCLK_LRESETN);
709 r32 |= (__APP_PLL_LCLK_ENARST | __APP_PLL_LCLK_BYPASS |
710 __APP_PLL_LCLK_LOGIC_SOFT_RESET);
711 writel(r32, (rb + CT2_APP_PLL_LCLK_CTL_REG));
712
713 /*
Krishna Gudipati10a07372011-06-24 20:23:38 -0700714 * set LPU speed (set for FC16 which will work for other modes)
Krishna Gudipati11189202011-06-13 15:50:35 -0700715 */
716 r32 = readl((rb + CT2_CHIP_MISC_PRG));
Krishna Gudipati10a07372011-06-24 20:23:38 -0700717 writel(r32, (rb + CT2_CHIP_MISC_PRG));
Krishna Gudipati11189202011-06-13 15:50:35 -0700718
719 /*
Krishna Gudipati10a07372011-06-24 20:23:38 -0700720 * set LPU half speed (set for FC16 which will work for other modes)
Krishna Gudipati11189202011-06-13 15:50:35 -0700721 */
722 r32 = readl((rb + CT2_APP_PLL_LCLK_CTL_REG));
Krishna Gudipati10a07372011-06-24 20:23:38 -0700723 writel(r32, (rb + CT2_APP_PLL_LCLK_CTL_REG));
Krishna Gudipati11189202011-06-13 15:50:35 -0700724
725 /*
Krishna Gudipati10a07372011-06-24 20:23:38 -0700726 * set lclk for mode (set for FC16)
Krishna Gudipati11189202011-06-13 15:50:35 -0700727 */
728 r32 = readl((rb + CT2_APP_PLL_LCLK_CTL_REG));
729 r32 &= (__P_LCLK_PLL_LOCK | __APP_LPUCLK_HALFSPEED);
Krishna Gudipati10a07372011-06-24 20:23:38 -0700730 r32 |= 0x20c1731b;
Krishna Gudipati11189202011-06-13 15:50:35 -0700731 writel(r32, (rb + CT2_APP_PLL_LCLK_CTL_REG));
732
733 /*
734 * poll for s_clk lock or delay 1ms
735 */
736 udelay(1000);
Krishna Gudipati10a07372011-06-24 20:23:38 -0700737}
738
739static void
740bfa_ioc_ct2_mem_init(void __iomem *rb)
741{
742 u32 r32;
743
744 r32 = readl((rb + PSS_CTL_REG));
745 r32 &= ~__PSS_LMEM_RESET;
746 writel(r32, (rb + PSS_CTL_REG));
747 udelay(1000);
748
749 writel(__EDRAM_BISTR_START, (rb + CT2_MBIST_CTL_REG));
750 udelay(1000);
751 writel(0, (rb + CT2_MBIST_CTL_REG));
752}
753
754void
755bfa_ioc_ct2_mac_reset(void __iomem *rb)
756{
Krishna Gudipati10a07372011-06-24 20:23:38 -0700757 /* put port0, port1 MAC & AHB in reset */
758 writel((__CSI_MAC_RESET | __CSI_MAC_AHB_RESET),
759 rb + CT2_CSI_MAC_CONTROL_REG(0));
760 writel((__CSI_MAC_RESET | __CSI_MAC_AHB_RESET),
761 rb + CT2_CSI_MAC_CONTROL_REG(1));
Krishna Gudipati11189202011-06-13 15:50:35 -0700762}
763
Krishna Gudipati227fab92012-09-21 17:24:52 -0700764static void
765bfa_ioc_ct2_enable_flash(void __iomem *rb)
766{
767 u32 r32;
768
769 r32 = readl((rb + PSS_GPIO_OUT_REG));
770 writel(r32 & ~1, (rb + PSS_GPIO_OUT_REG));
771 r32 = readl((rb + PSS_GPIO_OE_REG));
772 writel(r32 | 1, (rb + PSS_GPIO_OE_REG));
773}
774
Krishna Gudipati10a07372011-06-24 20:23:38 -0700775#define CT2_NFC_MAX_DELAY 1000
Krishna Gudipati227fab92012-09-21 17:24:52 -0700776#define CT2_NFC_PAUSE_MAX_DELAY 4000
777#define CT2_NFC_VER_VALID 0x147
778#define CT2_NFC_STATE_RUNNING 0x20000001
Krishna Gudipatia6b963d2012-03-13 17:39:22 -0700779#define BFA_IOC_PLL_POLL 1000000
780
781static bfa_boolean_t
782bfa_ioc_ct2_nfc_halted(void __iomem *rb)
783{
784 u32 r32;
785
786 r32 = readl(rb + CT2_NFC_CSR_SET_REG);
787 if (r32 & __NFC_CONTROLLER_HALTED)
788 return BFA_TRUE;
789
790 return BFA_FALSE;
791}
792
793static void
Krishna Gudipati227fab92012-09-21 17:24:52 -0700794bfa_ioc_ct2_nfc_halt(void __iomem *rb)
795{
796 int i;
797
798 writel(__HALT_NFC_CONTROLLER, rb + CT2_NFC_CSR_SET_REG);
799 for (i = 0; i < CT2_NFC_MAX_DELAY; i++) {
800 if (bfa_ioc_ct2_nfc_halted(rb))
801 break;
802 udelay(1000);
803 }
804 WARN_ON(!bfa_ioc_ct2_nfc_halted(rb));
805}
806
807static void
Krishna Gudipatia6b963d2012-03-13 17:39:22 -0700808bfa_ioc_ct2_nfc_resume(void __iomem *rb)
809{
810 u32 r32;
811 int i;
812
813 writel(__HALT_NFC_CONTROLLER, rb + CT2_NFC_CSR_CLR_REG);
814 for (i = 0; i < CT2_NFC_MAX_DELAY; i++) {
815 r32 = readl(rb + CT2_NFC_CSR_SET_REG);
816 if (!(r32 & __NFC_CONTROLLER_HALTED))
817 return;
818 udelay(1000);
819 }
820 WARN_ON(1);
821}
822
Krishna Gudipati227fab92012-09-21 17:24:52 -0700823static void
824bfa_ioc_ct2_clk_reset(void __iomem *rb)
825{
826 u32 r32;
827
828 bfa_ioc_ct2_sclk_init(rb);
829 bfa_ioc_ct2_lclk_init(rb);
830
831 /*
832 * release soft reset on s_clk & l_clk
833 */
834 r32 = readl((rb + CT2_APP_PLL_SCLK_CTL_REG));
835 writel(r32 & ~__APP_PLL_SCLK_LOGIC_SOFT_RESET,
836 (rb + CT2_APP_PLL_SCLK_CTL_REG));
837
838 r32 = readl((rb + CT2_APP_PLL_LCLK_CTL_REG));
839 writel(r32 & ~__APP_PLL_LCLK_LOGIC_SOFT_RESET,
840 (rb + CT2_APP_PLL_LCLK_CTL_REG));
841
842}
843
844static void
845bfa_ioc_ct2_nfc_clk_reset(void __iomem *rb)
846{
847 u32 r32, i;
848
849 r32 = readl((rb + PSS_CTL_REG));
850 r32 |= (__PSS_LPU0_RESET | __PSS_LPU1_RESET);
851 writel(r32, (rb + PSS_CTL_REG));
852
853 writel(__RESET_AND_START_SCLK_LCLK_PLLS, rb + CT2_CSI_FW_CTL_SET_REG);
854
855 for (i = 0; i < BFA_IOC_PLL_POLL; i++) {
856 r32 = readl(rb + CT2_NFC_FLASH_STS_REG);
857
858 if ((r32 & __FLASH_PLL_INIT_AND_RESET_IN_PROGRESS))
859 break;
860 }
861 WARN_ON(!(r32 & __FLASH_PLL_INIT_AND_RESET_IN_PROGRESS));
862
863 for (i = 0; i < BFA_IOC_PLL_POLL; i++) {
864 r32 = readl(rb + CT2_NFC_FLASH_STS_REG);
865
866 if (!(r32 & __FLASH_PLL_INIT_AND_RESET_IN_PROGRESS))
867 break;
868 }
869 WARN_ON((r32 & __FLASH_PLL_INIT_AND_RESET_IN_PROGRESS));
870
871 r32 = readl(rb + CT2_CSI_FW_CTL_REG);
872 WARN_ON((r32 & __RESET_AND_START_SCLK_LCLK_PLLS));
873}
874
875static void
876bfa_ioc_ct2_wait_till_nfc_running(void __iomem *rb)
877{
878 u32 r32;
879 int i;
880
881 if (bfa_ioc_ct2_nfc_halted(rb))
882 bfa_ioc_ct2_nfc_resume(rb);
883 for (i = 0; i < CT2_NFC_PAUSE_MAX_DELAY; i++) {
884 r32 = readl(rb + CT2_NFC_STS_REG);
885 if (r32 == CT2_NFC_STATE_RUNNING)
886 return;
887 udelay(1000);
888 }
889
890 r32 = readl(rb + CT2_NFC_STS_REG);
891 WARN_ON(!(r32 == CT2_NFC_STATE_RUNNING));
892}
893
Krishna Gudipati11189202011-06-13 15:50:35 -0700894bfa_status_t
895bfa_ioc_ct2_pll_init(void __iomem *rb, enum bfi_asic_mode mode)
896{
Krishna Gudipati227fab92012-09-21 17:24:52 -0700897 u32 wgn, r32, nfc_ver;
Krishna Gudipati8b070b42011-06-13 15:52:40 -0700898
Krishna Gudipati10a07372011-06-24 20:23:38 -0700899 wgn = readl(rb + CT2_WGN_STATUS);
Krishna Gudipatia6b963d2012-03-13 17:39:22 -0700900
Krishna Gudipati227fab92012-09-21 17:24:52 -0700901 if (wgn == (__WGN_READY | __GLBL_PF_VF_CFG_RDY)) {
902 /*
903 * If flash is corrupted, enable flash explicitly
904 */
905 bfa_ioc_ct2_clk_reset(rb);
906 bfa_ioc_ct2_enable_flash(rb);
Krishna Gudipatia6b963d2012-03-13 17:39:22 -0700907
908 bfa_ioc_ct2_mac_reset(rb);
Krishna Gudipatia6b963d2012-03-13 17:39:22 -0700909
Krishna Gudipati227fab92012-09-21 17:24:52 -0700910 bfa_ioc_ct2_clk_reset(rb);
911 bfa_ioc_ct2_enable_flash(rb);
Krishna Gudipatia6b963d2012-03-13 17:39:22 -0700912
Krishna Gudipati227fab92012-09-21 17:24:52 -0700913 } else {
914 nfc_ver = readl(rb + CT2_RSC_GPR15_REG);
Krishna Gudipatia6b963d2012-03-13 17:39:22 -0700915
Krishna Gudipati227fab92012-09-21 17:24:52 -0700916 if ((nfc_ver >= CT2_NFC_VER_VALID) &&
917 (wgn == (__A2T_AHB_LOAD | __WGN_READY))) {
918
919 bfa_ioc_ct2_wait_till_nfc_running(rb);
920
921 bfa_ioc_ct2_nfc_clk_reset(rb);
922 } else {
923 bfa_ioc_ct2_nfc_halt(rb);
924
925 bfa_ioc_ct2_clk_reset(rb);
926 bfa_ioc_ct2_mac_reset(rb);
927 bfa_ioc_ct2_clk_reset(rb);
928
929 }
Krishna Gudipati10a07372011-06-24 20:23:38 -0700930 }
Vijaya Mohan Guvvae1aaab82013-05-13 02:33:24 -0700931 /*
932 * The very first PCIe DMA Read done by LPU fails with a fatal error,
933 * when Address Translation Cache (ATC) has been enabled by system BIOS.
934 *
935 * Workaround:
936 * Disable Invalidated Tag Match Enable capability by setting the bit 26
937 * of CHIP_MISC_PRG to 0, by default it is set to 1.
938 */
939 r32 = readl(rb + CT2_CHIP_MISC_PRG);
940 writel((r32 & 0xfbffffff), (rb + CT2_CHIP_MISC_PRG));
Krishna Gudipati8b070b42011-06-13 15:52:40 -0700941
Krishna Gudipati10a07372011-06-24 20:23:38 -0700942 /*
943 * Mask the interrupts and clear any
Krishna Gudipati227fab92012-09-21 17:24:52 -0700944 * pending interrupts left by BIOS/EFI
Krishna Gudipati10a07372011-06-24 20:23:38 -0700945 */
Krishna Gudipati227fab92012-09-21 17:24:52 -0700946
Krishna Gudipati10a07372011-06-24 20:23:38 -0700947 writel(1, (rb + CT2_LPU0_HOSTFN_MBOX0_MSK));
948 writel(1, (rb + CT2_LPU1_HOSTFN_MBOX0_MSK));
Krishna Gudipati8b070b42011-06-13 15:52:40 -0700949
Krishna Gudipatia6b963d2012-03-13 17:39:22 -0700950 /* For first time initialization, no need to clear interrupts */
951 r32 = readl(rb + HOST_SEM5_REG);
952 if (r32 & 0x1) {
Krishna Gudipati227fab92012-09-21 17:24:52 -0700953 r32 = readl((rb + CT2_LPU0_HOSTFN_CMD_STAT));
Krishna Gudipatia6b963d2012-03-13 17:39:22 -0700954 if (r32 == 1) {
Krishna Gudipati227fab92012-09-21 17:24:52 -0700955 writel(1, (rb + CT2_LPU0_HOSTFN_CMD_STAT));
Krishna Gudipatia6b963d2012-03-13 17:39:22 -0700956 readl((rb + CT2_LPU0_HOSTFN_CMD_STAT));
957 }
Krishna Gudipati227fab92012-09-21 17:24:52 -0700958 r32 = readl((rb + CT2_LPU1_HOSTFN_CMD_STAT));
Krishna Gudipatia6b963d2012-03-13 17:39:22 -0700959 if (r32 == 1) {
Krishna Gudipati227fab92012-09-21 17:24:52 -0700960 writel(1, (rb + CT2_LPU1_HOSTFN_CMD_STAT));
961 readl((rb + CT2_LPU1_HOSTFN_CMD_STAT));
Krishna Gudipatia6b963d2012-03-13 17:39:22 -0700962 }
Krishna Gudipati8b070b42011-06-13 15:52:40 -0700963 }
Krishna Gudipati775c7742011-06-13 15:52:12 -0700964
Krishna Gudipati10a07372011-06-24 20:23:38 -0700965 bfa_ioc_ct2_mem_init(rb);
966
Krishna Gudipati227fab92012-09-21 17:24:52 -0700967 writel(BFI_IOC_UNINIT, (rb + CT2_BFA_IOC0_STATE_REG));
968 writel(BFI_IOC_UNINIT, (rb + CT2_BFA_IOC1_STATE_REG));
Krishna Gudipatia6b963d2012-03-13 17:39:22 -0700969
Krishna Gudipati11189202011-06-13 15:50:35 -0700970 return BFA_STATUS_OK;
971}
Vijaya Mohan Guvvac679b592013-05-13 02:33:26 -0700972
973static void
974bfa_ioc_ct_set_cur_ioc_fwstate(struct bfa_ioc_s *ioc,
975 enum bfi_ioc_state fwstate)
976{
977 writel(fwstate, ioc->ioc_regs.ioc_fwstate);
978}
979
980static enum bfi_ioc_state
981bfa_ioc_ct_get_cur_ioc_fwstate(struct bfa_ioc_s *ioc)
982{
983 return (enum bfi_ioc_state)readl(ioc->ioc_regs.ioc_fwstate);
984}
985
986static void
987bfa_ioc_ct_set_alt_ioc_fwstate(struct bfa_ioc_s *ioc,
988 enum bfi_ioc_state fwstate)
989{
990 writel(fwstate, ioc->ioc_regs.alt_ioc_fwstate);
991}
992
993static enum bfi_ioc_state
994bfa_ioc_ct_get_alt_ioc_fwstate(struct bfa_ioc_s *ioc)
995{
996 return (enum bfi_ioc_state) readl(ioc->ioc_regs.alt_ioc_fwstate);
997}