blob: 6c5f4031ff0cba6adc8ba68c3ed660970a75e989 [file] [log] [blame]
Ben Dooksa21765a2007-02-11 18:31:01 +01001/* linux/arch/arm/mach-s3c2412/s3c2412.c
Ben Dooks68d9ab32006-06-24 21:21:27 +01002 *
3 * Copyright (c) 2006 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
5 *
6 * http://armlinux.simtec.co.uk/.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
Ben Dooks68d9ab32006-06-24 21:21:27 +010011*/
12
13#include <linux/kernel.h>
14#include <linux/types.h>
15#include <linux/interrupt.h>
16#include <linux/list.h>
17#include <linux/timer.h>
18#include <linux/init.h>
Ben Dookse4253822008-10-21 14:06:38 +010019#include <linux/clk.h>
Ben Dookseca8c242007-05-28 18:19:16 +010020#include <linux/delay.h>
Kay Sievers4a858cf2011-12-21 16:01:38 -080021#include <linux/device.h>
Rafael J. Wysockibb072c32011-04-22 22:03:21 +020022#include <linux/syscore_ops.h>
Ben Dooksb6d1f542006-12-17 23:22:26 +010023#include <linux/serial_core.h>
Ben Dooks68d9ab32006-06-24 21:21:27 +010024#include <linux/platform_device.h>
Russell Kingfced80c2008-09-06 12:10:45 +010025#include <linux/io.h>
Ben Dooks68d9ab32006-06-24 21:21:27 +010026
27#include <asm/mach/arch.h>
28#include <asm/mach/map.h>
29#include <asm/mach/irq.h>
30
Russell Kinga09e64f2008-08-05 16:14:15 +010031#include <mach/hardware.h>
Ben Dooksc84cbb22006-09-14 13:29:15 +010032#include <asm/proc-fns.h>
Ben Dooks68d9ab32006-06-24 21:21:27 +010033#include <asm/irq.h>
David Howells9f97da72012-03-28 18:30:01 +010034#include <asm/system_misc.h>
Ben Dooks68d9ab32006-06-24 21:21:27 +010035
Ben Dookse4253822008-10-21 14:06:38 +010036#include <plat/cpu-freq.h>
37
Russell Kinga09e64f2008-08-05 16:14:15 +010038#include <mach/regs-clock.h>
Ben Dooksa2b7ba92008-10-07 22:26:09 +010039#include <plat/regs-serial.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010040#include <mach/regs-power.h>
41#include <mach/regs-gpio.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010042#include <mach/regs-dsc.h>
Ben Dooks13622702008-10-30 10:14:38 +000043#include <plat/regs-spi.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010044#include <mach/regs-s3c2412.h>
Ben Dooks68d9ab32006-06-24 21:21:27 +010045
Ben Dooksd5120ae2008-10-07 23:09:51 +010046#include <plat/s3c2412.h>
Ben Dooksa2b7ba92008-10-07 22:26:09 +010047#include <plat/cpu.h>
48#include <plat/devs.h>
Ben Dooksd5120ae2008-10-07 23:09:51 +010049#include <plat/clock.h>
Ben Dooksa2b7ba92008-10-07 22:26:09 +010050#include <plat/pm.h>
Ben Dookse24b8642008-10-21 14:06:34 +010051#include <plat/pll.h>
Atul Dahiyaef3f2dd2010-10-18 19:56:45 +090052#include <plat/nand-core.h>
Ben Dooks68d9ab32006-06-24 21:21:27 +010053
54#ifndef CONFIG_CPU_S3C2412_ONLY
55void __iomem *s3c24xx_va_gpio2 = S3C24XX_VA_GPIO;
Ben Dooks50dedf12006-09-18 10:19:06 +010056
57static inline void s3c2412_init_gpio2(void)
58{
59 s3c24xx_va_gpio2 = S3C24XX_VA_GPIO + 0x10;
60}
61#else
62#define s3c2412_init_gpio2() do { } while(0)
Ben Dooks68d9ab32006-06-24 21:21:27 +010063#endif
64
65/* Initial IO mappings */
66
67static struct map_desc s3c2412_iodesc[] __initdata = {
68 IODESC_ENT(CLKPWR),
Ben Dooks68d9ab32006-06-24 21:21:27 +010069 IODESC_ENT(TIMER),
Ben Dooks68d9ab32006-06-24 21:21:27 +010070 IODESC_ENT(WATCHDOG),
Ben Dooks25400032009-07-30 23:23:36 +010071 {
72 .virtual = (unsigned long)S3C2412_VA_SSMC,
73 .pfn = __phys_to_pfn(S3C2412_PA_SSMC),
74 .length = SZ_1M,
75 .type = MT_DEVICE,
76 },
77 {
78 .virtual = (unsigned long)S3C2412_VA_EBI,
79 .pfn = __phys_to_pfn(S3C2412_PA_EBI),
80 .length = SZ_1M,
81 .type = MT_DEVICE,
82 },
Ben Dooks68d9ab32006-06-24 21:21:27 +010083};
84
85/* uart registration process */
86
87void __init s3c2412_init_uarts(struct s3c2410_uartcfg *cfg, int no)
88{
89 s3c24xx_init_uartdevs("s3c2412-uart", s3c2410_uart_resources, cfg, no);
90
91 /* rename devices that are s3c2412/s3c2413 specific */
92 s3c_device_sdi.name = "s3c2412-sdi";
Ben Dooks72d70d02006-09-20 20:46:09 +010093 s3c_device_lcd.name = "s3c2412-lcd";
Atul Dahiyaef3f2dd2010-10-18 19:56:45 +090094 s3c_nand_setname("s3c2412-nand");
Sandeep Sanjay Patile9033822007-05-16 10:51:45 +010095
Ben Dooksf3fb5a52007-10-04 21:41:20 +010096 /* alter IRQ of SDI controller */
97
98 s3c_device_sdi.resource[1].start = IRQ_S3C2412_SDI;
99 s3c_device_sdi.resource[1].end = IRQ_S3C2412_SDI;
100
Sandeep Sanjay Patile9033822007-05-16 10:51:45 +0100101 /* spi channel related changes, s3c2412/13 specific */
102 s3c_device_spi0.name = "s3c2412-spi";
103 s3c_device_spi0.resource[0].end = S3C24XX_PA_SPI + 0x24;
104 s3c_device_spi1.name = "s3c2412-spi";
105 s3c_device_spi1.resource[0].start = S3C24XX_PA_SPI + S3C2412_SPI1;
106 s3c_device_spi1.resource[0].end = S3C24XX_PA_SPI + S3C2412_SPI1 + 0x24;
107
Ben Dooks68d9ab32006-06-24 21:21:27 +0100108}
109
Ben Dooksc84cbb22006-09-14 13:29:15 +0100110/* s3c2412_idle
111 *
112 * use the standard idle call by ensuring the idle mode
113 * in power config, then issuing the idle co-processor
114 * instruction
115*/
116
117static void s3c2412_idle(void)
118{
119 unsigned long tmp;
120
121 /* ensure our idle mode is to go to idle */
122
123 tmp = __raw_readl(S3C2412_PWRCFG);
124 tmp &= ~S3C2412_PWRCFG_STANDBYWFI_MASK;
125 tmp |= S3C2412_PWRCFG_STANDBYWFI_IDLE;
126 __raw_writel(tmp, S3C2412_PWRCFG);
127
128 cpu_do_idle();
129}
130
Heiko Stuebner57538972011-12-22 23:37:44 +0100131void s3c2412_restart(char mode, const char *cmd)
Ben Dookseca8c242007-05-28 18:19:16 +0100132{
Heiko Stuebner57538972011-12-22 23:37:44 +0100133 if (mode == 's')
134 soft_restart(0);
135
Ben Dookseca8c242007-05-28 18:19:16 +0100136 /* errata "Watch-dog/Software Reset Problem" specifies that
137 * this reset must be done with the SYSCLK sourced from
138 * EXTCLK instead of FOUT to avoid a glitch in the reset
139 * mechanism.
140 *
141 * See the watchdog section of the S3C2412 manual for more
142 * information on this fix.
143 */
144
145 __raw_writel(0x00, S3C2412_CLKSRC);
146 __raw_writel(S3C2412_SWRST_RESET, S3C2412_SWRST);
147
148 mdelay(1);
149}
150
Ben Dooks68d9ab32006-06-24 21:21:27 +0100151/* s3c2412_map_io
152 *
153 * register the standard cpu IO areas, and any passed in from the
154 * machine specific initialisation.
155*/
156
Ben Dooks74b265d2008-10-21 14:06:31 +0100157void __init s3c2412_map_io(void)
Ben Dooks68d9ab32006-06-24 21:21:27 +0100158{
159 /* move base of IO */
160
Ben Dooks50dedf12006-09-18 10:19:06 +0100161 s3c2412_init_gpio2();
Ben Dooks68d9ab32006-06-24 21:21:27 +0100162
Ben Dooksc84cbb22006-09-14 13:29:15 +0100163 /* set our idle function */
164
Nicolas Pitre92311272011-08-03 11:34:59 -0400165 arm_pm_idle = s3c2412_idle;
Ben Dooksc84cbb22006-09-14 13:29:15 +0100166
Ben Dooks68d9ab32006-06-24 21:21:27 +0100167 /* register our io-tables */
168
169 iotable_init(s3c2412_iodesc, ARRAY_SIZE(s3c2412_iodesc));
Ben Dooks68d9ab32006-06-24 21:21:27 +0100170}
171
Ben Dookse4253822008-10-21 14:06:38 +0100172void __init_or_cpufreq s3c2412_setup_clocks(void)
Ben Dooks68d9ab32006-06-24 21:21:27 +0100173{
Ben Dookse4253822008-10-21 14:06:38 +0100174 struct clk *xtal_clk;
Ben Dooks68d9ab32006-06-24 21:21:27 +0100175 unsigned long tmp;
Ben Dookse4253822008-10-21 14:06:38 +0100176 unsigned long xtal;
Ben Dooks68d9ab32006-06-24 21:21:27 +0100177 unsigned long fclk;
178 unsigned long hclk;
179 unsigned long pclk;
180
Ben Dookse4253822008-10-21 14:06:38 +0100181 xtal_clk = clk_get(NULL, "xtal");
182 xtal = clk_get_rate(xtal_clk);
183 clk_put(xtal_clk);
184
Ben Dooks68d9ab32006-06-24 21:21:27 +0100185 /* now we've got our machine bits initialised, work out what
186 * clocks we've got */
187
Ben Dookse4253822008-10-21 14:06:38 +0100188 fclk = s3c24xx_get_pll(__raw_readl(S3C2410_MPLLCON), xtal * 2);
Ben Dooks68d9ab32006-06-24 21:21:27 +0100189
Ben Dookscca851d2008-01-28 13:01:30 +0100190 clk_mpll.rate = fclk;
191
Ben Dooks68d9ab32006-06-24 21:21:27 +0100192 tmp = __raw_readl(S3C2410_CLKDIVN);
193
194 /* work out clock scalings */
195
196 hclk = fclk / ((tmp & S3C2412_CLKDIVN_HDIVN_MASK) + 1);
Ben Dooks1017be82008-04-16 00:08:36 +0100197 hclk /= ((tmp & S3C2412_CLKDIVN_ARMDIVN) ? 2 : 1);
Ben Dooks68d9ab32006-06-24 21:21:27 +0100198 pclk = hclk / ((tmp & S3C2412_CLKDIVN_PDIVN) ? 2 : 1);
199
200 /* print brieft summary of clocks, etc */
201
202 printk("S3C2412: core %ld.%03ld MHz, memory %ld.%03ld MHz, peripheral %ld.%03ld MHz\n",
203 print_mhz(fclk), print_mhz(hclk), print_mhz(pclk));
204
Ben Dookse4253822008-10-21 14:06:38 +0100205 s3c24xx_setup_clocks(fclk, hclk, pclk);
206}
207
208void __init s3c2412_init_clocks(int xtal)
209{
Ben Dooks68d9ab32006-06-24 21:21:27 +0100210 /* initialise the clocks here, to allow other things like the
211 * console to use them
212 */
213
Ben Dookse4253822008-10-21 14:06:38 +0100214 s3c24xx_register_baseclocks(xtal);
215 s3c2412_setup_clocks();
Ben Dooks68d9ab32006-06-24 21:21:27 +0100216 s3c2412_baseclk_add();
217}
218
Kay Sievers4a858cf2011-12-21 16:01:38 -0800219/* need to register the subsystem before we actually register the device, and
Ben Dooks68d9ab32006-06-24 21:21:27 +0100220 * we also need to ensure that it has been initialised before any of the
221 * drivers even try to use it (even if not on an s3c2412 based system)
222 * as a driver which may support both 2410 and 2440 may try and use it.
223*/
224
Kay Sievers4a858cf2011-12-21 16:01:38 -0800225struct bus_type s3c2412_subsys = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +0100226 .name = "s3c2412-core",
Kay Sievers4a858cf2011-12-21 16:01:38 -0800227 .dev_name = "s3c2412-core",
Ben Dooks68d9ab32006-06-24 21:21:27 +0100228};
229
230static int __init s3c2412_core_init(void)
231{
Kay Sievers4a858cf2011-12-21 16:01:38 -0800232 return subsys_system_register(&s3c2412_subsys, NULL);
Ben Dooks68d9ab32006-06-24 21:21:27 +0100233}
234
235core_initcall(s3c2412_core_init);
236
Kay Sievers4a858cf2011-12-21 16:01:38 -0800237static struct device s3c2412_dev = {
238 .bus = &s3c2412_subsys,
Ben Dooks68d9ab32006-06-24 21:21:27 +0100239};
240
241int __init s3c2412_init(void)
242{
243 printk("S3C2412: Initialising architecture\n");
244
Domenico Andreolifb630b92011-10-22 04:00:53 +0900245#ifdef CONFIG_PM
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200246 register_syscore_ops(&s3c2412_pm_syscore_ops);
Domenico Andreolifb630b92011-10-22 04:00:53 +0900247#endif
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200248 register_syscore_ops(&s3c24xx_irq_syscore_ops);
249
Kay Sievers4a858cf2011-12-21 16:01:38 -0800250 return device_register(&s3c2412_dev);
Ben Dooks68d9ab32006-06-24 21:21:27 +0100251}