blob: f980cf3d2baa6166fa82eb420c2b1f6d7a025716 [file] [log] [blame]
Ben Dooks7162ba02010-01-06 10:14:51 +09001/* arch/arm/plat-samsung/irq-vic-timer.c
2 * originally part of arch/arm/plat-s3c64xx/irq.c
3 *
4 * Copyright 2008 Openmoko, Inc.
5 * Copyright 2008 Simtec Electronics
6 * Ben Dooks <ben@simtec.co.uk>
7 * http://armlinux.simtec.co.uk/
8 *
9 * S3C64XX - Interrupt handling
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
16#include <linux/kernel.h>
17#include <linux/interrupt.h>
18#include <linux/irq.h>
19#include <linux/io.h>
20
21#include <mach/map.h>
Kukjin Kimbb19a752012-01-25 13:48:11 +090022#include <plat/cpu.h>
Ben Dooks7162ba02010-01-06 10:14:51 +090023#include <plat/irq-vic-timer.h>
24#include <plat/regs-timer.h>
25
Marek Szyprowski995b5282011-08-18 13:02:12 +090026#include <asm/mach/irq.h>
27
Ben Dooks7162ba02010-01-06 10:14:51 +090028static void s3c_irq_demux_vic_timer(unsigned int irq, struct irq_desc *desc)
29{
Marek Szyprowski995b5282011-08-18 13:02:12 +090030 struct irq_chip *chip = irq_get_chip(irq);
31 chained_irq_enter(chip, desc);
Lennert Buytenhek04ea1cc2010-12-14 22:55:57 +010032 generic_handle_irq((int)desc->irq_data.handler_data);
Marek Szyprowski995b5282011-08-18 13:02:12 +090033 chained_irq_exit(chip, desc);
Ben Dooks7162ba02010-01-06 10:14:51 +090034}
35
36/* We assume the IRQ_TIMER0..IRQ_TIMER4 range is continuous. */
Thomas Gleixner2d2e1d32011-05-09 10:09:26 +020037static void s3c_irq_timer_ack(struct irq_data *d)
Ben Dooks7162ba02010-01-06 10:14:51 +090038{
Thomas Gleixner2d2e1d32011-05-09 10:09:26 +020039 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
40 u32 mask = (1 << 5) << (d->irq - gc->irq_base);
Ben Dooks7162ba02010-01-06 10:14:51 +090041
Thomas Gleixner2d2e1d32011-05-09 10:09:26 +020042 irq_reg_writel(mask | gc->mask_cache, gc->reg_base);
Ben Dooks7162ba02010-01-06 10:14:51 +090043}
44
Ben Dooks7162ba02010-01-06 10:14:51 +090045/**
46 * s3c_init_vic_timer_irq() - initialise timer irq chanined off VIC.\
Thomas Gleixner2d2e1d32011-05-09 10:09:26 +020047 * @num: Number of timers to initialize
48 * @timer_irq: Base IRQ number to be used for the timers.
Ben Dooks7162ba02010-01-06 10:14:51 +090049 *
50 * Register the necessary IRQ chaining and support for the timer IRQs
51 * chained of the VIC.
52 */
Thomas Gleixner2d2e1d32011-05-09 10:09:26 +020053void __init s3c_init_vic_timer_irq(unsigned int num, unsigned int timer_irq)
Ben Dooks7162ba02010-01-06 10:14:51 +090054{
Thomas Gleixner2d2e1d32011-05-09 10:09:26 +020055 unsigned int pirq[5] = { IRQ_TIMER0_VIC, IRQ_TIMER1_VIC, IRQ_TIMER2_VIC,
56 IRQ_TIMER3_VIC, IRQ_TIMER4_VIC };
57 struct irq_chip_generic *s3c_tgc;
58 struct irq_chip_type *ct;
59 unsigned int i;
Ben Dooks7162ba02010-01-06 10:14:51 +090060
Kukjin Kimbb19a752012-01-25 13:48:11 +090061#ifdef CONFIG_ARCH_EXYNOS
62 if (soc_is_exynos5250()) {
63 pirq[0] = EXYNOS5_IRQ_TIMER0_VIC;
64 pirq[1] = EXYNOS5_IRQ_TIMER1_VIC;
65 pirq[2] = EXYNOS5_IRQ_TIMER2_VIC;
66 pirq[3] = EXYNOS5_IRQ_TIMER3_VIC;
67 pirq[4] = EXYNOS5_IRQ_TIMER4_VIC;
68 } else {
69 pirq[0] = EXYNOS4_IRQ_TIMER0_VIC;
70 pirq[1] = EXYNOS4_IRQ_TIMER1_VIC;
71 pirq[2] = EXYNOS4_IRQ_TIMER2_VIC;
72 pirq[3] = EXYNOS4_IRQ_TIMER3_VIC;
73 pirq[4] = EXYNOS4_IRQ_TIMER4_VIC;
74 }
75#endif
Thomas Gleixner2d2e1d32011-05-09 10:09:26 +020076 s3c_tgc = irq_alloc_generic_chip("s3c-timer", 1, timer_irq,
77 S3C64XX_TINT_CSTAT, handle_level_irq);
Todd Poynor691abd02011-07-16 11:13:47 +090078
79 if (!s3c_tgc) {
80 pr_err("%s: irq_alloc_generic_chip for IRQ %d failed\n",
81 __func__, timer_irq);
82 return;
83 }
84
Thomas Gleixner2d2e1d32011-05-09 10:09:26 +020085 ct = s3c_tgc->chip_types;
86 ct->chip.irq_mask = irq_gc_mask_clr_bit;
87 ct->chip.irq_unmask = irq_gc_mask_set_bit;
88 ct->chip.irq_ack = s3c_irq_timer_ack;
89 irq_setup_generic_chip(s3c_tgc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
90 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
91 /* Clear the upper bits of the mask_cache*/
92 s3c_tgc->mask_cache &= 0x1f;
Ben Dooks7162ba02010-01-06 10:14:51 +090093
Thomas Gleixner2d2e1d32011-05-09 10:09:26 +020094 for (i = 0; i < num; i++, timer_irq++) {
95 irq_set_chained_handler(pirq[i], s3c_irq_demux_vic_timer);
96 irq_set_handler_data(pirq[i], (void *)timer_irq);
97 }
Ben Dooks7162ba02010-01-06 10:14:51 +090098}