blob: 0405ef479814f10455236b08956d833d21c6da77 [file] [log] [blame]
Becky Bruce82876522007-05-09 14:31:19 -05001/*
2 * Contains register definitions common to the Book E PowerPC
3 * specification. Notice that while the IBM-40x series of CPUs
4 * are not true Book E PowerPCs, they borrowed a number of features
5 * before Book E was finalized, and are included here as well. Unfortunatly,
6 * they sometimes used different locations than true Book E CPUs did.
7 */
8#ifdef __KERNEL__
9#ifndef __ASM_POWERPC_REG_BOOKE_H__
10#define __ASM_POWERPC_REG_BOOKE_H__
11
12#ifndef __ASSEMBLY__
13/* Performance Monitor Registers */
14#define mfpmr(rn) ({unsigned int rval; \
15 asm volatile("mfpmr %0," __stringify(rn) \
16 : "=r" (rval)); rval;})
17#define mtpmr(rn, v) asm volatile("mtpmr " __stringify(rn) ",%0" : : "r" (v))
18#endif /* __ASSEMBLY__ */
19
20/* Freescale Book E Performance Monitor APU Registers */
21#define PMRN_PMC0 0x010 /* Performance Monitor Counter 0 */
22#define PMRN_PMC1 0x011 /* Performance Monitor Counter 1 */
23#define PMRN_PMC2 0x012 /* Performance Monitor Counter 1 */
24#define PMRN_PMC3 0x013 /* Performance Monitor Counter 1 */
25#define PMRN_PMLCA0 0x090 /* PM Local Control A0 */
26#define PMRN_PMLCA1 0x091 /* PM Local Control A1 */
27#define PMRN_PMLCA2 0x092 /* PM Local Control A2 */
28#define PMRN_PMLCA3 0x093 /* PM Local Control A3 */
29
30#define PMLCA_FC 0x80000000 /* Freeze Counter */
31#define PMLCA_FCS 0x40000000 /* Freeze in Supervisor */
32#define PMLCA_FCU 0x20000000 /* Freeze in User */
33#define PMLCA_FCM1 0x10000000 /* Freeze when PMM==1 */
34#define PMLCA_FCM0 0x08000000 /* Freeze when PMM==0 */
35#define PMLCA_CE 0x04000000 /* Condition Enable */
36
37#define PMLCA_EVENT_MASK 0x007f0000 /* Event field */
38#define PMLCA_EVENT_SHIFT 16
39
40#define PMRN_PMLCB0 0x110 /* PM Local Control B0 */
41#define PMRN_PMLCB1 0x111 /* PM Local Control B1 */
42#define PMRN_PMLCB2 0x112 /* PM Local Control B2 */
43#define PMRN_PMLCB3 0x113 /* PM Local Control B3 */
44
45#define PMLCB_THRESHMUL_MASK 0x0700 /* Threshhold Multiple Field */
46#define PMLCB_THRESHMUL_SHIFT 8
47
48#define PMLCB_THRESHOLD_MASK 0x003f /* Threshold Field */
49#define PMLCB_THRESHOLD_SHIFT 0
50
51#define PMRN_PMGC0 0x190 /* PM Global Control 0 */
52
53#define PMGC0_FAC 0x80000000 /* Freeze all Counters */
54#define PMGC0_PMIE 0x40000000 /* Interrupt Enable */
55#define PMGC0_FCECE 0x20000000 /* Freeze countes on
56 Enabled Condition or
57 Event */
58
59#define PMRN_UPMC0 0x000 /* User Performance Monitor Counter 0 */
60#define PMRN_UPMC1 0x001 /* User Performance Monitor Counter 1 */
61#define PMRN_UPMC2 0x002 /* User Performance Monitor Counter 1 */
62#define PMRN_UPMC3 0x003 /* User Performance Monitor Counter 1 */
63#define PMRN_UPMLCA0 0x080 /* User PM Local Control A0 */
64#define PMRN_UPMLCA1 0x081 /* User PM Local Control A1 */
65#define PMRN_UPMLCA2 0x082 /* User PM Local Control A2 */
66#define PMRN_UPMLCA3 0x083 /* User PM Local Control A3 */
67#define PMRN_UPMLCB0 0x100 /* User PM Local Control B0 */
68#define PMRN_UPMLCB1 0x101 /* User PM Local Control B1 */
69#define PMRN_UPMLCB2 0x102 /* User PM Local Control B2 */
70#define PMRN_UPMLCB3 0x103 /* User PM Local Control B3 */
71#define PMRN_UPMGC0 0x180 /* User PM Global Control 0 */
72
73
74/* Machine State Register (MSR) Fields */
75#define MSR_UCLE (1<<26) /* User-mode cache lock enable */
76#define MSR_SPE (1<<25) /* Enable SPE */
77#define MSR_DWE (1<<10) /* Debug Wait Enable */
78#define MSR_UBLE (1<<10) /* BTB lock enable (e500) */
79#define MSR_IS MSR_IR /* Instruction Space */
80#define MSR_DS MSR_DR /* Data Space */
81#define MSR_PMM (1<<2) /* Performance monitor mark bit */
82
83/* Default MSR for kernel mode. */
84#if defined (CONFIG_40x)
85#define MSR_KERNEL (MSR_ME|MSR_RI|MSR_IR|MSR_DR|MSR_CE)
86#elif defined(CONFIG_BOOKE)
87#define MSR_KERNEL (MSR_ME|MSR_RI|MSR_CE)
88#endif
89
90/* Special Purpose Registers (SPRNs)*/
91#define SPRN_DECAR 0x036 /* Decrementer Auto Reload Register */
92#define SPRN_IVPR 0x03F /* Interrupt Vector Prefix Register */
93#define SPRN_USPRG0 0x100 /* User Special Purpose Register General 0 */
94#define SPRN_SPRG4R 0x104 /* Special Purpose Register General 4 Read */
95#define SPRN_SPRG5R 0x105 /* Special Purpose Register General 5 Read */
96#define SPRN_SPRG6R 0x106 /* Special Purpose Register General 6 Read */
97#define SPRN_SPRG7R 0x107 /* Special Purpose Register General 7 Read */
98#define SPRN_SPRG4W 0x114 /* Special Purpose Register General 4 Write */
99#define SPRN_SPRG5W 0x115 /* Special Purpose Register General 5 Write */
100#define SPRN_SPRG6W 0x116 /* Special Purpose Register General 6 Write */
101#define SPRN_SPRG7W 0x117 /* Special Purpose Register General 7 Write */
102#define SPRN_DBCR2 0x136 /* Debug Control Register 2 */
103#define SPRN_IAC3 0x13A /* Instruction Address Compare 3 */
104#define SPRN_IAC4 0x13B /* Instruction Address Compare 4 */
105#define SPRN_DVC1 0x13E /* Data Value Compare Register 1 */
106#define SPRN_DVC2 0x13F /* Data Value Compare Register 2 */
107#define SPRN_IVOR0 0x190 /* Interrupt Vector Offset Register 0 */
108#define SPRN_IVOR1 0x191 /* Interrupt Vector Offset Register 1 */
109#define SPRN_IVOR2 0x192 /* Interrupt Vector Offset Register 2 */
110#define SPRN_IVOR3 0x193 /* Interrupt Vector Offset Register 3 */
111#define SPRN_IVOR4 0x194 /* Interrupt Vector Offset Register 4 */
112#define SPRN_IVOR5 0x195 /* Interrupt Vector Offset Register 5 */
113#define SPRN_IVOR6 0x196 /* Interrupt Vector Offset Register 6 */
114#define SPRN_IVOR7 0x197 /* Interrupt Vector Offset Register 7 */
115#define SPRN_IVOR8 0x198 /* Interrupt Vector Offset Register 8 */
116#define SPRN_IVOR9 0x199 /* Interrupt Vector Offset Register 9 */
117#define SPRN_IVOR10 0x19A /* Interrupt Vector Offset Register 10 */
118#define SPRN_IVOR11 0x19B /* Interrupt Vector Offset Register 11 */
119#define SPRN_IVOR12 0x19C /* Interrupt Vector Offset Register 12 */
120#define SPRN_IVOR13 0x19D /* Interrupt Vector Offset Register 13 */
121#define SPRN_IVOR14 0x19E /* Interrupt Vector Offset Register 14 */
122#define SPRN_IVOR15 0x19F /* Interrupt Vector Offset Register 15 */
123#define SPRN_SPEFSCR 0x200 /* SPE & Embedded FP Status & Control */
124#define SPRN_BBEAR 0x201 /* Branch Buffer Entry Address Register */
125#define SPRN_BBTAR 0x202 /* Branch Buffer Target Address Register */
Kumar Galafd351b82007-11-16 13:57:57 -0600126#define SPRN_ATB 0x20E /* Alternate Time Base */
127#define SPRN_ATBL 0x20E /* Alternate Time Base Lower */
128#define SPRN_ATBU 0x20F /* Alternate Time Base Upper */
Becky Bruce82876522007-05-09 14:31:19 -0500129#define SPRN_IVOR32 0x210 /* Interrupt Vector Offset Register 32 */
130#define SPRN_IVOR33 0x211 /* Interrupt Vector Offset Register 33 */
131#define SPRN_IVOR34 0x212 /* Interrupt Vector Offset Register 34 */
132#define SPRN_IVOR35 0x213 /* Interrupt Vector Offset Register 35 */
Kumar Galafd351b82007-11-16 13:57:57 -0600133#define SPRN_IVOR36 0x214 /* Interrupt Vector Offset Register 36 */
134#define SPRN_IVOR37 0x215 /* Interrupt Vector Offset Register 37 */
Becky Bruce82876522007-05-09 14:31:19 -0500135#define SPRN_MCSRR0 0x23A /* Machine Check Save and Restore Register 0 */
136#define SPRN_MCSRR1 0x23B /* Machine Check Save and Restore Register 1 */
137#define SPRN_MCSR 0x23C /* Machine Check Status Register */
138#define SPRN_MCAR 0x23D /* Machine Check Address Register */
139#define SPRN_DSRR0 0x23E /* Debug Save and Restore Register 0 */
140#define SPRN_DSRR1 0x23F /* Debug Save and Restore Register 1 */
Kumar Galafd351b82007-11-16 13:57:57 -0600141#define SPRN_SPRG8 0x25C /* Special Purpose Register General 8 */
142#define SPRN_SPRG9 0x25D /* Special Purpose Register General 9 */
Becky Bruce82876522007-05-09 14:31:19 -0500143#define SPRN_MAS0 0x270 /* MMU Assist Register 0 */
144#define SPRN_MAS1 0x271 /* MMU Assist Register 1 */
145#define SPRN_MAS2 0x272 /* MMU Assist Register 2 */
146#define SPRN_MAS3 0x273 /* MMU Assist Register 3 */
147#define SPRN_MAS4 0x274 /* MMU Assist Register 4 */
148#define SPRN_MAS5 0x275 /* MMU Assist Register 5 */
149#define SPRN_MAS6 0x276 /* MMU Assist Register 6 */
Becky Bruce82876522007-05-09 14:31:19 -0500150#define SPRN_PID1 0x279 /* Process ID Register 1 */
151#define SPRN_PID2 0x27A /* Process ID Register 2 */
152#define SPRN_TLB0CFG 0x2B0 /* TLB 0 Config Register */
153#define SPRN_TLB1CFG 0x2B1 /* TLB 1 Config Register */
Kumar Galafd351b82007-11-16 13:57:57 -0600154#define SPRN_EPR 0x2BE /* External Proxy Register */
Becky Bruce82876522007-05-09 14:31:19 -0500155#define SPRN_CCR1 0x378 /* Core Configuration Register 1 */
156#define SPRN_ZPR 0x3B0 /* Zone Protection Register (40x) */
Kumar Galafd351b82007-11-16 13:57:57 -0600157#define SPRN_MAS7 0x3B0 /* MMU Assist Register 7 */
Becky Bruce82876522007-05-09 14:31:19 -0500158#define SPRN_MMUCR 0x3B2 /* MMU Control Register */
159#define SPRN_CCR0 0x3B3 /* Core Configuration Register 0 */
Kumar Galafd351b82007-11-16 13:57:57 -0600160#define SPRN_EPLC 0x3B3 /* External Process ID Load Context */
161#define SPRN_EPSC 0x3B4 /* External Process ID Store Context */
Becky Bruce82876522007-05-09 14:31:19 -0500162#define SPRN_SGR 0x3B9 /* Storage Guarded Register */
163#define SPRN_DCWR 0x3BA /* Data Cache Write-thru Register */
164#define SPRN_SLER 0x3BB /* Little-endian real mode */
165#define SPRN_SU0R 0x3BC /* "User 0" real mode (40x) */
166#define SPRN_DCMP 0x3D1 /* Data TLB Compare Register */
167#define SPRN_ICDBDR 0x3D3 /* Instruction Cache Debug Data Register */
168#define SPRN_EVPR 0x3D6 /* Exception Vector Prefix Register */
169#define SPRN_L1CSR0 0x3F2 /* L1 Cache Control and Status Register 0 */
170#define SPRN_L1CSR1 0x3F3 /* L1 Cache Control and Status Register 1 */
171#define SPRN_PIT 0x3DB /* Programmable Interval Timer */
Kumar Galafd351b82007-11-16 13:57:57 -0600172#define SPRN_BUCSR 0x3F5 /* Branch Unit Control and Status */
Becky Bruce82876522007-05-09 14:31:19 -0500173#define SPRN_DCCR 0x3FA /* Data Cache Cacheability Register */
174#define SPRN_ICCR 0x3FB /* Instruction Cache Cacheability Register */
175#define SPRN_SVR 0x3FF /* System Version Register */
176
177/*
178 * SPRs which have conflicting definitions on true Book E versus classic,
179 * or IBM 40x.
180 */
181#ifdef CONFIG_BOOKE
182#define SPRN_PID 0x030 /* Process ID */
183#define SPRN_PID0 SPRN_PID/* Process ID Register 0 */
184#define SPRN_CSRR0 0x03A /* Critical Save and Restore Register 0 */
185#define SPRN_CSRR1 0x03B /* Critical Save and Restore Register 1 */
186#define SPRN_DEAR 0x03D /* Data Error Address Register */
187#define SPRN_ESR 0x03E /* Exception Syndrome Register */
188#define SPRN_PIR 0x11E /* Processor Identification Register */
189#define SPRN_DBSR 0x130 /* Debug Status Register */
190#define SPRN_DBCR0 0x134 /* Debug Control Register 0 */
191#define SPRN_DBCR1 0x135 /* Debug Control Register 1 */
192#define SPRN_IAC1 0x138 /* Instruction Address Compare 1 */
193#define SPRN_IAC2 0x139 /* Instruction Address Compare 2 */
194#define SPRN_DAC1 0x13C /* Data Address Compare 1 */
195#define SPRN_DAC2 0x13D /* Data Address Compare 2 */
196#define SPRN_TSR 0x150 /* Timer Status Register */
197#define SPRN_TCR 0x154 /* Timer Control Register */
198#endif /* Book E */
199#ifdef CONFIG_40x
200#define SPRN_PID 0x3B1 /* Process ID */
201#define SPRN_DBCR1 0x3BD /* Debug Control Register 1 */
202#define SPRN_ESR 0x3D4 /* Exception Syndrome Register */
203#define SPRN_DEAR 0x3D5 /* Data Error Address Register */
204#define SPRN_TSR 0x3D8 /* Timer Status Register */
205#define SPRN_TCR 0x3DA /* Timer Control Register */
206#define SPRN_SRR2 0x3DE /* Save/Restore Register 2 */
207#define SPRN_SRR3 0x3DF /* Save/Restore Register 3 */
208#define SPRN_DBSR 0x3F0 /* Debug Status Register */
209#define SPRN_DBCR0 0x3F2 /* Debug Control Register 0 */
210#define SPRN_DAC1 0x3F6 /* Data Address Compare 1 */
211#define SPRN_DAC2 0x3F7 /* Data Address Compare 2 */
212#define SPRN_CSRR0 SPRN_SRR2 /* Critical Save and Restore Register 0 */
213#define SPRN_CSRR1 SPRN_SRR3 /* Critical Save and Restore Register 1 */
214#endif
215
216/* Bit definitions for CCR1. */
217#define CCR1_DPC 0x00000100 /* Disable L1 I-Cache/D-Cache parity checking */
218#define CCR1_TCS 0x00000080 /* Timer Clock Select */
219
220/* Bit definitions for the MCSR. */
Becky Bruce82876522007-05-09 14:31:19 -0500221#define MCSR_MCS 0x80000000 /* Machine Check Summary */
222#define MCSR_IB 0x40000000 /* Instruction PLB Error */
223#define MCSR_DRB 0x20000000 /* Data Read PLB Error */
224#define MCSR_DWB 0x10000000 /* Data Write PLB Error */
225#define MCSR_TLBP 0x08000000 /* TLB Parity Error */
226#define MCSR_ICP 0x04000000 /* I-Cache Parity Error */
227#define MCSR_DCSP 0x02000000 /* D-Cache Search Parity Error */
228#define MCSR_DCFP 0x01000000 /* D-Cache Flush Parity Error */
229#define MCSR_IMPE 0x00800000 /* Imprecise Machine Check Exception */
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100230
Becky Bruce82876522007-05-09 14:31:19 -0500231#ifdef CONFIG_E500
232#define MCSR_MCP 0x80000000UL /* Machine Check Input Pin */
233#define MCSR_ICPERR 0x40000000UL /* I-Cache Parity Error */
234#define MCSR_DCP_PERR 0x20000000UL /* D-Cache Push Parity Error */
235#define MCSR_DCPERR 0x10000000UL /* D-Cache Parity Error */
Becky Bruce82876522007-05-09 14:31:19 -0500236#define MCSR_BUS_IAERR 0x00000080UL /* Instruction Address Error */
237#define MCSR_BUS_RAERR 0x00000040UL /* Read Address Error */
238#define MCSR_BUS_WAERR 0x00000020UL /* Write Address Error */
239#define MCSR_BUS_IBERR 0x00000010UL /* Instruction Data Error */
240#define MCSR_BUS_RBERR 0x00000008UL /* Read Data Bus Error */
241#define MCSR_BUS_WBERR 0x00000004UL /* Write Data Bus Error */
242#define MCSR_BUS_IPERR 0x00000002UL /* Instruction parity Error */
243#define MCSR_BUS_RPERR 0x00000001UL /* Read parity Error */
Becky Bruce86d7a9a2007-08-02 15:37:15 -0500244
245/* e500 parts may set unused bits in MCSR; mask these off */
246#define MCSR_MASK (MCSR_MCP | MCSR_ICPERR | MCSR_DCP_PERR | \
247 MCSR_DCPERR | MCSR_BUS_IAERR | MCSR_BUS_RAERR | \
248 MCSR_BUS_WAERR | MCSR_BUS_IBERR | MCSR_BUS_RBERR | \
249 MCSR_BUS_WBERR | MCSR_BUS_IPERR | MCSR_BUS_RPERR)
Becky Bruce82876522007-05-09 14:31:19 -0500250#endif
251#ifdef CONFIG_E200
252#define MCSR_MCP 0x80000000UL /* Machine Check Input Pin */
253#define MCSR_CP_PERR 0x20000000UL /* Cache Push Parity Error */
254#define MCSR_CPERR 0x10000000UL /* Cache Parity Error */
255#define MCSR_EXCP_ERR 0x08000000UL /* ISI, ITLB, or Bus Error on 1st insn
256 fetch for an exception handler */
257#define MCSR_BUS_IRERR 0x00000010UL /* Read Bus Error on instruction fetch*/
258#define MCSR_BUS_DRERR 0x00000008UL /* Read Bus Error on data load */
259#define MCSR_BUS_WRERR 0x00000004UL /* Write Bus Error on buffered
260 store or cache line push */
Becky Bruce86d7a9a2007-08-02 15:37:15 -0500261
262/* e200 parts may set unused bits in MCSR; mask these off */
263#define MCSR_MASK (MCSR_MCP | MCSR_CP_PERR | MCSR_CPERR | \
264 MCSR_EXCP_ERR | MCSR_BUS_IRERR | MCSR_BUS_DRERR | \
265 MCSR_BUS_WRERR)
Becky Bruce82876522007-05-09 14:31:19 -0500266#endif
267
268/* Bit definitions for the DBSR. */
269/*
270 * DBSR bits which have conflicting definitions on true Book E versus IBM 40x.
271 */
272#ifdef CONFIG_BOOKE
273#define DBSR_IC 0x08000000 /* Instruction Completion */
274#define DBSR_BT 0x04000000 /* Branch Taken */
275#define DBSR_TIE 0x01000000 /* Trap Instruction Event */
276#define DBSR_IAC1 0x00800000 /* Instr Address Compare 1 Event */
277#define DBSR_IAC2 0x00400000 /* Instr Address Compare 2 Event */
278#define DBSR_IAC3 0x00200000 /* Instr Address Compare 3 Event */
279#define DBSR_IAC4 0x00100000 /* Instr Address Compare 4 Event */
280#define DBSR_DAC1R 0x00080000 /* Data Addr Compare 1 Read Event */
281#define DBSR_DAC1W 0x00040000 /* Data Addr Compare 1 Write Event */
282#define DBSR_DAC2R 0x00020000 /* Data Addr Compare 2 Read Event */
283#define DBSR_DAC2W 0x00010000 /* Data Addr Compare 2 Write Event */
284#endif
285#ifdef CONFIG_40x
286#define DBSR_IC 0x80000000 /* Instruction Completion */
287#define DBSR_BT 0x40000000 /* Branch taken */
288#define DBSR_TIE 0x10000000 /* Trap Instruction debug Event */
289#define DBSR_IAC1 0x04000000 /* Instruction Address Compare 1 Event */
290#define DBSR_IAC2 0x02000000 /* Instruction Address Compare 2 Event */
291#define DBSR_IAC3 0x00080000 /* Instruction Address Compare 3 Event */
292#define DBSR_IAC4 0x00040000 /* Instruction Address Compare 4 Event */
293#define DBSR_DAC1R 0x01000000 /* Data Address Compare 1 Read Event */
294#define DBSR_DAC1W 0x00800000 /* Data Address Compare 1 Write Event */
295#define DBSR_DAC2R 0x00400000 /* Data Address Compare 2 Read Event */
296#define DBSR_DAC2W 0x00200000 /* Data Address Compare 2 Write Event */
297#endif
298
299/* Bit definitions related to the ESR. */
300#define ESR_MCI 0x80000000 /* Machine Check - Instruction */
301#define ESR_IMCP 0x80000000 /* Instr. Machine Check - Protection */
302#define ESR_IMCN 0x40000000 /* Instr. Machine Check - Non-config */
303#define ESR_IMCB 0x20000000 /* Instr. Machine Check - Bus error */
304#define ESR_IMCT 0x10000000 /* Instr. Machine Check - Timeout */
305#define ESR_PIL 0x08000000 /* Program Exception - Illegal */
joe@perches.com567e9fd2007-12-18 06:30:13 +1100306#define ESR_PPR 0x04000000 /* Program Exception - Privileged */
Becky Bruce82876522007-05-09 14:31:19 -0500307#define ESR_PTR 0x02000000 /* Program Exception - Trap */
308#define ESR_FP 0x01000000 /* Floating Point Operation */
309#define ESR_DST 0x00800000 /* Storage Exception - Data miss */
310#define ESR_DIZ 0x00400000 /* Storage Exception - Zone fault */
311#define ESR_ST 0x00800000 /* Store Operation */
312#define ESR_DLK 0x00200000 /* Data Cache Locking */
313#define ESR_ILK 0x00100000 /* Instr. Cache Locking */
314#define ESR_PUO 0x00040000 /* Unimplemented Operation exception */
315#define ESR_BO 0x00020000 /* Byte Ordering */
316
317/* Bit definitions related to the DBCR0. */
318#define DBCR0_EDM 0x80000000 /* External Debug Mode */
319#define DBCR0_IDM 0x40000000 /* Internal Debug Mode */
320#define DBCR0_RST 0x30000000 /* all the bits in the RST field */
321#define DBCR0_RST_SYSTEM 0x30000000 /* System Reset */
322#define DBCR0_RST_CHIP 0x20000000 /* Chip Reset */
323#define DBCR0_RST_CORE 0x10000000 /* Core Reset */
324#define DBCR0_RST_NONE 0x00000000 /* No Reset */
325#define DBCR0_IC 0x08000000 /* Instruction Completion */
326#define DBCR0_BT 0x04000000 /* Branch Taken */
327#define DBCR0_EDE 0x02000000 /* Exception Debug Event */
328#define DBCR0_TDE 0x01000000 /* TRAP Debug Event */
329#define DBCR0_IA1 0x00800000 /* Instr Addr compare 1 enable */
330#define DBCR0_IA2 0x00400000 /* Instr Addr compare 2 enable */
331#define DBCR0_IA12 0x00200000 /* Instr Addr 1-2 range enable */
332#define DBCR0_IA12X 0x00100000 /* Instr Addr 1-2 range eXclusive */
333#define DBCR0_IA3 0x00080000 /* Instr Addr compare 3 enable */
334#define DBCR0_IA4 0x00040000 /* Instr Addr compare 4 enable */
335#define DBCR0_IA34 0x00020000 /* Instr Addr 3-4 range Enable */
336#define DBCR0_IA34X 0x00010000 /* Instr Addr 3-4 range eXclusive */
337#define DBCR0_IA12T 0x00008000 /* Instr Addr 1-2 range Toggle */
338#define DBCR0_IA34T 0x00004000 /* Instr Addr 3-4 range Toggle */
339#define DBCR0_FT 0x00000001 /* Freeze Timers on debug event */
340
341/* Bit definitions related to the TCR. */
342#define TCR_WP(x) (((x)&0x3)<<30) /* WDT Period */
343#define TCR_WP_MASK TCR_WP(3)
344#define WP_2_17 0 /* 2^17 clocks */
345#define WP_2_21 1 /* 2^21 clocks */
346#define WP_2_25 2 /* 2^25 clocks */
347#define WP_2_29 3 /* 2^29 clocks */
348#define TCR_WRC(x) (((x)&0x3)<<28) /* WDT Reset Control */
349#define TCR_WRC_MASK TCR_WRC(3)
350#define WRC_NONE 0 /* No reset will occur */
351#define WRC_CORE 1 /* Core reset will occur */
352#define WRC_CHIP 2 /* Chip reset will occur */
353#define WRC_SYSTEM 3 /* System reset will occur */
354#define TCR_WIE 0x08000000 /* WDT Interrupt Enable */
355#define TCR_PIE 0x04000000 /* PIT Interrupt Enable */
356#define TCR_DIE TCR_PIE /* DEC Interrupt Enable */
357#define TCR_FP(x) (((x)&0x3)<<24) /* FIT Period */
358#define TCR_FP_MASK TCR_FP(3)
359#define FP_2_9 0 /* 2^9 clocks */
360#define FP_2_13 1 /* 2^13 clocks */
361#define FP_2_17 2 /* 2^17 clocks */
362#define FP_2_21 3 /* 2^21 clocks */
363#define TCR_FIE 0x00800000 /* FIT Interrupt Enable */
364#define TCR_ARE 0x00400000 /* Auto Reload Enable */
365
366/* Bit definitions for the TSR. */
367#define TSR_ENW 0x80000000 /* Enable Next Watchdog */
368#define TSR_WIS 0x40000000 /* WDT Interrupt Status */
369#define TSR_WRS(x) (((x)&0x3)<<28) /* WDT Reset Status */
370#define WRS_NONE 0 /* No WDT reset occurred */
371#define WRS_CORE 1 /* WDT forced core reset */
372#define WRS_CHIP 2 /* WDT forced chip reset */
373#define WRS_SYSTEM 3 /* WDT forced system reset */
374#define TSR_PIS 0x08000000 /* PIT Interrupt Status */
375#define TSR_DIS TSR_PIS /* DEC Interrupt Status */
376#define TSR_FIS 0x04000000 /* FIT Interrupt Status */
377
378/* Bit definitions for the DCCR. */
379#define DCCR_NOCACHE 0 /* Noncacheable */
380#define DCCR_CACHE 1 /* Cacheable */
381
382/* Bit definitions for DCWR. */
383#define DCWR_COPY 0 /* Copy-back */
384#define DCWR_WRITE 1 /* Write-through */
385
386/* Bit definitions for ICCR. */
387#define ICCR_NOCACHE 0 /* Noncacheable */
388#define ICCR_CACHE 1 /* Cacheable */
389
390/* Bit definitions for L1CSR0. */
391#define L1CSR0_CLFC 0x00000100 /* Cache Lock Bits Flash Clear */
392#define L1CSR0_DCFI 0x00000002 /* Data Cache Flash Invalidate */
393#define L1CSR0_CFI 0x00000002 /* Cache Flash Invalidate */
394#define L1CSR0_DCE 0x00000001 /* Data Cache Enable */
395
396/* Bit definitions for L1CSR1. */
397#define L1CSR1_ICLFR 0x00000100 /* Instr Cache Lock Bits Flash Reset */
398#define L1CSR1_ICFI 0x00000002 /* Instr Cache Flash Invalidate */
399#define L1CSR1_ICE 0x00000001 /* Instr Cache Enable */
400
401/* Bit definitions for SGR. */
402#define SGR_NORMAL 0 /* Speculative fetching allowed. */
403#define SGR_GUARDED 1 /* Speculative fetching disallowed. */
404
405/* Bit definitions for SPEFSCR. */
406#define SPEFSCR_SOVH 0x80000000 /* Summary integer overflow high */
407#define SPEFSCR_OVH 0x40000000 /* Integer overflow high */
408#define SPEFSCR_FGH 0x20000000 /* Embedded FP guard bit high */
409#define SPEFSCR_FXH 0x10000000 /* Embedded FP sticky bit high */
410#define SPEFSCR_FINVH 0x08000000 /* Embedded FP invalid operation high */
411#define SPEFSCR_FDBZH 0x04000000 /* Embedded FP div by zero high */
412#define SPEFSCR_FUNFH 0x02000000 /* Embedded FP underflow high */
413#define SPEFSCR_FOVFH 0x01000000 /* Embedded FP overflow high */
414#define SPEFSCR_FINXS 0x00200000 /* Embedded FP inexact sticky */
415#define SPEFSCR_FINVS 0x00100000 /* Embedded FP invalid op. sticky */
416#define SPEFSCR_FDBZS 0x00080000 /* Embedded FP div by zero sticky */
417#define SPEFSCR_FUNFS 0x00040000 /* Embedded FP underflow sticky */
418#define SPEFSCR_FOVFS 0x00020000 /* Embedded FP overflow sticky */
419#define SPEFSCR_MODE 0x00010000 /* Embedded FP mode */
420#define SPEFSCR_SOV 0x00008000 /* Integer summary overflow */
421#define SPEFSCR_OV 0x00004000 /* Integer overflow */
422#define SPEFSCR_FG 0x00002000 /* Embedded FP guard bit */
423#define SPEFSCR_FX 0x00001000 /* Embedded FP sticky bit */
424#define SPEFSCR_FINV 0x00000800 /* Embedded FP invalid operation */
425#define SPEFSCR_FDBZ 0x00000400 /* Embedded FP div by zero */
426#define SPEFSCR_FUNF 0x00000200 /* Embedded FP underflow */
427#define SPEFSCR_FOVF 0x00000100 /* Embedded FP overflow */
428#define SPEFSCR_FINXE 0x00000040 /* Embedded FP inexact enable */
429#define SPEFSCR_FINVE 0x00000020 /* Embedded FP invalid op. enable */
430#define SPEFSCR_FDBZE 0x00000010 /* Embedded FP div by zero enable */
431#define SPEFSCR_FUNFE 0x00000008 /* Embedded FP underflow enable */
432#define SPEFSCR_FOVFE 0x00000004 /* Embedded FP overflow enable */
433#define SPEFSCR_FRMC 0x00000003 /* Embedded FP rounding mode control */
434
435/*
436 * The IBM-403 is an even more odd special case, as it is much
437 * older than the IBM-405 series. We put these down here incase someone
438 * wishes to support these machines again.
439 */
440#ifdef CONFIG_403GCX
441/* Special Purpose Registers (SPRNs)*/
442#define SPRN_TBHU 0x3CC /* Time Base High User-mode */
443#define SPRN_TBLU 0x3CD /* Time Base Low User-mode */
444#define SPRN_CDBCR 0x3D7 /* Cache Debug Control Register */
445#define SPRN_TBHI 0x3DC /* Time Base High */
446#define SPRN_TBLO 0x3DD /* Time Base Low */
447#define SPRN_DBCR 0x3F2 /* Debug Control Regsiter */
448#define SPRN_PBL1 0x3FC /* Protection Bound Lower 1 */
449#define SPRN_PBL2 0x3FE /* Protection Bound Lower 2 */
450#define SPRN_PBU1 0x3FD /* Protection Bound Upper 1 */
451#define SPRN_PBU2 0x3FF /* Protection Bound Upper 2 */
452
453
454/* Bit definitions for the DBCR. */
455#define DBCR_EDM DBCR0_EDM
456#define DBCR_IDM DBCR0_IDM
457#define DBCR_RST(x) (((x) & 0x3) << 28)
458#define DBCR_RST_NONE 0
459#define DBCR_RST_CORE 1
460#define DBCR_RST_CHIP 2
461#define DBCR_RST_SYSTEM 3
462#define DBCR_IC DBCR0_IC /* Instruction Completion Debug Evnt */
463#define DBCR_BT DBCR0_BT /* Branch Taken Debug Event */
464#define DBCR_EDE DBCR0_EDE /* Exception Debug Event */
465#define DBCR_TDE DBCR0_TDE /* TRAP Debug Event */
466#define DBCR_FER 0x00F80000 /* First Events Remaining Mask */
467#define DBCR_FT 0x00040000 /* Freeze Timers on Debug Event */
468#define DBCR_IA1 0x00020000 /* Instr. Addr. Compare 1 Enable */
469#define DBCR_IA2 0x00010000 /* Instr. Addr. Compare 2 Enable */
470#define DBCR_D1R 0x00008000 /* Data Addr. Compare 1 Read Enable */
471#define DBCR_D1W 0x00004000 /* Data Addr. Compare 1 Write Enable */
472#define DBCR_D1S(x) (((x) & 0x3) << 12) /* Data Adrr. Compare 1 Size */
473#define DAC_BYTE 0
474#define DAC_HALF 1
475#define DAC_WORD 2
476#define DAC_QUAD 3
477#define DBCR_D2R 0x00000800 /* Data Addr. Compare 2 Read Enable */
478#define DBCR_D2W 0x00000400 /* Data Addr. Compare 2 Write Enable */
479#define DBCR_D2S(x) (((x) & 0x3) << 8) /* Data Addr. Compare 2 Size */
480#define DBCR_SBT 0x00000040 /* Second Branch Taken Debug Event */
481#define DBCR_SED 0x00000020 /* Second Exception Debug Event */
482#define DBCR_STD 0x00000010 /* Second Trap Debug Event */
483#define DBCR_SIA 0x00000008 /* Second IAC Enable */
484#define DBCR_SDA 0x00000004 /* Second DAC Enable */
485#define DBCR_JOI 0x00000002 /* JTAG Serial Outbound Int. Enable */
486#define DBCR_JII 0x00000001 /* JTAG Serial Inbound Int. Enable */
487#endif /* 403GCX */
488#endif /* __ASM_POWERPC_REG_BOOKE_H__ */
489#endif /* __KERNEL__ */