blob: ca59f7e02df4f79ff0d062aa0d999b34212e9093 [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings906bb262009-11-29 15:16:19 +00004 * Copyright 2006-2009 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11#include <linux/bitops.h>
12#include <linux/delay.h>
13#include <linux/pci.h>
14#include <linux/module.h>
15#include <linux/seq_file.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010016#include <linux/i2c.h>
Ben Hutchingsf31a45d2008-12-12 21:43:33 -080017#include <linux/mii.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010019#include "net_driver.h"
20#include "bitfield.h"
21#include "efx.h"
22#include "mac.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010023#include "spi.h"
Ben Hutchings744093c2009-11-29 15:12:08 +000024#include "nic.h"
Ben Hutchings3e6c4532009-10-23 08:30:36 +000025#include "regs.h"
Ben Hutchings12d00ca2009-10-23 08:30:46 +000026#include "io.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010027#include "phy.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010028#include "workarounds.h"
29
Ben Hutchings89863522009-11-25 16:09:04 +000030/* Hardware control for SFC4000 (aka Falcon). */
Ben Hutchings8ceee662008-04-27 12:55:59 +010031
Ben Hutchings2f7f5732008-12-12 21:34:25 -080032static const unsigned int
33/* "Large" EEPROM device: Atmel AT25640 or similar
34 * 8 KB, 16-bit address, 32 B write block */
35large_eeprom_type = ((13 << SPI_DEV_TYPE_SIZE_LBN)
36 | (2 << SPI_DEV_TYPE_ADDR_LEN_LBN)
37 | (5 << SPI_DEV_TYPE_BLOCK_SIZE_LBN)),
38/* Default flash device: Atmel AT25F1024
39 * 128 KB, 24-bit address, 32 KB erase block, 256 B write block */
40default_flash_type = ((17 << SPI_DEV_TYPE_SIZE_LBN)
41 | (3 << SPI_DEV_TYPE_ADDR_LEN_LBN)
42 | (0x52 << SPI_DEV_TYPE_ERASE_CMD_LBN)
43 | (15 << SPI_DEV_TYPE_ERASE_SIZE_LBN)
44 | (8 << SPI_DEV_TYPE_BLOCK_SIZE_LBN));
45
Ben Hutchings8ceee662008-04-27 12:55:59 +010046/**************************************************************************
47 *
48 * I2C bus - this is a bit-bashing interface using GPIO pins
49 * Note that it uses the output enables to tristate the outputs
50 * SDA is the data pin and SCL is the clock
51 *
52 **************************************************************************
53 */
Ben Hutchings37b5a602008-05-30 22:27:04 +010054static void falcon_setsda(void *data, int state)
Ben Hutchings8ceee662008-04-27 12:55:59 +010055{
Ben Hutchings37b5a602008-05-30 22:27:04 +010056 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +010057 efx_oword_t reg;
58
Ben Hutchings12d00ca2009-10-23 08:30:46 +000059 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000060 EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO3_OEN, !state);
Ben Hutchings12d00ca2009-10-23 08:30:46 +000061 efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +010062}
63
Ben Hutchings37b5a602008-05-30 22:27:04 +010064static void falcon_setscl(void *data, int state)
Ben Hutchings8ceee662008-04-27 12:55:59 +010065{
Ben Hutchings37b5a602008-05-30 22:27:04 +010066 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +010067 efx_oword_t reg;
68
Ben Hutchings12d00ca2009-10-23 08:30:46 +000069 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000070 EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO0_OEN, !state);
Ben Hutchings12d00ca2009-10-23 08:30:46 +000071 efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings37b5a602008-05-30 22:27:04 +010072}
73
74static int falcon_getsda(void *data)
75{
76 struct efx_nic *efx = (struct efx_nic *)data;
77 efx_oword_t reg;
78
Ben Hutchings12d00ca2009-10-23 08:30:46 +000079 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000080 return EFX_OWORD_FIELD(reg, FRF_AB_GPIO3_IN);
Ben Hutchings8ceee662008-04-27 12:55:59 +010081}
82
Ben Hutchings37b5a602008-05-30 22:27:04 +010083static int falcon_getscl(void *data)
Ben Hutchings8ceee662008-04-27 12:55:59 +010084{
Ben Hutchings37b5a602008-05-30 22:27:04 +010085 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +010086 efx_oword_t reg;
87
Ben Hutchings12d00ca2009-10-23 08:30:46 +000088 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000089 return EFX_OWORD_FIELD(reg, FRF_AB_GPIO0_IN);
Ben Hutchings8ceee662008-04-27 12:55:59 +010090}
91
Ben Hutchings37b5a602008-05-30 22:27:04 +010092static struct i2c_algo_bit_data falcon_i2c_bit_operations = {
93 .setsda = falcon_setsda,
94 .setscl = falcon_setscl,
Ben Hutchings8ceee662008-04-27 12:55:59 +010095 .getsda = falcon_getsda,
96 .getscl = falcon_getscl,
Ben Hutchings62c78322008-05-30 22:27:46 +010097 .udelay = 5,
Ben Hutchings9dadae62008-07-18 18:59:12 +010098 /* Wait up to 50 ms for slave to let us pull SCL high */
99 .timeout = DIV_ROUND_UP(HZ, 20),
Ben Hutchings8ceee662008-04-27 12:55:59 +0100100};
101
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000102static void falcon_push_irq_moderation(struct efx_channel *channel)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100103{
104 efx_dword_t timer_cmd;
105 struct efx_nic *efx = channel->efx;
106
107 /* Set timer register */
108 if (channel->irq_moderation) {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100109 EFX_POPULATE_DWORD_2(timer_cmd,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000110 FRF_AB_TC_TIMER_MODE,
111 FFE_BB_TIMER_MODE_INT_HLDOFF,
112 FRF_AB_TC_TIMER_VAL,
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000113 channel->irq_moderation - 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100114 } else {
115 EFX_POPULATE_DWORD_2(timer_cmd,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000116 FRF_AB_TC_TIMER_MODE,
117 FFE_BB_TIMER_MODE_DIS,
118 FRF_AB_TC_TIMER_VAL, 0);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100119 }
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000120 BUILD_BUG_ON(FR_AA_TIMER_COMMAND_KER != FR_BZ_TIMER_COMMAND_P0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000121 efx_writed_page_locked(efx, &timer_cmd, FR_BZ_TIMER_COMMAND_P0,
122 channel->channel);
Ben Hutchings127e6e12009-11-25 16:09:55 +0000123}
124
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000125static void falcon_deconfigure_mac_wrapper(struct efx_nic *efx);
126
Ben Hutchings127e6e12009-11-25 16:09:55 +0000127static void falcon_prepare_flush(struct efx_nic *efx)
128{
129 falcon_deconfigure_mac_wrapper(efx);
130
131 /* Wait for the tx and rx fifo's to get to the next packet boundary
132 * (~1ms without back-pressure), then to drain the remainder of the
133 * fifo's at data path speeds (negligible), with a healthy margin. */
134 msleep(10);
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100135}
136
Ben Hutchings8ceee662008-04-27 12:55:59 +0100137/* Acknowledge a legacy interrupt from Falcon
138 *
139 * This acknowledges a legacy (not MSI) interrupt via INT_ACK_KER_REG.
140 *
141 * Due to SFC bug 3706 (silicon revision <=A1) reads can be duplicated in the
142 * BIU. Interrupt acknowledge is read sensitive so must write instead
143 * (then read to ensure the BIU collector is flushed)
144 *
145 * NB most hardware supports MSI interrupts
146 */
Ben Hutchings152b6a62009-11-29 03:43:56 +0000147inline void falcon_irq_ack_a1(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100148{
149 efx_dword_t reg;
150
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000151 EFX_POPULATE_DWORD_1(reg, FRF_AA_INT_ACK_KER_FIELD, 0xb7eb7e);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000152 efx_writed(efx, &reg, FR_AA_INT_ACK_KER);
153 efx_readd(efx, &reg, FR_AA_WORK_AROUND_BROKEN_PCI_READS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100154}
155
Ben Hutchings8ceee662008-04-27 12:55:59 +0100156
Ben Hutchings152b6a62009-11-29 03:43:56 +0000157irqreturn_t falcon_legacy_interrupt_a1(int irq, void *dev_id)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100158{
Ben Hutchingsd3208b52008-05-16 21:20:00 +0100159 struct efx_nic *efx = dev_id;
160 efx_oword_t *int_ker = efx->irq_status.addr;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100161 int syserr;
162 int queues;
163
164 /* Check to see if this is our interrupt. If it isn't, we
165 * exit without having touched the hardware.
166 */
167 if (unlikely(EFX_OWORD_IS_ZERO(*int_ker))) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000168 netif_vdbg(efx, intr, efx->net_dev,
169 "IRQ %d on CPU %d not for me\n", irq,
170 raw_smp_processor_id());
Ben Hutchings8ceee662008-04-27 12:55:59 +0100171 return IRQ_NONE;
172 }
173 efx->last_irq_cpu = raw_smp_processor_id();
Ben Hutchings62776d02010-06-23 11:30:07 +0000174 netif_vdbg(efx, intr, efx->net_dev,
175 "IRQ %d on CPU %d status " EFX_OWORD_FMT "\n",
176 irq, raw_smp_processor_id(), EFX_OWORD_VAL(*int_ker));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100177
Ben Hutchings8ceee662008-04-27 12:55:59 +0100178 /* Determine interrupting queues, clear interrupt status
179 * register and acknowledge the device interrupt.
180 */
Ben Hutchings674979d2009-11-29 03:42:10 +0000181 BUILD_BUG_ON(FSF_AZ_NET_IVEC_INT_Q_WIDTH > EFX_MAX_CHANNELS);
182 queues = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_INT_Q);
Steve Hodgson63695452010-04-28 09:27:36 +0000183
184 /* Check to see if we have a serious error condition */
185 if (queues & (1U << efx->fatal_irq_level)) {
186 syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
187 if (unlikely(syserr))
188 return efx_nic_fatal_interrupt(efx);
189 }
190
Ben Hutchings8ceee662008-04-27 12:55:59 +0100191 EFX_ZERO_OWORD(*int_ker);
192 wmb(); /* Ensure the vector is cleared before interrupt ack */
193 falcon_irq_ack_a1(efx);
194
Ben Hutchings8313aca2010-09-10 06:41:57 +0000195 if (queues & 1)
196 efx_schedule_channel(efx_get_channel(efx, 0));
197 if (queues & 2)
198 efx_schedule_channel(efx_get_channel(efx, 1));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100199 return IRQ_HANDLED;
200}
Ben Hutchings8ceee662008-04-27 12:55:59 +0100201/**************************************************************************
202 *
203 * EEPROM/flash
204 *
205 **************************************************************************
206 */
207
Ben Hutchings23d30f02008-12-12 21:56:11 -0800208#define FALCON_SPI_MAX_LEN sizeof(efx_oword_t)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100209
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800210static int falcon_spi_poll(struct efx_nic *efx)
211{
212 efx_oword_t reg;
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000213 efx_reado(efx, &reg, FR_AB_EE_SPI_HCMD);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000214 return EFX_OWORD_FIELD(reg, FRF_AB_EE_SPI_HCMD_CMD_EN) ? -EBUSY : 0;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800215}
216
Ben Hutchings8ceee662008-04-27 12:55:59 +0100217/* Wait for SPI command completion */
218static int falcon_spi_wait(struct efx_nic *efx)
219{
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800220 /* Most commands will finish quickly, so we start polling at
221 * very short intervals. Sometimes the command may have to
222 * wait for VPD or expansion ROM access outside of our
223 * control, so we allow up to 100 ms. */
224 unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 10);
225 int i;
226
227 for (i = 0; i < 10; i++) {
228 if (!falcon_spi_poll(efx))
229 return 0;
230 udelay(10);
231 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100232
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100233 for (;;) {
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800234 if (!falcon_spi_poll(efx))
Ben Hutchings8ceee662008-04-27 12:55:59 +0100235 return 0;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100236 if (time_after_eq(jiffies, timeout)) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000237 netif_err(efx, hw, efx->net_dev,
238 "timed out waiting for SPI\n");
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100239 return -ETIMEDOUT;
240 }
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800241 schedule_timeout_uninterruptible(1);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100242 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100243}
244
Ben Hutchings76884832009-11-29 15:10:44 +0000245int falcon_spi_cmd(struct efx_nic *efx, const struct efx_spi_device *spi,
Ben Hutchingsf4150722008-11-04 20:34:28 +0000246 unsigned int command, int address,
Ben Hutchings23d30f02008-12-12 21:56:11 -0800247 const void *in, void *out, size_t len)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100248{
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100249 bool addressed = (address >= 0);
250 bool reading = (out != NULL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100251 efx_oword_t reg;
252 int rc;
253
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100254 /* Input validation */
255 if (len > FALCON_SPI_MAX_LEN)
256 return -EINVAL;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100257
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800258 /* Check that previous command is not still running */
259 rc = falcon_spi_poll(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100260 if (rc)
261 return rc;
262
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100263 /* Program address register, if we have an address */
264 if (addressed) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000265 EFX_POPULATE_OWORD_1(reg, FRF_AB_EE_SPI_HADR_ADR, address);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000266 efx_writeo(efx, &reg, FR_AB_EE_SPI_HADR);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100267 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100268
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100269 /* Program data register, if we have data */
270 if (in != NULL) {
271 memcpy(&reg, in, len);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000272 efx_writeo(efx, &reg, FR_AB_EE_SPI_HDATA);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100273 }
274
275 /* Issue read/write command */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100276 EFX_POPULATE_OWORD_7(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000277 FRF_AB_EE_SPI_HCMD_CMD_EN, 1,
278 FRF_AB_EE_SPI_HCMD_SF_SEL, spi->device_id,
279 FRF_AB_EE_SPI_HCMD_DABCNT, len,
280 FRF_AB_EE_SPI_HCMD_READ, reading,
281 FRF_AB_EE_SPI_HCMD_DUBCNT, 0,
282 FRF_AB_EE_SPI_HCMD_ADBCNT,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100283 (addressed ? spi->addr_len : 0),
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000284 FRF_AB_EE_SPI_HCMD_ENC, command);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000285 efx_writeo(efx, &reg, FR_AB_EE_SPI_HCMD);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100286
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100287 /* Wait for read/write to complete */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100288 rc = falcon_spi_wait(efx);
289 if (rc)
290 return rc;
291
292 /* Read data */
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100293 if (out != NULL) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000294 efx_reado(efx, &reg, FR_AB_EE_SPI_HDATA);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100295 memcpy(out, &reg, len);
296 }
297
Ben Hutchings8ceee662008-04-27 12:55:59 +0100298 return 0;
299}
300
Ben Hutchings23d30f02008-12-12 21:56:11 -0800301static size_t
302falcon_spi_write_limit(const struct efx_spi_device *spi, size_t start)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100303{
304 return min(FALCON_SPI_MAX_LEN,
305 (spi->block_size - (start & (spi->block_size - 1))));
306}
307
308static inline u8
309efx_spi_munge_command(const struct efx_spi_device *spi,
310 const u8 command, const unsigned int address)
311{
312 return command | (((address >> 8) & spi->munge_address) << 3);
313}
314
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800315/* Wait up to 10 ms for buffered write completion */
Ben Hutchings76884832009-11-29 15:10:44 +0000316int
317falcon_spi_wait_write(struct efx_nic *efx, const struct efx_spi_device *spi)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100318{
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800319 unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 100);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100320 u8 status;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800321 int rc;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100322
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800323 for (;;) {
Ben Hutchings76884832009-11-29 15:10:44 +0000324 rc = falcon_spi_cmd(efx, spi, SPI_RDSR, -1, NULL,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100325 &status, sizeof(status));
326 if (rc)
327 return rc;
328 if (!(status & SPI_STATUS_NRDY))
329 return 0;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800330 if (time_after_eq(jiffies, timeout)) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000331 netif_err(efx, hw, efx->net_dev,
332 "SPI write timeout on device %d"
333 " last status=0x%02x\n",
334 spi->device_id, status);
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800335 return -ETIMEDOUT;
336 }
337 schedule_timeout_uninterruptible(1);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100338 }
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100339}
340
Ben Hutchings76884832009-11-29 15:10:44 +0000341int falcon_spi_read(struct efx_nic *efx, const struct efx_spi_device *spi,
342 loff_t start, size_t len, size_t *retlen, u8 *buffer)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100343{
Ben Hutchings23d30f02008-12-12 21:56:11 -0800344 size_t block_len, pos = 0;
345 unsigned int command;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100346 int rc = 0;
347
348 while (pos < len) {
Ben Hutchings23d30f02008-12-12 21:56:11 -0800349 block_len = min(len - pos, FALCON_SPI_MAX_LEN);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100350
351 command = efx_spi_munge_command(spi, SPI_READ, start + pos);
Ben Hutchings76884832009-11-29 15:10:44 +0000352 rc = falcon_spi_cmd(efx, spi, command, start + pos, NULL,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100353 buffer + pos, block_len);
354 if (rc)
355 break;
356 pos += block_len;
357
358 /* Avoid locking up the system */
359 cond_resched();
360 if (signal_pending(current)) {
361 rc = -EINTR;
362 break;
363 }
364 }
365
366 if (retlen)
367 *retlen = pos;
368 return rc;
369}
370
Ben Hutchings76884832009-11-29 15:10:44 +0000371int
372falcon_spi_write(struct efx_nic *efx, const struct efx_spi_device *spi,
373 loff_t start, size_t len, size_t *retlen, const u8 *buffer)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100374{
375 u8 verify_buffer[FALCON_SPI_MAX_LEN];
Ben Hutchings23d30f02008-12-12 21:56:11 -0800376 size_t block_len, pos = 0;
377 unsigned int command;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100378 int rc = 0;
379
380 while (pos < len) {
Ben Hutchings76884832009-11-29 15:10:44 +0000381 rc = falcon_spi_cmd(efx, spi, SPI_WREN, -1, NULL, NULL, 0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100382 if (rc)
383 break;
384
Ben Hutchings23d30f02008-12-12 21:56:11 -0800385 block_len = min(len - pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100386 falcon_spi_write_limit(spi, start + pos));
387 command = efx_spi_munge_command(spi, SPI_WRITE, start + pos);
Ben Hutchings76884832009-11-29 15:10:44 +0000388 rc = falcon_spi_cmd(efx, spi, command, start + pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100389 buffer + pos, NULL, block_len);
390 if (rc)
391 break;
392
Ben Hutchings76884832009-11-29 15:10:44 +0000393 rc = falcon_spi_wait_write(efx, spi);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100394 if (rc)
395 break;
396
397 command = efx_spi_munge_command(spi, SPI_READ, start + pos);
Ben Hutchings76884832009-11-29 15:10:44 +0000398 rc = falcon_spi_cmd(efx, spi, command, start + pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100399 NULL, verify_buffer, block_len);
400 if (memcmp(verify_buffer, buffer + pos, block_len)) {
401 rc = -EIO;
402 break;
403 }
404
405 pos += block_len;
406
407 /* Avoid locking up the system */
408 cond_resched();
409 if (signal_pending(current)) {
410 rc = -EINTR;
411 break;
412 }
413 }
414
415 if (retlen)
416 *retlen = pos;
417 return rc;
418}
419
Ben Hutchings8ceee662008-04-27 12:55:59 +0100420/**************************************************************************
421 *
422 * MAC wrapper
423 *
424 **************************************************************************
425 */
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800426
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000427static void falcon_push_multicast_hash(struct efx_nic *efx)
428{
429 union efx_multicast_hash *mc_hash = &efx->multicast_hash;
430
431 WARN_ON(!mutex_is_locked(&efx->mac_lock));
432
433 efx_writeo(efx, &mc_hash->oword[0], FR_AB_MAC_MC_HASH_REG0);
434 efx_writeo(efx, &mc_hash->oword[1], FR_AB_MAC_MC_HASH_REG1);
435}
436
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000437static void falcon_reset_macs(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100438{
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000439 struct falcon_nic_data *nic_data = efx->nic_data;
440 efx_oword_t reg, mac_ctrl;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100441 int count;
442
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000443 if (efx_nic_rev(efx) < EFX_REV_FALCON_B0) {
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800444 /* It's not safe to use GLB_CTL_REG to reset the
445 * macs, so instead use the internal MAC resets
446 */
Ben Hutchings8fbca792010-09-22 10:00:11 +0000447 EFX_POPULATE_OWORD_1(reg, FRF_AB_XM_CORE_RST, 1);
448 efx_writeo(efx, &reg, FR_AB_XM_GLB_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100449
Ben Hutchings8fbca792010-09-22 10:00:11 +0000450 for (count = 0; count < 10000; count++) {
451 efx_reado(efx, &reg, FR_AB_XM_GLB_CFG);
452 if (EFX_OWORD_FIELD(reg, FRF_AB_XM_CORE_RST) ==
453 0)
454 return;
455 udelay(10);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800456 }
Ben Hutchings8fbca792010-09-22 10:00:11 +0000457
458 netif_err(efx, hw, efx->net_dev,
459 "timed out waiting for XMAC core reset\n");
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800460 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100461
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000462 /* Mac stats will fail whist the TX fifo is draining */
463 WARN_ON(nic_data->stats_disable_count == 0);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100464
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000465 efx_reado(efx, &mac_ctrl, FR_AB_MAC_CTRL);
466 EFX_SET_OWORD_FIELD(mac_ctrl, FRF_BB_TXFIFO_DRAIN_EN, 1);
467 efx_writeo(efx, &mac_ctrl, FR_AB_MAC_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100468
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000469 efx_reado(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000470 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGTX, 1);
471 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGRX, 1);
472 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_EM, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000473 efx_writeo(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100474
475 count = 0;
476 while (1) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000477 efx_reado(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000478 if (!EFX_OWORD_FIELD(reg, FRF_AB_RST_XGTX) &&
479 !EFX_OWORD_FIELD(reg, FRF_AB_RST_XGRX) &&
480 !EFX_OWORD_FIELD(reg, FRF_AB_RST_EM)) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000481 netif_dbg(efx, hw, efx->net_dev,
482 "Completed MAC reset after %d loops\n",
483 count);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100484 break;
485 }
486 if (count > 20) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000487 netif_err(efx, hw, efx->net_dev, "MAC reset failed\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +0100488 break;
489 }
490 count++;
491 udelay(10);
492 }
493
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000494 /* Ensure the correct MAC is selected before statistics
495 * are re-enabled by the caller */
496 efx_writeo(efx, &mac_ctrl, FR_AB_MAC_CTRL);
Steve Hodgsonb7b40ee2010-04-28 09:28:10 +0000497
Steve Hodgsonb7b40ee2010-04-28 09:28:10 +0000498 falcon_setup_xaui(efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800499}
500
501void falcon_drain_tx_fifo(struct efx_nic *efx)
502{
503 efx_oword_t reg;
504
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000505 if ((efx_nic_rev(efx) < EFX_REV_FALCON_B0) ||
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800506 (efx->loopback_mode != LOOPBACK_NONE))
507 return;
508
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000509 efx_reado(efx, &reg, FR_AB_MAC_CTRL);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800510 /* There is no point in draining more than once */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000511 if (EFX_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN))
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800512 return;
513
514 falcon_reset_macs(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100515}
516
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000517static void falcon_deconfigure_mac_wrapper(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100518{
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800519 efx_oword_t reg;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100520
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000521 if (efx_nic_rev(efx) < EFX_REV_FALCON_B0)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100522 return;
523
524 /* Isolate the MAC -> RX */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000525 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000526 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000527 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100528
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000529 /* Isolate TX -> MAC */
530 falcon_drain_tx_fifo(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100531}
532
533void falcon_reconfigure_mac_wrapper(struct efx_nic *efx)
534{
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000535 struct efx_link_state *link_state = &efx->link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100536 efx_oword_t reg;
Steve Hodgsonfd371e32010-06-01 11:17:51 +0000537 int link_speed, isolate;
538
539 isolate = (efx->reset_pending != RESET_TYPE_NONE);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100540
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000541 switch (link_state->speed) {
Ben Hutchingsf31a45d2008-12-12 21:43:33 -0800542 case 10000: link_speed = 3; break;
543 case 1000: link_speed = 2; break;
544 case 100: link_speed = 1; break;
545 default: link_speed = 0; break;
546 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100547 /* MAC_LINK_STATUS controls MAC backpressure but doesn't work
548 * as advertised. Disable to ensure packets are not
549 * indefinitely held and TX queue can be flushed at any point
550 * while the link is down. */
551 EFX_POPULATE_OWORD_5(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000552 FRF_AB_MAC_XOFF_VAL, 0xffff /* max pause time */,
553 FRF_AB_MAC_BCAD_ACPT, 1,
554 FRF_AB_MAC_UC_PROM, efx->promiscuous,
555 FRF_AB_MAC_LINK_STATUS, 1, /* always set */
556 FRF_AB_MAC_SPEED, link_speed);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100557 /* On B0, MAC backpressure can be disabled and packets get
558 * discarded. */
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000559 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000560 EFX_SET_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN,
Steve Hodgsonfd371e32010-06-01 11:17:51 +0000561 !link_state->up || isolate);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100562 }
563
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000564 efx_writeo(efx, &reg, FR_AB_MAC_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100565
566 /* Restore the multicast hash registers. */
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000567 falcon_push_multicast_hash(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100568
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000569 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings4b0d29d2009-11-29 03:42:18 +0000570 /* Enable XOFF signal from RX FIFO (we enabled it during NIC
571 * initialisation but it may read back as 0) */
572 EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100573 /* Unisolate the MAC -> RX */
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000574 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
Steve Hodgsonfd371e32010-06-01 11:17:51 +0000575 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, !isolate);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000576 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100577}
578
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000579static void falcon_stats_request(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100580{
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000581 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100582 efx_oword_t reg;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100583
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000584 WARN_ON(nic_data->stats_pending);
585 WARN_ON(nic_data->stats_disable_count);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100586
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000587 if (nic_data->stats_dma_done == NULL)
588 return; /* no mac selected */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100589
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000590 *nic_data->stats_dma_done = FALCON_STATS_NOT_DONE;
591 nic_data->stats_pending = true;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100592 wmb(); /* ensure done flag is clear */
593
594 /* Initiate DMA transfer of stats */
595 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000596 FRF_AB_MAC_STAT_DMA_CMD, 1,
597 FRF_AB_MAC_STAT_DMA_ADR,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100598 efx->stats_buffer.dma_addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000599 efx_writeo(efx, &reg, FR_AB_MAC_STAT_DMA);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100600
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000601 mod_timer(&nic_data->stats_timer, round_jiffies_up(jiffies + HZ / 2));
602}
Ben Hutchings8ceee662008-04-27 12:55:59 +0100603
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000604static void falcon_stats_complete(struct efx_nic *efx)
605{
606 struct falcon_nic_data *nic_data = efx->nic_data;
607
608 if (!nic_data->stats_pending)
609 return;
610
611 nic_data->stats_pending = 0;
612 if (*nic_data->stats_dma_done == FALCON_STATS_DONE) {
613 rmb(); /* read the done flag before the stats */
614 efx->mac_op->update_stats(efx);
615 } else {
Ben Hutchings62776d02010-06-23 11:30:07 +0000616 netif_err(efx, hw, efx->net_dev,
617 "timed out waiting for statistics\n");
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000618 }
619}
620
621static void falcon_stats_timer_func(unsigned long context)
622{
623 struct efx_nic *efx = (struct efx_nic *)context;
624 struct falcon_nic_data *nic_data = efx->nic_data;
625
626 spin_lock(&efx->stats_lock);
627
628 falcon_stats_complete(efx);
629 if (nic_data->stats_disable_count == 0)
630 falcon_stats_request(efx);
631
632 spin_unlock(&efx->stats_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100633}
634
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000635static bool falcon_loopback_link_poll(struct efx_nic *efx)
636{
637 struct efx_link_state old_state = efx->link_state;
638
639 WARN_ON(!mutex_is_locked(&efx->mac_lock));
640 WARN_ON(!LOOPBACK_INTERNAL(efx));
641
642 efx->link_state.fd = true;
643 efx->link_state.fc = efx->wanted_fc;
644 efx->link_state.up = true;
Ben Hutchings8fbca792010-09-22 10:00:11 +0000645 efx->link_state.speed = 10000;
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000646
647 return !efx_link_state_equal(&efx->link_state, &old_state);
648}
649
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000650static int falcon_reconfigure_port(struct efx_nic *efx)
651{
652 int rc;
653
654 WARN_ON(efx_nic_rev(efx) > EFX_REV_FALCON_B0);
655
656 /* Poll the PHY link state *before* reconfiguring it. This means we
657 * will pick up the correct speed (in loopback) to select the correct
658 * MAC.
659 */
660 if (LOOPBACK_INTERNAL(efx))
661 falcon_loopback_link_poll(efx);
662 else
663 efx->phy_op->poll(efx);
664
665 falcon_stop_nic_stats(efx);
666 falcon_deconfigure_mac_wrapper(efx);
667
Ben Hutchings8fbca792010-09-22 10:00:11 +0000668 falcon_reset_macs(efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000669
670 efx->phy_op->reconfigure(efx);
671 rc = efx->mac_op->reconfigure(efx);
672 BUG_ON(rc);
673
674 falcon_start_nic_stats(efx);
675
676 /* Synchronise efx->link_state with the kernel */
677 efx_link_status_changed(efx);
678
679 return 0;
680}
681
Ben Hutchings8ceee662008-04-27 12:55:59 +0100682/**************************************************************************
683 *
684 * PHY access via GMII
685 *
686 **************************************************************************
687 */
688
Ben Hutchings8ceee662008-04-27 12:55:59 +0100689/* Wait for GMII access to complete */
690static int falcon_gmii_wait(struct efx_nic *efx)
691{
Ben Hutchings80cb9a02009-11-25 16:08:41 +0000692 efx_oword_t md_stat;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100693 int count;
694
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800695 /* wait upto 50ms - taken max from datasheet */
696 for (count = 0; count < 5000; count++) {
Ben Hutchings80cb9a02009-11-25 16:08:41 +0000697 efx_reado(efx, &md_stat, FR_AB_MD_STAT);
698 if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSY) == 0) {
699 if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_LNFL) != 0 ||
700 EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSERR) != 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000701 netif_err(efx, hw, efx->net_dev,
702 "error from GMII access "
703 EFX_OWORD_FMT"\n",
704 EFX_OWORD_VAL(md_stat));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100705 return -EIO;
706 }
707 return 0;
708 }
709 udelay(10);
710 }
Ben Hutchings62776d02010-06-23 11:30:07 +0000711 netif_err(efx, hw, efx->net_dev, "timed out waiting for GMII\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +0100712 return -ETIMEDOUT;
713}
714
Ben Hutchings68e7f452009-04-29 08:05:08 +0000715/* Write an MDIO register of a PHY connected to Falcon. */
716static int falcon_mdio_write(struct net_device *net_dev,
717 int prtad, int devad, u16 addr, u16 value)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100718{
Ben Hutchings767e4682008-09-01 12:43:14 +0100719 struct efx_nic *efx = netdev_priv(net_dev);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100720 efx_oword_t reg;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000721 int rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100722
Ben Hutchings62776d02010-06-23 11:30:07 +0000723 netif_vdbg(efx, hw, efx->net_dev,
724 "writing MDIO %d register %d.%d with 0x%04x\n",
Ben Hutchings68e7f452009-04-29 08:05:08 +0000725 prtad, devad, addr, value);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100726
Steve Hodgsonab867462009-11-28 05:34:44 +0000727 mutex_lock(&efx->mdio_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100728
Ben Hutchings68e7f452009-04-29 08:05:08 +0000729 /* Check MDIO not currently being accessed */
730 rc = falcon_gmii_wait(efx);
731 if (rc)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100732 goto out;
733
734 /* Write the address/ID register */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000735 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000736 efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100737
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000738 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
739 FRF_AB_MD_DEV_ADR, devad);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000740 efx_writeo(efx, &reg, FR_AB_MD_ID);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100741
742 /* Write data */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000743 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_TXD, value);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000744 efx_writeo(efx, &reg, FR_AB_MD_TXD);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100745
746 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000747 FRF_AB_MD_WRC, 1,
748 FRF_AB_MD_GC, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000749 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100750
751 /* Wait for data to be written */
Ben Hutchings68e7f452009-04-29 08:05:08 +0000752 rc = falcon_gmii_wait(efx);
753 if (rc) {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100754 /* Abort the write operation */
755 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000756 FRF_AB_MD_WRC, 0,
757 FRF_AB_MD_GC, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000758 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100759 udelay(10);
760 }
761
Steve Hodgsonab867462009-11-28 05:34:44 +0000762out:
763 mutex_unlock(&efx->mdio_lock);
Ben Hutchings68e7f452009-04-29 08:05:08 +0000764 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100765}
766
Ben Hutchings68e7f452009-04-29 08:05:08 +0000767/* Read an MDIO register of a PHY connected to Falcon. */
768static int falcon_mdio_read(struct net_device *net_dev,
769 int prtad, int devad, u16 addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100770{
Ben Hutchings767e4682008-09-01 12:43:14 +0100771 struct efx_nic *efx = netdev_priv(net_dev);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100772 efx_oword_t reg;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000773 int rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100774
Steve Hodgsonab867462009-11-28 05:34:44 +0000775 mutex_lock(&efx->mdio_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100776
Ben Hutchings68e7f452009-04-29 08:05:08 +0000777 /* Check MDIO not currently being accessed */
778 rc = falcon_gmii_wait(efx);
779 if (rc)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100780 goto out;
781
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000782 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000783 efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100784
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000785 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
786 FRF_AB_MD_DEV_ADR, devad);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000787 efx_writeo(efx, &reg, FR_AB_MD_ID);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100788
789 /* Request data to be read */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000790 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_RDC, 1, FRF_AB_MD_GC, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000791 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100792
793 /* Wait for data to become available */
Ben Hutchings68e7f452009-04-29 08:05:08 +0000794 rc = falcon_gmii_wait(efx);
795 if (rc == 0) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000796 efx_reado(efx, &reg, FR_AB_MD_RXD);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000797 rc = EFX_OWORD_FIELD(reg, FRF_AB_MD_RXD);
Ben Hutchings62776d02010-06-23 11:30:07 +0000798 netif_vdbg(efx, hw, efx->net_dev,
799 "read from MDIO %d register %d.%d, got %04x\n",
800 prtad, devad, addr, rc);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100801 } else {
802 /* Abort the read operation */
803 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000804 FRF_AB_MD_RIC, 0,
805 FRF_AB_MD_GC, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000806 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100807
Ben Hutchings62776d02010-06-23 11:30:07 +0000808 netif_dbg(efx, hw, efx->net_dev,
809 "read from MDIO %d register %d.%d, got error %d\n",
810 prtad, devad, addr, rc);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100811 }
812
Steve Hodgsonab867462009-11-28 05:34:44 +0000813out:
814 mutex_unlock(&efx->mdio_lock);
Ben Hutchings68e7f452009-04-29 08:05:08 +0000815 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100816}
817
Ben Hutchings8ceee662008-04-27 12:55:59 +0100818/* This call is responsible for hooking in the MAC and PHY operations */
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000819static int falcon_probe_port(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100820{
Ben Hutchings8fbca792010-09-22 10:00:11 +0000821 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100822 int rc;
823
Ben Hutchings96c457262009-10-23 08:32:42 +0000824 switch (efx->phy_type) {
825 case PHY_TYPE_SFX7101:
826 efx->phy_op = &falcon_sfx7101_phy_ops;
827 break;
Ben Hutchings96c457262009-10-23 08:32:42 +0000828 case PHY_TYPE_QT2022C2:
829 case PHY_TYPE_QT2025C:
Ben Hutchingsb37b62f2009-10-23 08:33:42 +0000830 efx->phy_op = &falcon_qt202x_phy_ops;
Ben Hutchings96c457262009-10-23 08:32:42 +0000831 break;
Ben Hutchings7e51b432010-09-22 10:00:47 +0000832 case PHY_TYPE_TXC43128:
833 efx->phy_op = &falcon_txc_phy_ops;
834 break;
Ben Hutchings96c457262009-10-23 08:32:42 +0000835 default:
Ben Hutchings62776d02010-06-23 11:30:07 +0000836 netif_err(efx, probe, efx->net_dev, "Unknown PHY type %d\n",
837 efx->phy_type);
Ben Hutchings96c457262009-10-23 08:32:42 +0000838 return -ENODEV;
839 }
840
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000841 /* Fill out MDIO structure and loopback modes */
Ben Hutchings68e7f452009-04-29 08:05:08 +0000842 efx->mdio.mdio_read = falcon_mdio_read;
843 efx->mdio.mdio_write = falcon_mdio_write;
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000844 rc = efx->phy_op->probe(efx);
845 if (rc != 0)
846 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100847
Steve Hodgsonb895d732009-11-28 05:35:00 +0000848 /* Initial assumption */
849 efx->link_state.speed = 10000;
850 efx->link_state.fd = true;
851
Ben Hutchings8ceee662008-04-27 12:55:59 +0100852 /* Hardware flow ctrl. FalconA RX FIFO too small for pause generation */
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000853 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800854 efx->wanted_fc = EFX_FC_RX | EFX_FC_TX;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100855 else
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800856 efx->wanted_fc = EFX_FC_RX;
Steve Hodgson7a6b8f62010-02-03 09:30:38 +0000857 if (efx->mdio.mmds & MDIO_DEVS_AN)
858 efx->wanted_fc |= EFX_FC_AUTO;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100859
860 /* Allocate buffer for stats */
Ben Hutchings152b6a62009-11-29 03:43:56 +0000861 rc = efx_nic_alloc_buffer(efx, &efx->stats_buffer,
862 FALCON_MAC_STATS_SIZE);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100863 if (rc)
864 return rc;
Ben Hutchings62776d02010-06-23 11:30:07 +0000865 netif_dbg(efx, probe, efx->net_dev,
866 "stats buffer at %llx (virt %p phys %llx)\n",
867 (u64)efx->stats_buffer.dma_addr,
868 efx->stats_buffer.addr,
869 (u64)virt_to_phys(efx->stats_buffer.addr));
Ben Hutchings8fbca792010-09-22 10:00:11 +0000870 nic_data->stats_dma_done = efx->stats_buffer.addr + XgDmaDone_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100871
872 return 0;
873}
874
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000875static void falcon_remove_port(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100876{
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000877 efx->phy_op->remove(efx);
Ben Hutchings152b6a62009-11-29 03:43:56 +0000878 efx_nic_free_buffer(efx, &efx->stats_buffer);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100879}
880
881/**************************************************************************
882 *
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100883 * Falcon test code
884 *
885 **************************************************************************/
886
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000887static int
888falcon_read_nvram(struct efx_nic *efx, struct falcon_nvconfig *nvconfig_out)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100889{
Ben Hutchings4de92182010-12-02 13:47:29 +0000890 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100891 struct falcon_nvconfig *nvconfig;
892 struct efx_spi_device *spi;
893 void *region;
894 int rc, magic_num, struct_ver;
895 __le16 *word, *limit;
896 u32 csum;
897
Ben Hutchings4de92182010-12-02 13:47:29 +0000898 if (efx_spi_present(&nic_data->spi_flash))
899 spi = &nic_data->spi_flash;
900 else if (efx_spi_present(&nic_data->spi_eeprom))
901 spi = &nic_data->spi_eeprom;
902 else
Ben Hutchings2f7f5732008-12-12 21:34:25 -0800903 return -EINVAL;
904
Ben Hutchings0a95f562008-11-04 20:33:11 +0000905 region = kmalloc(FALCON_NVCONFIG_END, GFP_KERNEL);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100906 if (!region)
907 return -ENOMEM;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000908 nvconfig = region + FALCON_NVCONFIG_OFFSET;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100909
Ben Hutchings4de92182010-12-02 13:47:29 +0000910 mutex_lock(&nic_data->spi_lock);
Ben Hutchings76884832009-11-29 15:10:44 +0000911 rc = falcon_spi_read(efx, spi, 0, FALCON_NVCONFIG_END, NULL, region);
Ben Hutchings4de92182010-12-02 13:47:29 +0000912 mutex_unlock(&nic_data->spi_lock);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100913 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000914 netif_err(efx, hw, efx->net_dev, "Failed to read %s\n",
Ben Hutchings4de92182010-12-02 13:47:29 +0000915 efx_spi_present(&nic_data->spi_flash) ?
916 "flash" : "EEPROM");
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100917 rc = -EIO;
918 goto out;
919 }
920
921 magic_num = le16_to_cpu(nvconfig->board_magic_num);
922 struct_ver = le16_to_cpu(nvconfig->board_struct_ver);
923
924 rc = -EINVAL;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000925 if (magic_num != FALCON_NVCONFIG_BOARD_MAGIC_NUM) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000926 netif_err(efx, hw, efx->net_dev,
927 "NVRAM bad magic 0x%x\n", magic_num);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100928 goto out;
929 }
930 if (struct_ver < 2) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000931 netif_err(efx, hw, efx->net_dev,
932 "NVRAM has ancient version 0x%x\n", struct_ver);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100933 goto out;
934 } else if (struct_ver < 4) {
935 word = &nvconfig->board_magic_num;
936 limit = (__le16 *) (nvconfig + 1);
937 } else {
938 word = region;
Ben Hutchings0a95f562008-11-04 20:33:11 +0000939 limit = region + FALCON_NVCONFIG_END;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100940 }
941 for (csum = 0; word < limit; ++word)
942 csum += le16_to_cpu(*word);
943
944 if (~csum & 0xffff) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000945 netif_err(efx, hw, efx->net_dev,
946 "NVRAM has incorrect checksum\n");
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100947 goto out;
948 }
949
950 rc = 0;
951 if (nvconfig_out)
952 memcpy(nvconfig_out, nvconfig, sizeof(*nvconfig));
953
954 out:
955 kfree(region);
956 return rc;
957}
958
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000959static int falcon_test_nvram(struct efx_nic *efx)
960{
961 return falcon_read_nvram(efx, NULL);
962}
963
Ben Hutchings152b6a62009-11-29 03:43:56 +0000964static const struct efx_nic_register_test falcon_b0_register_tests[] = {
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000965 { FR_AZ_ADR_REGION,
Steve Hodgson4cddca52010-02-03 09:31:40 +0000966 EFX_OWORD32(0x0003FFFF, 0x0003FFFF, 0x0003FFFF, 0x0003FFFF) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000967 { FR_AZ_RX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100968 EFX_OWORD32(0xFFFFFFFE, 0x00017FFF, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000969 { FR_AZ_TX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100970 EFX_OWORD32(0x7FFF0037, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000971 { FR_AZ_TX_RESERVED,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100972 EFX_OWORD32(0xFFFEFE80, 0x1FFFFFFF, 0x020000FE, 0x007FFFFF) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000973 { FR_AB_MAC_CTRL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100974 EFX_OWORD32(0xFFFF0000, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000975 { FR_AZ_SRM_TX_DC_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100976 EFX_OWORD32(0x001FFFFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000977 { FR_AZ_RX_DC_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100978 EFX_OWORD32(0x0000000F, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000979 { FR_AZ_RX_DC_PF_WM,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100980 EFX_OWORD32(0x000003FF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000981 { FR_BZ_DP_CTRL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100982 EFX_OWORD32(0x00000FFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000983 { FR_AB_GM_CFG2,
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800984 EFX_OWORD32(0x00007337, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000985 { FR_AB_GMF_CFG0,
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800986 EFX_OWORD32(0x00001F1F, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000987 { FR_AB_XM_GLB_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100988 EFX_OWORD32(0x00000C68, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000989 { FR_AB_XM_TX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100990 EFX_OWORD32(0x00080164, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000991 { FR_AB_XM_RX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100992 EFX_OWORD32(0x07100A0C, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000993 { FR_AB_XM_RX_PARAM,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100994 EFX_OWORD32(0x00001FF8, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000995 { FR_AB_XM_FC,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100996 EFX_OWORD32(0xFFFF0001, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000997 { FR_AB_XM_ADR_LO,
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100998 EFX_OWORD32(0xFFFFFFFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000999 { FR_AB_XX_SD_CTL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001000 EFX_OWORD32(0x0003FF0F, 0x00000000, 0x00000000, 0x00000000) },
1001};
1002
Ben Hutchings152b6a62009-11-29 03:43:56 +00001003static int falcon_b0_test_registers(struct efx_nic *efx)
1004{
1005 return efx_nic_test_registers(efx, falcon_b0_register_tests,
1006 ARRAY_SIZE(falcon_b0_register_tests));
1007}
1008
Ben Hutchings8ceee662008-04-27 12:55:59 +01001009/**************************************************************************
1010 *
1011 * Device reset
1012 *
1013 **************************************************************************
1014 */
1015
1016/* Resets NIC to known state. This routine must be called in process
1017 * context and is allowed to sleep. */
Ben Hutchings4de92182010-12-02 13:47:29 +00001018static int __falcon_reset_hw(struct efx_nic *efx, enum reset_type method)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001019{
1020 struct falcon_nic_data *nic_data = efx->nic_data;
1021 efx_oword_t glb_ctl_reg_ker;
1022 int rc;
1023
Ben Hutchings62776d02010-06-23 11:30:07 +00001024 netif_dbg(efx, hw, efx->net_dev, "performing %s hardware reset\n",
1025 RESET_TYPE(method));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001026
1027 /* Initiate device reset */
1028 if (method == RESET_TYPE_WORLD) {
1029 rc = pci_save_state(efx->pci_dev);
1030 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001031 netif_err(efx, drv, efx->net_dev,
1032 "failed to backup PCI state of primary "
1033 "function prior to hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001034 goto fail1;
1035 }
Ben Hutchings152b6a62009-11-29 03:43:56 +00001036 if (efx_nic_is_dual_func(efx)) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001037 rc = pci_save_state(nic_data->pci_dev2);
1038 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001039 netif_err(efx, drv, efx->net_dev,
1040 "failed to backup PCI state of "
1041 "secondary function prior to "
1042 "hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001043 goto fail2;
1044 }
1045 }
1046
1047 EFX_POPULATE_OWORD_2(glb_ctl_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001048 FRF_AB_EXT_PHY_RST_DUR,
1049 FFE_AB_EXT_PHY_RST_DUR_10240US,
1050 FRF_AB_SWRST, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001051 } else {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001052 EFX_POPULATE_OWORD_7(glb_ctl_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001053 /* exclude PHY from "invisible" reset */
1054 FRF_AB_EXT_PHY_RST_CTL,
1055 method == RESET_TYPE_INVISIBLE,
1056 /* exclude EEPROM/flash and PCIe */
1057 FRF_AB_PCIE_CORE_RST_CTL, 1,
1058 FRF_AB_PCIE_NSTKY_RST_CTL, 1,
1059 FRF_AB_PCIE_SD_RST_CTL, 1,
1060 FRF_AB_EE_RST_CTL, 1,
1061 FRF_AB_EXT_PHY_RST_DUR,
1062 FFE_AB_EXT_PHY_RST_DUR_10240US,
1063 FRF_AB_SWRST, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001064 }
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001065 efx_writeo(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001066
Ben Hutchings62776d02010-06-23 11:30:07 +00001067 netif_dbg(efx, hw, efx->net_dev, "waiting for hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001068 schedule_timeout_uninterruptible(HZ / 20);
1069
1070 /* Restore PCI configuration if needed */
1071 if (method == RESET_TYPE_WORLD) {
Ben Hutchings152b6a62009-11-29 03:43:56 +00001072 if (efx_nic_is_dual_func(efx)) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001073 rc = pci_restore_state(nic_data->pci_dev2);
1074 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001075 netif_err(efx, drv, efx->net_dev,
1076 "failed to restore PCI config for "
1077 "the secondary function\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001078 goto fail3;
1079 }
1080 }
1081 rc = pci_restore_state(efx->pci_dev);
1082 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001083 netif_err(efx, drv, efx->net_dev,
1084 "failed to restore PCI config for the "
1085 "primary function\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001086 goto fail4;
1087 }
Ben Hutchings62776d02010-06-23 11:30:07 +00001088 netif_dbg(efx, drv, efx->net_dev,
1089 "successfully restored PCI config\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001090 }
1091
1092 /* Assert that reset complete */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001093 efx_reado(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001094 if (EFX_OWORD_FIELD(glb_ctl_reg_ker, FRF_AB_SWRST) != 0) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001095 rc = -ETIMEDOUT;
Ben Hutchings62776d02010-06-23 11:30:07 +00001096 netif_err(efx, hw, efx->net_dev,
1097 "timed out waiting for hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001098 goto fail5;
1099 }
Ben Hutchings62776d02010-06-23 11:30:07 +00001100 netif_dbg(efx, hw, efx->net_dev, "hardware reset complete\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001101
1102 return 0;
1103
1104 /* pci_save_state() and pci_restore_state() MUST be called in pairs */
1105fail2:
1106fail3:
1107 pci_restore_state(efx->pci_dev);
1108fail1:
1109fail4:
1110fail5:
1111 return rc;
1112}
1113
Ben Hutchings4de92182010-12-02 13:47:29 +00001114static int falcon_reset_hw(struct efx_nic *efx, enum reset_type method)
1115{
1116 struct falcon_nic_data *nic_data = efx->nic_data;
1117 int rc;
1118
1119 mutex_lock(&nic_data->spi_lock);
1120 rc = __falcon_reset_hw(efx, method);
1121 mutex_unlock(&nic_data->spi_lock);
1122
1123 return rc;
1124}
1125
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001126static void falcon_monitor(struct efx_nic *efx)
Ben Hutchingsfe758202009-11-25 16:11:45 +00001127{
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001128 bool link_changed;
Ben Hutchingsfe758202009-11-25 16:11:45 +00001129 int rc;
1130
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001131 BUG_ON(!mutex_is_locked(&efx->mac_lock));
1132
Ben Hutchingsfe758202009-11-25 16:11:45 +00001133 rc = falcon_board(efx)->type->monitor(efx);
1134 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001135 netif_err(efx, hw, efx->net_dev,
1136 "Board sensor %s; shutting down PHY\n",
1137 (rc == -ERANGE) ? "reported fault" : "failed");
Ben Hutchingsfe758202009-11-25 16:11:45 +00001138 efx->phy_mode |= PHY_MODE_LOW_POWER;
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001139 rc = __efx_reconfigure_port(efx);
1140 WARN_ON(rc);
Ben Hutchingsfe758202009-11-25 16:11:45 +00001141 }
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001142
1143 if (LOOPBACK_INTERNAL(efx))
1144 link_changed = falcon_loopback_link_poll(efx);
1145 else
1146 link_changed = efx->phy_op->poll(efx);
1147
1148 if (link_changed) {
1149 falcon_stop_nic_stats(efx);
1150 falcon_deconfigure_mac_wrapper(efx);
1151
Ben Hutchings8fbca792010-09-22 10:00:11 +00001152 falcon_reset_macs(efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001153 rc = efx->mac_op->reconfigure(efx);
1154 BUG_ON(rc);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001155
1156 falcon_start_nic_stats(efx);
1157
1158 efx_link_status_changed(efx);
1159 }
1160
Ben Hutchings8fbca792010-09-22 10:00:11 +00001161 falcon_poll_xmac(efx);
Ben Hutchingsfe758202009-11-25 16:11:45 +00001162}
1163
Ben Hutchings8ceee662008-04-27 12:55:59 +01001164/* Zeroes out the SRAM contents. This routine must be called in
1165 * process context and is allowed to sleep.
1166 */
1167static int falcon_reset_sram(struct efx_nic *efx)
1168{
1169 efx_oword_t srm_cfg_reg_ker, gpio_cfg_reg_ker;
1170 int count;
1171
1172 /* Set the SRAM wake/sleep GPIO appropriately. */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001173 efx_reado(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001174 EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OEN, 1);
1175 EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OUT, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001176 efx_writeo(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001177
1178 /* Initiate SRAM reset */
1179 EFX_POPULATE_OWORD_2(srm_cfg_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001180 FRF_AZ_SRM_INIT_EN, 1,
1181 FRF_AZ_SRM_NB_SZ, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001182 efx_writeo(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001183
1184 /* Wait for SRAM reset to complete */
1185 count = 0;
1186 do {
Ben Hutchings62776d02010-06-23 11:30:07 +00001187 netif_dbg(efx, hw, efx->net_dev,
1188 "waiting for SRAM reset (attempt %d)...\n", count);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001189
1190 /* SRAM reset is slow; expect around 16ms */
1191 schedule_timeout_uninterruptible(HZ / 50);
1192
1193 /* Check for reset complete */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001194 efx_reado(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001195 if (!EFX_OWORD_FIELD(srm_cfg_reg_ker, FRF_AZ_SRM_INIT_EN)) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001196 netif_dbg(efx, hw, efx->net_dev,
1197 "SRAM reset complete\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001198
1199 return 0;
1200 }
1201 } while (++count < 20); /* wait upto 0.4 sec */
1202
Ben Hutchings62776d02010-06-23 11:30:07 +00001203 netif_err(efx, hw, efx->net_dev, "timed out waiting for SRAM reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001204 return -ETIMEDOUT;
1205}
1206
Ben Hutchings4de92182010-12-02 13:47:29 +00001207static void falcon_spi_device_init(struct efx_nic *efx,
1208 struct efx_spi_device *spi_device,
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001209 unsigned int device_id, u32 device_type)
1210{
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001211 if (device_type != 0) {
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001212 spi_device->device_id = device_id;
1213 spi_device->size =
1214 1 << SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_SIZE);
1215 spi_device->addr_len =
1216 SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ADDR_LEN);
1217 spi_device->munge_address = (spi_device->size == 1 << 9 &&
1218 spi_device->addr_len == 1);
Ben Hutchingsf4150722008-11-04 20:34:28 +00001219 spi_device->erase_command =
1220 SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ERASE_CMD);
1221 spi_device->erase_size =
1222 1 << SPI_DEV_TYPE_FIELD(device_type,
1223 SPI_DEV_TYPE_ERASE_SIZE);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001224 spi_device->block_size =
1225 1 << SPI_DEV_TYPE_FIELD(device_type,
1226 SPI_DEV_TYPE_BLOCK_SIZE);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001227 } else {
Ben Hutchings4de92182010-12-02 13:47:29 +00001228 spi_device->size = 0;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001229 }
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001230}
1231
Ben Hutchings8ceee662008-04-27 12:55:59 +01001232/* Extract non-volatile configuration */
1233static int falcon_probe_nvconfig(struct efx_nic *efx)
1234{
Ben Hutchings4de92182010-12-02 13:47:29 +00001235 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001236 struct falcon_nvconfig *nvconfig;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001237 int rc;
1238
Ben Hutchings8ceee662008-04-27 12:55:59 +01001239 nvconfig = kmalloc(sizeof(*nvconfig), GFP_KERNEL);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001240 if (!nvconfig)
1241 return -ENOMEM;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001242
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001243 rc = falcon_read_nvram(efx, nvconfig);
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001244 if (rc)
Ben Hutchings4de92182010-12-02 13:47:29 +00001245 goto out;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001246
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001247 efx->phy_type = nvconfig->board_v2.port0_phy_type;
1248 efx->mdio.prtad = nvconfig->board_v2.port0_phy_addr;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001249
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001250 if (le16_to_cpu(nvconfig->board_struct_ver) >= 3) {
Ben Hutchings4de92182010-12-02 13:47:29 +00001251 falcon_spi_device_init(
1252 efx, &nic_data->spi_flash, FFE_AB_SPI_DEVICE_FLASH,
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001253 le32_to_cpu(nvconfig->board_v3
1254 .spi_device_type[FFE_AB_SPI_DEVICE_FLASH]));
Ben Hutchings4de92182010-12-02 13:47:29 +00001255 falcon_spi_device_init(
1256 efx, &nic_data->spi_eeprom, FFE_AB_SPI_DEVICE_EEPROM,
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001257 le32_to_cpu(nvconfig->board_v3
1258 .spi_device_type[FFE_AB_SPI_DEVICE_EEPROM]));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001259 }
1260
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001261 /* Read the MAC addresses */
1262 memcpy(efx->mac_address, nvconfig->mac_address[0], ETH_ALEN);
1263
Ben Hutchings62776d02010-06-23 11:30:07 +00001264 netif_dbg(efx, probe, efx->net_dev, "PHY is %d phy_id %d\n",
1265 efx->phy_type, efx->mdio.prtad);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001266
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001267 rc = falcon_probe_board(efx,
1268 le16_to_cpu(nvconfig->board_v2.board_revision));
Ben Hutchings4de92182010-12-02 13:47:29 +00001269out:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001270 kfree(nvconfig);
1271 return rc;
1272}
1273
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001274/* Probe all SPI devices on the NIC */
1275static void falcon_probe_spi_devices(struct efx_nic *efx)
1276{
Ben Hutchings4de92182010-12-02 13:47:29 +00001277 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001278 efx_oword_t nic_stat, gpio_ctl, ee_vpd_cfg;
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001279 int boot_dev;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001280
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001281 efx_reado(efx, &gpio_ctl, FR_AB_GPIO_CTL);
1282 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
1283 efx_reado(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001284
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001285 if (EFX_OWORD_FIELD(gpio_ctl, FRF_AB_GPIO3_PWRUP_VALUE)) {
1286 boot_dev = (EFX_OWORD_FIELD(nic_stat, FRF_AB_SF_PRST) ?
1287 FFE_AB_SPI_DEVICE_FLASH : FFE_AB_SPI_DEVICE_EEPROM);
Ben Hutchings62776d02010-06-23 11:30:07 +00001288 netif_dbg(efx, probe, efx->net_dev, "Booted from %s\n",
1289 boot_dev == FFE_AB_SPI_DEVICE_FLASH ?
1290 "flash" : "EEPROM");
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001291 } else {
1292 /* Disable VPD and set clock dividers to safe
1293 * values for initial programming. */
1294 boot_dev = -1;
Ben Hutchings62776d02010-06-23 11:30:07 +00001295 netif_dbg(efx, probe, efx->net_dev,
1296 "Booted from internal ASIC settings;"
1297 " setting SPI config\n");
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001298 EFX_POPULATE_OWORD_3(ee_vpd_cfg, FRF_AB_EE_VPD_EN, 0,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001299 /* 125 MHz / 7 ~= 20 MHz */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001300 FRF_AB_EE_SF_CLOCK_DIV, 7,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001301 /* 125 MHz / 63 ~= 2 MHz */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001302 FRF_AB_EE_EE_CLOCK_DIV, 63);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001303 efx_writeo(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001304 }
1305
Ben Hutchings4de92182010-12-02 13:47:29 +00001306 mutex_init(&nic_data->spi_lock);
1307
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001308 if (boot_dev == FFE_AB_SPI_DEVICE_FLASH)
Ben Hutchings4de92182010-12-02 13:47:29 +00001309 falcon_spi_device_init(efx, &nic_data->spi_flash,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001310 FFE_AB_SPI_DEVICE_FLASH,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001311 default_flash_type);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001312 if (boot_dev == FFE_AB_SPI_DEVICE_EEPROM)
Ben Hutchings4de92182010-12-02 13:47:29 +00001313 falcon_spi_device_init(efx, &nic_data->spi_eeprom,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001314 FFE_AB_SPI_DEVICE_EEPROM,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001315 large_eeprom_type);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001316}
1317
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001318static int falcon_probe_nic(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001319{
1320 struct falcon_nic_data *nic_data;
Ben Hutchingse775fb92009-11-23 16:06:02 +00001321 struct falcon_board *board;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001322 int rc;
1323
Ben Hutchings8ceee662008-04-27 12:55:59 +01001324 /* Allocate storage for hardware specific data */
1325 nic_data = kzalloc(sizeof(*nic_data), GFP_KERNEL);
Ben Hutchings88c59422008-09-03 15:07:50 +01001326 if (!nic_data)
1327 return -ENOMEM;
Ben Hutchings5daab962008-05-16 21:19:43 +01001328 efx->nic_data = nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001329
Ben Hutchings57849462009-11-29 15:08:21 +00001330 rc = -ENODEV;
1331
1332 if (efx_nic_fpga_ver(efx) != 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001333 netif_err(efx, probe, efx->net_dev,
1334 "Falcon FPGA not supported\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001335 goto fail1;
Ben Hutchings57849462009-11-29 15:08:21 +00001336 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001337
Ben Hutchings57849462009-11-29 15:08:21 +00001338 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) {
1339 efx_oword_t nic_stat;
1340 struct pci_dev *dev;
1341 u8 pci_rev = efx->pci_dev->revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001342
Ben Hutchings57849462009-11-29 15:08:21 +00001343 if ((pci_rev == 0xff) || (pci_rev == 0)) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001344 netif_err(efx, probe, efx->net_dev,
1345 "Falcon rev A0 not supported\n");
Ben Hutchings57849462009-11-29 15:08:21 +00001346 goto fail1;
1347 }
1348 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
1349 if (EFX_OWORD_FIELD(nic_stat, FRF_AB_STRAP_10G) == 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001350 netif_err(efx, probe, efx->net_dev,
1351 "Falcon rev A1 1G not supported\n");
Ben Hutchings57849462009-11-29 15:08:21 +00001352 goto fail1;
1353 }
1354 if (EFX_OWORD_FIELD(nic_stat, FRF_AA_STRAP_PCIE) == 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001355 netif_err(efx, probe, efx->net_dev,
1356 "Falcon rev A1 PCI-X not supported\n");
Ben Hutchings57849462009-11-29 15:08:21 +00001357 goto fail1;
1358 }
1359
1360 dev = pci_dev_get(efx->pci_dev);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001361 while ((dev = pci_get_device(EFX_VENDID_SFC, FALCON_A_S_DEVID,
1362 dev))) {
1363 if (dev->bus == efx->pci_dev->bus &&
1364 dev->devfn == efx->pci_dev->devfn + 1) {
1365 nic_data->pci_dev2 = dev;
1366 break;
1367 }
1368 }
1369 if (!nic_data->pci_dev2) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001370 netif_err(efx, probe, efx->net_dev,
1371 "failed to find secondary function\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001372 rc = -ENODEV;
1373 goto fail2;
1374 }
1375 }
1376
1377 /* Now we can reset the NIC */
Ben Hutchings4de92182010-12-02 13:47:29 +00001378 rc = __falcon_reset_hw(efx, RESET_TYPE_ALL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001379 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001380 netif_err(efx, probe, efx->net_dev, "failed to reset NIC\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001381 goto fail3;
1382 }
1383
1384 /* Allocate memory for INT_KER */
Ben Hutchings152b6a62009-11-29 03:43:56 +00001385 rc = efx_nic_alloc_buffer(efx, &efx->irq_status, sizeof(efx_oword_t));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001386 if (rc)
1387 goto fail4;
1388 BUG_ON(efx->irq_status.dma_addr & 0x0f);
1389
Ben Hutchings62776d02010-06-23 11:30:07 +00001390 netif_dbg(efx, probe, efx->net_dev,
1391 "INT_KER at %llx (virt %p phys %llx)\n",
1392 (u64)efx->irq_status.dma_addr,
1393 efx->irq_status.addr,
1394 (u64)virt_to_phys(efx->irq_status.addr));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001395
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001396 falcon_probe_spi_devices(efx);
1397
Ben Hutchings8ceee662008-04-27 12:55:59 +01001398 /* Read in the non-volatile configuration */
1399 rc = falcon_probe_nvconfig(efx);
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001400 if (rc) {
1401 if (rc == -EINVAL)
1402 netif_err(efx, probe, efx->net_dev, "NVRAM is invalid\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001403 goto fail5;
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001404 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001405
Ben Hutchings37b5a602008-05-30 22:27:04 +01001406 /* Initialise I2C adapter */
Ben Hutchingse775fb92009-11-23 16:06:02 +00001407 board = falcon_board(efx);
1408 board->i2c_adap.owner = THIS_MODULE;
1409 board->i2c_data = falcon_i2c_bit_operations;
1410 board->i2c_data.data = efx;
1411 board->i2c_adap.algo_data = &board->i2c_data;
1412 board->i2c_adap.dev.parent = &efx->pci_dev->dev;
1413 strlcpy(board->i2c_adap.name, "SFC4000 GPIO",
1414 sizeof(board->i2c_adap.name));
1415 rc = i2c_bit_add_bus(&board->i2c_adap);
Ben Hutchings37b5a602008-05-30 22:27:04 +01001416 if (rc)
1417 goto fail5;
1418
Ben Hutchings44838a42009-11-25 16:09:41 +00001419 rc = falcon_board(efx)->type->init(efx);
Ben Hutchings278c0622009-11-23 16:05:12 +00001420 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001421 netif_err(efx, probe, efx->net_dev,
1422 "failed to initialise board\n");
Ben Hutchings278c0622009-11-23 16:05:12 +00001423 goto fail6;
1424 }
1425
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001426 nic_data->stats_disable_count = 1;
1427 setup_timer(&nic_data->stats_timer, &falcon_stats_timer_func,
1428 (unsigned long)efx);
1429
Ben Hutchings8ceee662008-04-27 12:55:59 +01001430 return 0;
1431
Ben Hutchings278c0622009-11-23 16:05:12 +00001432 fail6:
Ben Hutchingse775fb92009-11-23 16:06:02 +00001433 BUG_ON(i2c_del_adapter(&board->i2c_adap));
1434 memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001435 fail5:
Ben Hutchings152b6a62009-11-29 03:43:56 +00001436 efx_nic_free_buffer(efx, &efx->irq_status);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001437 fail4:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001438 fail3:
1439 if (nic_data->pci_dev2) {
1440 pci_dev_put(nic_data->pci_dev2);
1441 nic_data->pci_dev2 = NULL;
1442 }
1443 fail2:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001444 fail1:
1445 kfree(efx->nic_data);
1446 return rc;
1447}
1448
Ben Hutchings56241ce2009-10-23 08:30:06 +00001449static void falcon_init_rx_cfg(struct efx_nic *efx)
1450{
1451 /* Prior to Siena the RX DMA engine will split each frame at
1452 * intervals of RX_USR_BUF_SIZE (32-byte units). We set it to
1453 * be so large that that never happens. */
1454 const unsigned huge_buf_size = (3 * 4096) >> 5;
1455 /* RX control FIFO thresholds (32 entries) */
1456 const unsigned ctrl_xon_thr = 20;
1457 const unsigned ctrl_xoff_thr = 25;
1458 /* RX data FIFO thresholds (256-byte units; size varies) */
Ben Hutchings152b6a62009-11-29 03:43:56 +00001459 int data_xon_thr = efx_nic_rx_xon_thresh >> 8;
1460 int data_xoff_thr = efx_nic_rx_xoff_thresh >> 8;
Ben Hutchings56241ce2009-10-23 08:30:06 +00001461 efx_oword_t reg;
1462
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001463 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001464 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) {
Ben Hutchings625b4512009-10-23 08:30:17 +00001465 /* Data FIFO size is 5.5K */
1466 if (data_xon_thr < 0)
1467 data_xon_thr = 512 >> 8;
1468 if (data_xoff_thr < 0)
1469 data_xoff_thr = 2048 >> 8;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001470 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_DESC_PUSH_EN, 0);
1471 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_USR_BUF_SIZE,
1472 huge_buf_size);
1473 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_MAC_TH, data_xon_thr);
1474 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_MAC_TH, data_xoff_thr);
1475 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_TX_TH, ctrl_xon_thr);
1476 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_TX_TH, ctrl_xoff_thr);
Ben Hutchings56241ce2009-10-23 08:30:06 +00001477 } else {
Ben Hutchings625b4512009-10-23 08:30:17 +00001478 /* Data FIFO size is 80K; register fields moved */
1479 if (data_xon_thr < 0)
1480 data_xon_thr = 27648 >> 8; /* ~3*max MTU */
1481 if (data_xoff_thr < 0)
1482 data_xoff_thr = 54272 >> 8; /* ~80Kb - 3*max MTU */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001483 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_DESC_PUSH_EN, 0);
1484 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_USR_BUF_SIZE,
1485 huge_buf_size);
1486 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_MAC_TH, data_xon_thr);
1487 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_MAC_TH, data_xoff_thr);
1488 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_TX_TH, ctrl_xon_thr);
1489 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_TX_TH, ctrl_xoff_thr);
1490 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 1);
Ben Hutchings477e54e2010-06-25 07:05:56 +00001491
1492 /* Enable hash insertion. This is broken for the
1493 * 'Falcon' hash so also select Toeplitz TCP/IPv4 and
1494 * IPv4 hashes. */
1495 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_HASH_INSRT_HDR, 1);
1496 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_HASH_ALG, 1);
1497 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_IP_HASH, 1);
Ben Hutchings56241ce2009-10-23 08:30:06 +00001498 }
Ben Hutchings4b0d29d2009-11-29 03:42:18 +00001499 /* Always enable XOFF signal from RX FIFO. We enable
1500 * or disable transmission of pause frames at the MAC. */
1501 EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001502 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings56241ce2009-10-23 08:30:06 +00001503}
1504
Ben Hutchings152b6a62009-11-29 03:43:56 +00001505/* This call performs hardware-specific global initialisation, such as
1506 * defining the descriptor cache sizes and number of RSS channels.
1507 * It does not set up any buffers, descriptor rings or event queues.
1508 */
1509static int falcon_init_nic(struct efx_nic *efx)
1510{
1511 efx_oword_t temp;
1512 int rc;
1513
1514 /* Use on-chip SRAM */
1515 efx_reado(efx, &temp, FR_AB_NIC_STAT);
1516 EFX_SET_OWORD_FIELD(temp, FRF_AB_ONCHIP_SRAM, 1);
1517 efx_writeo(efx, &temp, FR_AB_NIC_STAT);
1518
Ben Hutchings152b6a62009-11-29 03:43:56 +00001519 rc = falcon_reset_sram(efx);
1520 if (rc)
1521 return rc;
1522
1523 /* Clear the parity enables on the TX data fifos as
1524 * they produce false parity errors because of timing issues
1525 */
1526 if (EFX_WORKAROUND_5129(efx)) {
1527 efx_reado(efx, &temp, FR_AZ_CSR_SPARE);
1528 EFX_SET_OWORD_FIELD(temp, FRF_AB_MEM_PERR_EN_TX_DATA, 0);
1529 efx_writeo(efx, &temp, FR_AZ_CSR_SPARE);
1530 }
1531
1532 if (EFX_WORKAROUND_7244(efx)) {
1533 efx_reado(efx, &temp, FR_BZ_RX_FILTER_CTL);
1534 EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_FULL_SRCH_LIMIT, 8);
1535 EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_WILD_SRCH_LIMIT, 8);
1536 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_FULL_SRCH_LIMIT, 8);
1537 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_WILD_SRCH_LIMIT, 8);
1538 efx_writeo(efx, &temp, FR_BZ_RX_FILTER_CTL);
1539 }
1540
1541 /* XXX This is documented only for Falcon A0/A1 */
1542 /* Setup RX. Wait for descriptor is broken and must
1543 * be disabled. RXDP recovery shouldn't be needed, but is.
1544 */
1545 efx_reado(efx, &temp, FR_AA_RX_SELF_RST);
1546 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_NODESC_WAIT_DIS, 1);
1547 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_SELF_RST_EN, 1);
1548 if (EFX_WORKAROUND_5583(efx))
1549 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_ISCSI_DIS, 1);
1550 efx_writeo(efx, &temp, FR_AA_RX_SELF_RST);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001551
1552 /* Do not enable TX_NO_EOP_DISC_EN, since it limits packets to 16
1553 * descriptors (which is bad).
1554 */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001555 efx_reado(efx, &temp, FR_AZ_TX_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001556 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_NO_EOP_DISC_EN, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001557 efx_writeo(efx, &temp, FR_AZ_TX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001558
Ben Hutchings56241ce2009-10-23 08:30:06 +00001559 falcon_init_rx_cfg(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001560
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001561 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
Ben Hutchings477e54e2010-06-25 07:05:56 +00001562 /* Set hash key for IPv4 */
1563 memcpy(&temp, efx->rx_hash_key, sizeof(temp));
1564 efx_writeo(efx, &temp, FR_BZ_RX_RSS_TKEY);
1565
1566 /* Set destination of both TX and RX Flush events */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001567 EFX_POPULATE_OWORD_1(temp, FRF_BZ_FLS_EVQ_ID, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001568 efx_writeo(efx, &temp, FR_BZ_DP_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001569 }
1570
Ben Hutchings152b6a62009-11-29 03:43:56 +00001571 efx_nic_init_common(efx);
1572
Ben Hutchings8ceee662008-04-27 12:55:59 +01001573 return 0;
1574}
1575
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001576static void falcon_remove_nic(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001577{
1578 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchingse775fb92009-11-23 16:06:02 +00001579 struct falcon_board *board = falcon_board(efx);
Ben Hutchings37b5a602008-05-30 22:27:04 +01001580 int rc;
1581
Ben Hutchings44838a42009-11-25 16:09:41 +00001582 board->type->fini(efx);
Ben Hutchings278c0622009-11-23 16:05:12 +00001583
Ben Hutchings8c870372009-03-04 09:53:02 +00001584 /* Remove I2C adapter and clear it in preparation for a retry */
Ben Hutchingse775fb92009-11-23 16:06:02 +00001585 rc = i2c_del_adapter(&board->i2c_adap);
Ben Hutchings37b5a602008-05-30 22:27:04 +01001586 BUG_ON(rc);
Ben Hutchingse775fb92009-11-23 16:06:02 +00001587 memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001588
Ben Hutchings152b6a62009-11-29 03:43:56 +00001589 efx_nic_free_buffer(efx, &efx->irq_status);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001590
Ben Hutchings4de92182010-12-02 13:47:29 +00001591 __falcon_reset_hw(efx, RESET_TYPE_ALL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001592
1593 /* Release the second function after the reset */
1594 if (nic_data->pci_dev2) {
1595 pci_dev_put(nic_data->pci_dev2);
1596 nic_data->pci_dev2 = NULL;
1597 }
1598
1599 /* Tear down the private nic state */
1600 kfree(efx->nic_data);
1601 efx->nic_data = NULL;
1602}
1603
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001604static void falcon_update_nic_stats(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001605{
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001606 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001607 efx_oword_t cnt;
1608
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001609 if (nic_data->stats_disable_count)
1610 return;
1611
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001612 efx_reado(efx, &cnt, FR_AZ_RX_NODESC_DROP);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001613 efx->n_rx_nodesc_drop_cnt +=
1614 EFX_OWORD_FIELD(cnt, FRF_AB_RX_NODESC_DROP_CNT);
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001615
1616 if (nic_data->stats_pending &&
1617 *nic_data->stats_dma_done == FALCON_STATS_DONE) {
1618 nic_data->stats_pending = false;
1619 rmb(); /* read the done flag before the stats */
1620 efx->mac_op->update_stats(efx);
1621 }
1622}
1623
1624void falcon_start_nic_stats(struct efx_nic *efx)
1625{
1626 struct falcon_nic_data *nic_data = efx->nic_data;
1627
1628 spin_lock_bh(&efx->stats_lock);
1629 if (--nic_data->stats_disable_count == 0)
1630 falcon_stats_request(efx);
1631 spin_unlock_bh(&efx->stats_lock);
1632}
1633
1634void falcon_stop_nic_stats(struct efx_nic *efx)
1635{
1636 struct falcon_nic_data *nic_data = efx->nic_data;
1637 int i;
1638
1639 might_sleep();
1640
1641 spin_lock_bh(&efx->stats_lock);
1642 ++nic_data->stats_disable_count;
1643 spin_unlock_bh(&efx->stats_lock);
1644
1645 del_timer_sync(&nic_data->stats_timer);
1646
1647 /* Wait enough time for the most recent transfer to
1648 * complete. */
1649 for (i = 0; i < 4 && nic_data->stats_pending; i++) {
1650 if (*nic_data->stats_dma_done == FALCON_STATS_DONE)
1651 break;
1652 msleep(1);
1653 }
1654
1655 spin_lock_bh(&efx->stats_lock);
1656 falcon_stats_complete(efx);
1657 spin_unlock_bh(&efx->stats_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001658}
1659
Ben Hutchings06629f02009-11-29 03:43:43 +00001660static void falcon_set_id_led(struct efx_nic *efx, enum efx_led_mode mode)
1661{
1662 falcon_board(efx)->type->set_id_led(efx, mode);
1663}
1664
Ben Hutchings8ceee662008-04-27 12:55:59 +01001665/**************************************************************************
1666 *
Ben Hutchings89c758f2009-11-29 03:43:07 +00001667 * Wake on LAN
1668 *
1669 **************************************************************************
1670 */
1671
1672static void falcon_get_wol(struct efx_nic *efx, struct ethtool_wolinfo *wol)
1673{
1674 wol->supported = 0;
1675 wol->wolopts = 0;
1676 memset(&wol->sopass, 0, sizeof(wol->sopass));
1677}
1678
1679static int falcon_set_wol(struct efx_nic *efx, u32 type)
1680{
1681 if (type != 0)
1682 return -EINVAL;
1683 return 0;
1684}
1685
1686/**************************************************************************
1687 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001688 * Revision-dependent attributes used by efx.c and nic.c
Ben Hutchings8ceee662008-04-27 12:55:59 +01001689 *
1690 **************************************************************************
1691 */
1692
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001693struct efx_nic_type falcon_a1_nic_type = {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001694 .probe = falcon_probe_nic,
1695 .remove = falcon_remove_nic,
1696 .init = falcon_init_nic,
1697 .fini = efx_port_dummy_op_void,
1698 .monitor = falcon_monitor,
1699 .reset = falcon_reset_hw,
1700 .probe_port = falcon_probe_port,
1701 .remove_port = falcon_remove_port,
1702 .prepare_flush = falcon_prepare_flush,
1703 .update_stats = falcon_update_nic_stats,
1704 .start_stats = falcon_start_nic_stats,
1705 .stop_stats = falcon_stop_nic_stats,
Ben Hutchings06629f02009-11-29 03:43:43 +00001706 .set_id_led = falcon_set_id_led,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001707 .push_irq_moderation = falcon_push_irq_moderation,
1708 .push_multicast_hash = falcon_push_multicast_hash,
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001709 .reconfigure_port = falcon_reconfigure_port,
Ben Hutchings89c758f2009-11-29 03:43:07 +00001710 .get_wol = falcon_get_wol,
1711 .set_wol = falcon_set_wol,
1712 .resume_wol = efx_port_dummy_op_void,
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001713 .test_nvram = falcon_test_nvram,
Steve Hodgsonb895d732009-11-28 05:35:00 +00001714 .default_mac_ops = &falcon_xmac_operations,
1715
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001716 .revision = EFX_REV_FALCON_A1,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001717 .mem_map_size = 0x20000,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001718 .txd_ptr_tbl_base = FR_AA_TX_DESC_PTR_TBL_KER,
1719 .rxd_ptr_tbl_base = FR_AA_RX_DESC_PTR_TBL_KER,
1720 .buf_tbl_base = FR_AA_BUF_FULL_TBL_KER,
1721 .evq_ptr_tbl_base = FR_AA_EVQ_PTR_TBL_KER,
1722 .evq_rptr_tbl_base = FR_AA_EVQ_RPTR_KER,
Ben Hutchings6d51d302009-10-23 08:31:07 +00001723 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
Ben Hutchings8ceee662008-04-27 12:55:59 +01001724 .rx_buffer_padding = 0x24,
1725 .max_interrupt_mode = EFX_INT_MODE_MSI,
1726 .phys_addr_channels = 4,
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +00001727 .tx_dc_base = 0x130000,
1728 .rx_dc_base = 0x100000,
Ben Hutchingsc383b532009-11-29 15:11:02 +00001729 .offload_features = NETIF_F_IP_CSUM,
Ben Hutchingseb9f6742009-11-29 03:43:15 +00001730 .reset_world_flags = ETH_RESET_IRQ,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001731};
1732
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001733struct efx_nic_type falcon_b0_nic_type = {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001734 .probe = falcon_probe_nic,
1735 .remove = falcon_remove_nic,
1736 .init = falcon_init_nic,
1737 .fini = efx_port_dummy_op_void,
1738 .monitor = falcon_monitor,
1739 .reset = falcon_reset_hw,
1740 .probe_port = falcon_probe_port,
1741 .remove_port = falcon_remove_port,
1742 .prepare_flush = falcon_prepare_flush,
1743 .update_stats = falcon_update_nic_stats,
1744 .start_stats = falcon_start_nic_stats,
1745 .stop_stats = falcon_stop_nic_stats,
Ben Hutchings06629f02009-11-29 03:43:43 +00001746 .set_id_led = falcon_set_id_led,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001747 .push_irq_moderation = falcon_push_irq_moderation,
1748 .push_multicast_hash = falcon_push_multicast_hash,
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001749 .reconfigure_port = falcon_reconfigure_port,
Ben Hutchings89c758f2009-11-29 03:43:07 +00001750 .get_wol = falcon_get_wol,
1751 .set_wol = falcon_set_wol,
1752 .resume_wol = efx_port_dummy_op_void,
Ben Hutchings9bfc4bb2009-11-29 03:43:23 +00001753 .test_registers = falcon_b0_test_registers,
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001754 .test_nvram = falcon_test_nvram,
Steve Hodgsonb895d732009-11-28 05:35:00 +00001755 .default_mac_ops = &falcon_xmac_operations,
1756
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001757 .revision = EFX_REV_FALCON_B0,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001758 /* Map everything up to and including the RSS indirection
1759 * table. Don't map MSI-X table, MSI-X PBA since Linux
1760 * requires that they not be mapped. */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001761 .mem_map_size = (FR_BZ_RX_INDIRECTION_TBL +
1762 FR_BZ_RX_INDIRECTION_TBL_STEP *
1763 FR_BZ_RX_INDIRECTION_TBL_ROWS),
1764 .txd_ptr_tbl_base = FR_BZ_TX_DESC_PTR_TBL,
1765 .rxd_ptr_tbl_base = FR_BZ_RX_DESC_PTR_TBL,
1766 .buf_tbl_base = FR_BZ_BUF_FULL_TBL,
1767 .evq_ptr_tbl_base = FR_BZ_EVQ_PTR_TBL,
1768 .evq_rptr_tbl_base = FR_BZ_EVQ_RPTR,
Ben Hutchings6d51d302009-10-23 08:31:07 +00001769 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
Ben Hutchings39c9cf02010-06-23 11:31:28 +00001770 .rx_buffer_hash_size = 0x10,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001771 .rx_buffer_padding = 0,
1772 .max_interrupt_mode = EFX_INT_MODE_MSIX,
1773 .phys_addr_channels = 32, /* Hardware limit is 64, but the legacy
1774 * interrupt handler only supports 32
1775 * channels */
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +00001776 .tx_dc_base = 0x130000,
1777 .rx_dc_base = 0x100000,
Ben Hutchingsb4187e42010-09-20 08:43:42 +00001778 .offload_features = NETIF_F_IP_CSUM | NETIF_F_RXHASH | NETIF_F_NTUPLE,
Ben Hutchingseb9f6742009-11-29 03:43:15 +00001779 .reset_world_flags = ETH_RESET_IRQ,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001780};
1781