blob: cda534790d1d35ea6434c0d044452d4446ede09b [file] [log] [blame]
Martin Peresa10220b2012-11-04 01:01:53 +01001/*
2 * Copyright 2012 Nouveau Community
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Martin Peres <martin.peres@labri.fr>
23 * Ben Skeggs
24 */
25
Ben Skeggs48ae0b32013-10-24 09:39:05 +100026#include "nv04.h"
Martin Peresa10220b2012-11-04 01:01:53 +010027
28static void
29nv50_bus_intr(struct nouveau_subdev *subdev)
30{
31 struct nouveau_bus *pbus = nouveau_bus(subdev);
32 u32 stat = nv_rd32(pbus, 0x001100) & nv_rd32(pbus, 0x001140);
33
34 if (stat & 0x00000008) {
Martin Peres9d7175c2012-12-07 02:26:02 +010035 u32 addr = nv_rd32(pbus, 0x009084);
36 u32 data = nv_rd32(pbus, 0x009088);
37
38 nv_error(pbus, "MMIO %s of 0x%08x FAULT at 0x%06x\n",
39 (addr & 0x00000002) ? "write" : "read", data,
40 (addr & 0x00fffffc));
41
Martin Peresa10220b2012-11-04 01:01:53 +010042 stat &= ~0x00000008;
43 nv_wr32(pbus, 0x001100, 0x00000008);
44 }
45
46 if (stat & 0x00010000) {
47 subdev = nouveau_subdev(pbus, NVDEV_SUBDEV_THERM);
48 if (subdev && subdev->intr)
49 subdev->intr(subdev);
50 stat &= ~0x00010000;
51 nv_wr32(pbus, 0x001100, 0x00010000);
52 }
53
54 if (stat) {
55 nv_error(pbus, "unknown intr 0x%08x\n", stat);
56 nv_mask(pbus, 0x001140, stat, 0);
57 }
58}
59
60static int
61nv50_bus_init(struct nouveau_object *object)
62{
Ben Skeggs48ae0b32013-10-24 09:39:05 +100063 struct nv04_bus_priv *priv = (void *)object;
Martin Peresa10220b2012-11-04 01:01:53 +010064 int ret;
65
66 ret = nouveau_bus_init(&priv->base);
67 if (ret)
68 return ret;
69
70 nv_wr32(priv, 0x001100, 0xffffffff);
71 nv_wr32(priv, 0x001140, 0x00010008);
72 return 0;
73}
74
Ben Skeggs48ae0b32013-10-24 09:39:05 +100075struct nouveau_oclass *
76nv50_bus_oclass = &(struct nv04_bus_impl) {
77 .base.handle = NV_SUBDEV(BUS, 0x50),
78 .base.ofuncs = &(struct nouveau_ofuncs) {
79 .ctor = nv04_bus_ctor,
Martin Peresa10220b2012-11-04 01:01:53 +010080 .dtor = _nouveau_bus_dtor,
81 .init = nv50_bus_init,
82 .fini = _nouveau_bus_fini,
83 },
Ben Skeggs48ae0b32013-10-24 09:39:05 +100084 .intr = nv50_bus_intr,
85}.base;