blob: 5b1a0e950dfd9c788e6dcaaaee90664aad8e66c3 [file] [log] [blame]
Kou Ishizakibde18a22007-02-17 02:40:22 +01001/*
2 * Support for IDE interfaces on Celleb platform
3 *
4 * (C) Copyright 2006 TOSHIBA CORPORATION
5 *
6 * This code is based on drivers/ide/pci/siimage.c:
7 * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
8 * Copyright (C) 2003 Red Hat <alan@redhat.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License along
21 * with this program; if not, write to the Free Software Foundation, Inc.,
22 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
23 */
24
25#include <linux/types.h>
26#include <linux/module.h>
27#include <linux/pci.h>
28#include <linux/delay.h>
29#include <linux/hdreg.h>
30#include <linux/ide.h>
31#include <linux/init.h>
32
33#define PCI_DEVICE_ID_TOSHIBA_SCC_ATA 0x01b4
34
35#define SCC_PATA_NAME "scc IDE"
36
37#define TDVHSEL_MASTER 0x00000001
38#define TDVHSEL_SLAVE 0x00000004
39
40#define MODE_JCUSFEN 0x00000080
41
42#define CCKCTRL_ATARESET 0x00040000
43#define CCKCTRL_BUFCNT 0x00020000
44#define CCKCTRL_CRST 0x00010000
45#define CCKCTRL_OCLKEN 0x00000100
46#define CCKCTRL_ATACLKOEN 0x00000002
47#define CCKCTRL_LCLKEN 0x00000001
48
49#define QCHCD_IOS_SS 0x00000001
50
51#define QCHSD_STPDIAG 0x00020000
52
53#define INTMASK_MSK 0xD1000012
54#define INTSTS_SERROR 0x80000000
55#define INTSTS_PRERR 0x40000000
56#define INTSTS_RERR 0x10000000
57#define INTSTS_ICERR 0x01000000
58#define INTSTS_BMSINT 0x00000010
59#define INTSTS_BMHE 0x00000008
60#define INTSTS_IOIRQS 0x00000004
61#define INTSTS_INTRQ 0x00000002
62#define INTSTS_ACTEINT 0x00000001
63
64#define ECMODE_VALUE 0x01
65
66static struct scc_ports {
67 unsigned long ctl, dma;
Bartlomiej Zolnierkiewicz589b0622008-04-26 17:36:34 +020068 ide_hwif_t *hwif; /* for removing port from system */
Kou Ishizakibde18a22007-02-17 02:40:22 +010069} scc_ports[MAX_HWIFS];
70
71/* PIO transfer mode table */
72/* JCHST */
73static unsigned long JCHSTtbl[2][7] = {
74 {0x0E, 0x05, 0x02, 0x03, 0x02, 0x00, 0x00}, /* 100MHz */
75 {0x13, 0x07, 0x04, 0x04, 0x03, 0x00, 0x00} /* 133MHz */
76};
77
78/* JCHHT */
79static unsigned long JCHHTtbl[2][7] = {
80 {0x0E, 0x02, 0x02, 0x02, 0x02, 0x00, 0x00}, /* 100MHz */
81 {0x13, 0x03, 0x03, 0x03, 0x03, 0x00, 0x00} /* 133MHz */
82};
83
84/* JCHCT */
85static unsigned long JCHCTtbl[2][7] = {
86 {0x1D, 0x1D, 0x1C, 0x0B, 0x06, 0x00, 0x00}, /* 100MHz */
87 {0x27, 0x26, 0x26, 0x0E, 0x09, 0x00, 0x00} /* 133MHz */
88};
89
90
91/* DMA transfer mode table */
92/* JCHDCTM/JCHDCTS */
93static unsigned long JCHDCTxtbl[2][7] = {
94 {0x0A, 0x06, 0x04, 0x03, 0x01, 0x00, 0x00}, /* 100MHz */
95 {0x0E, 0x09, 0x06, 0x04, 0x02, 0x01, 0x00} /* 133MHz */
96};
97
98/* JCSTWTM/JCSTWTS */
99static unsigned long JCSTWTxtbl[2][7] = {
100 {0x06, 0x04, 0x03, 0x02, 0x02, 0x02, 0x00}, /* 100MHz */
101 {0x09, 0x06, 0x04, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
102};
103
104/* JCTSS */
105static unsigned long JCTSStbl[2][7] = {
106 {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x00}, /* 100MHz */
107 {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x05} /* 133MHz */
108};
109
110/* JCENVT */
111static unsigned long JCENVTtbl[2][7] = {
112 {0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x00}, /* 100MHz */
113 {0x02, 0x02, 0x02, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
114};
115
116/* JCACTSELS/JCACTSELM */
117static unsigned long JCACTSELtbl[2][7] = {
118 {0x00, 0x00, 0x00, 0x00, 0x01, 0x01, 0x00}, /* 100MHz */
119 {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x01} /* 133MHz */
120};
121
122
123static u8 scc_ide_inb(unsigned long port)
124{
125 u32 data = in_be32((void*)port);
126 return (u8)data;
127}
128
Bartlomiej Zolnierkiewiczc6dfa862008-07-23 19:55:51 +0200129static void scc_exec_command(ide_hwif_t *hwif, u8 cmd)
130{
131 out_be32((void *)hwif->io_ports.command_addr, cmd);
132 eieio();
133 in_be32((void *)(hwif->dma_base + 0x01c));
134 eieio();
135}
136
Bartlomiej Zolnierkiewiczb73c7ee2008-07-23 19:55:52 +0200137static u8 scc_read_status(ide_hwif_t *hwif)
138{
139 return (u8)in_be32((void *)hwif->io_ports.status_addr);
140}
141
Bartlomiej Zolnierkiewicz1f6d8a02008-07-23 19:55:52 +0200142static u8 scc_read_altstatus(ide_hwif_t *hwif)
143{
144 return (u8)in_be32((void *)hwif->io_ports.ctl_addr);
145}
146
Bartlomiej Zolnierkiewiczb2f951a2008-07-23 19:55:50 +0200147static u8 scc_read_sff_dma_status(ide_hwif_t *hwif)
148{
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200149 return (u8)in_be32((void *)(hwif->dma_base + 4));
Bartlomiej Zolnierkiewiczb2f951a2008-07-23 19:55:50 +0200150}
151
Bartlomiej Zolnierkiewicz6e6afb32008-07-23 19:55:52 +0200152static void scc_set_irq(ide_hwif_t *hwif, int on)
153{
154 u8 ctl = ATA_DEVCTL_OBS;
155
156 if (on == 4) { /* hack for SRST */
157 ctl |= 4;
158 on &= ~4;
159 }
160
161 ctl |= on ? 0 : 2;
162
163 out_be32((void *)hwif->io_ports.ctl_addr, ctl);
164 eieio();
165 in_be32((void *)(hwif->dma_base + 0x01c));
166 eieio();
167}
168
Kou Ishizakibde18a22007-02-17 02:40:22 +0100169static void scc_ide_insw(unsigned long port, void *addr, u32 count)
170{
171 u16 *ptr = (u16 *)addr;
172 while (count--) {
173 *ptr++ = le16_to_cpu(in_be32((void*)port));
174 }
175}
176
177static void scc_ide_insl(unsigned long port, void *addr, u32 count)
178{
179 u16 *ptr = (u16 *)addr;
180 while (count--) {
181 *ptr++ = le16_to_cpu(in_be32((void*)port));
182 *ptr++ = le16_to_cpu(in_be32((void*)port));
183 }
184}
185
186static void scc_ide_outb(u8 addr, unsigned long port)
187{
188 out_be32((void*)port, addr);
189}
190
Kou Ishizakibde18a22007-02-17 02:40:22 +0100191static void
192scc_ide_outsw(unsigned long port, void *addr, u32 count)
193{
194 u16 *ptr = (u16 *)addr;
195 while (count--) {
196 out_be32((void*)port, cpu_to_le16(*ptr++));
197 }
198}
199
200static void
201scc_ide_outsl(unsigned long port, void *addr, u32 count)
202{
203 u16 *ptr = (u16 *)addr;
204 while (count--) {
205 out_be32((void*)port, cpu_to_le16(*ptr++));
206 out_be32((void*)port, cpu_to_le16(*ptr++));
207 }
208}
209
210/**
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200211 * scc_set_pio_mode - set host controller for PIO mode
212 * @drive: drive
213 * @pio: PIO mode number
Kou Ishizakibde18a22007-02-17 02:40:22 +0100214 *
215 * Load the timing settings for this device mode into the
216 * controller.
217 */
218
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200219static void scc_set_pio_mode(ide_drive_t *drive, const u8 pio)
Kou Ishizakibde18a22007-02-17 02:40:22 +0100220{
221 ide_hwif_t *hwif = HWIF(drive);
222 struct scc_ports *ports = ide_get_hwifdata(hwif);
223 unsigned long ctl_base = ports->ctl;
224 unsigned long cckctrl_port = ctl_base + 0xff0;
225 unsigned long piosht_port = ctl_base + 0x000;
226 unsigned long pioct_port = ctl_base + 0x004;
227 unsigned long reg;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100228 int offset;
229
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100230 reg = in_be32((void __iomem *)cckctrl_port);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100231 if (reg & CCKCTRL_ATACLKOEN) {
232 offset = 1; /* 133MHz */
233 } else {
234 offset = 0; /* 100MHz */
235 }
Bartlomiej Zolnierkiewicz3fcece62007-08-01 23:46:46 +0200236 reg = JCHSTtbl[offset][pio] << 16 | JCHHTtbl[offset][pio];
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100237 out_be32((void __iomem *)piosht_port, reg);
Bartlomiej Zolnierkiewicz3fcece62007-08-01 23:46:46 +0200238 reg = JCHCTtbl[offset][pio];
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100239 out_be32((void __iomem *)pioct_port, reg);
Bartlomiej Zolnierkiewicz3fcece62007-08-01 23:46:46 +0200240}
Kou Ishizakibde18a22007-02-17 02:40:22 +0100241
Kou Ishizakibde18a22007-02-17 02:40:22 +0100242/**
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200243 * scc_set_dma_mode - set host controller for DMA mode
244 * @drive: drive
245 * @speed: DMA mode
Kou Ishizakibde18a22007-02-17 02:40:22 +0100246 *
247 * Load the timing settings for this device mode into the
248 * controller.
249 */
250
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200251static void scc_set_dma_mode(ide_drive_t *drive, const u8 speed)
Kou Ishizakibde18a22007-02-17 02:40:22 +0100252{
253 ide_hwif_t *hwif = HWIF(drive);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100254 struct scc_ports *ports = ide_get_hwifdata(hwif);
255 unsigned long ctl_base = ports->ctl;
256 unsigned long cckctrl_port = ctl_base + 0xff0;
257 unsigned long mdmact_port = ctl_base + 0x008;
258 unsigned long mcrcst_port = ctl_base + 0x00c;
259 unsigned long sdmact_port = ctl_base + 0x010;
260 unsigned long scrcst_port = ctl_base + 0x014;
261 unsigned long udenvt_port = ctl_base + 0x018;
262 unsigned long tdvhsel_port = ctl_base + 0x020;
263 int is_slave = (&hwif->drives[1] == drive);
264 int offset, idx;
265 unsigned long reg;
266 unsigned long jcactsel;
267
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100268 reg = in_be32((void __iomem *)cckctrl_port);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100269 if (reg & CCKCTRL_ATACLKOEN) {
270 offset = 1; /* 133MHz */
271 } else {
272 offset = 0; /* 100MHz */
273 }
274
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +0100275 idx = speed - XFER_UDMA_0;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100276
277 jcactsel = JCACTSELtbl[offset][idx];
278 if (is_slave) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100279 out_be32((void __iomem *)sdmact_port, JCHDCTxtbl[offset][idx]);
280 out_be32((void __iomem *)scrcst_port, JCSTWTxtbl[offset][idx]);
281 jcactsel = jcactsel << 2;
282 out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_SLAVE) | jcactsel);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100283 } else {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100284 out_be32((void __iomem *)mdmact_port, JCHDCTxtbl[offset][idx]);
285 out_be32((void __iomem *)mcrcst_port, JCSTWTxtbl[offset][idx]);
286 out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_MASTER) | jcactsel);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100287 }
288 reg = JCTSStbl[offset][idx] << 16 | JCENVTtbl[offset][idx];
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100289 out_be32((void __iomem *)udenvt_port, reg);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100290}
291
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200292static void scc_dma_host_set(ide_drive_t *drive, int on)
293{
294 ide_hwif_t *hwif = drive->hwif;
295 u8 unit = (drive->select.b.unit & 0x01);
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200296 u8 dma_stat = scc_ide_inb(hwif->dma_base + 4);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200297
298 if (on)
299 dma_stat |= (1 << (5 + unit));
300 else
301 dma_stat &= ~(1 << (5 + unit));
302
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200303 scc_ide_outb(dma_stat, hwif->dma_base + 4);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200304}
305
Kou Ishizakibde18a22007-02-17 02:40:22 +0100306/**
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100307 * scc_ide_dma_setup - begin a DMA phase
308 * @drive: target device
309 *
310 * Build an IDE DMA PRD (IDE speak for scatter gather table)
311 * and then set up the DMA transfer registers.
312 *
313 * Returns 0 on success. If a PIO fallback is required then 1
314 * is returned.
315 */
316
317static int scc_dma_setup(ide_drive_t *drive)
318{
319 ide_hwif_t *hwif = drive->hwif;
320 struct request *rq = HWGROUP(drive)->rq;
321 unsigned int reading;
322 u8 dma_stat;
323
324 if (rq_data_dir(rq))
325 reading = 0;
326 else
327 reading = 1 << 3;
328
329 /* fall back to pio! */
330 if (!ide_build_dmatable(drive, rq)) {
331 ide_map_sg(drive, rq);
332 return 1;
333 }
334
335 /* PRD table */
Bartlomiej Zolnierkiewicz55224bc2008-04-28 23:44:42 +0200336 out_be32((void __iomem *)(hwif->dma_base + 8), hwif->dmatable_dma);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100337
338 /* specify r/w */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200339 out_be32((void __iomem *)hwif->dma_base, reading);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100340
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200341 /* read DMA status for INTR & ERROR flags */
342 dma_stat = in_be32((void __iomem *)(hwif->dma_base + 4));
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100343
344 /* clear INTR & ERROR flags */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200345 out_be32((void __iomem *)(hwif->dma_base + 4), dma_stat | 6);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100346 drive->waiting_for_dma = 1;
347 return 0;
348}
349
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200350static void scc_dma_start(ide_drive_t *drive)
351{
352 ide_hwif_t *hwif = drive->hwif;
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200353 u8 dma_cmd = scc_ide_inb(hwif->dma_base);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200354
355 /* start DMA */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200356 scc_ide_outb(dma_cmd | 1, hwif->dma_base);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200357 hwif->dma = 1;
358 wmb();
359}
360
361static int __scc_dma_end(ide_drive_t *drive)
362{
363 ide_hwif_t *hwif = drive->hwif;
364 u8 dma_stat, dma_cmd;
365
366 drive->waiting_for_dma = 0;
367 /* get DMA command mode */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200368 dma_cmd = scc_ide_inb(hwif->dma_base);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200369 /* stop DMA */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200370 scc_ide_outb(dma_cmd & ~1, hwif->dma_base);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200371 /* get DMA status */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200372 dma_stat = scc_ide_inb(hwif->dma_base + 4);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200373 /* clear the INTR & ERROR bits */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200374 scc_ide_outb(dma_stat | 6, hwif->dma_base + 4);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200375 /* purge DMA mappings */
376 ide_destroy_dmatable(drive);
377 /* verify good DMA status */
378 hwif->dma = 0;
379 wmb();
380 return (dma_stat & 7) != 4 ? (0x10 | dma_stat) : 0;
381}
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100382
383/**
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200384 * scc_dma_end - Stop DMA
Kou Ishizakibde18a22007-02-17 02:40:22 +0100385 * @drive: IDE drive
386 *
387 * Check and clear INT Status register.
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200388 * Then call __scc_dma_end().
Kou Ishizakibde18a22007-02-17 02:40:22 +0100389 */
390
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200391static int scc_dma_end(ide_drive_t *drive)
Kou Ishizakibde18a22007-02-17 02:40:22 +0100392{
393 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200394 void __iomem *dma_base = (void __iomem *)hwif->dma_base;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100395 unsigned long intsts_port = hwif->dma_base + 0x014;
396 u32 reg;
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200397 int dma_stat, data_loss = 0;
398 static int retry = 0;
399
400 /* errata A308 workaround: Step5 (check data loss) */
401 /* We don't check non ide_disk because it is limited to UDMA4 */
Bartlomiej Zolnierkiewicz4c3032d2008-04-27 15:38:32 +0200402 if (!(in_be32((void __iomem *)hwif->io_ports.ctl_addr)
Bartlomiej Zolnierkiewicz23579a22008-04-18 00:46:26 +0200403 & ERR_STAT) &&
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200404 drive->media == ide_disk && drive->current_speed > XFER_UDMA_4) {
405 reg = in_be32((void __iomem *)intsts_port);
406 if (!(reg & INTSTS_ACTEINT)) {
407 printk(KERN_WARNING "%s: operation failed (transfer data loss)\n",
408 drive->name);
409 data_loss = 1;
410 if (retry++) {
411 struct request *rq = HWGROUP(drive)->rq;
412 int unit;
413 /* ERROR_RESET and drive->crc_count are needed
414 * to reduce DMA transfer mode in retry process.
415 */
416 if (rq)
417 rq->errors |= ERROR_RESET;
418 for (unit = 0; unit < MAX_DRIVES; unit++) {
419 ide_drive_t *drive = &hwif->drives[unit];
420 drive->crc_count++;
421 }
422 }
423 }
424 }
Kou Ishizakibde18a22007-02-17 02:40:22 +0100425
426 while (1) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100427 reg = in_be32((void __iomem *)intsts_port);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100428
429 if (reg & INTSTS_SERROR) {
430 printk(KERN_WARNING "%s: SERROR\n", SCC_PATA_NAME);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100431 out_be32((void __iomem *)intsts_port, INTSTS_SERROR|INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100432
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200433 out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100434 continue;
435 }
436
437 if (reg & INTSTS_PRERR) {
438 u32 maea0, maec0;
439 unsigned long ctl_base = hwif->config_data;
440
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100441 maea0 = in_be32((void __iomem *)(ctl_base + 0xF50));
442 maec0 = in_be32((void __iomem *)(ctl_base + 0xF54));
Kou Ishizakibde18a22007-02-17 02:40:22 +0100443
444 printk(KERN_WARNING "%s: PRERR [addr:%x cmd:%x]\n", SCC_PATA_NAME, maea0, maec0);
445
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100446 out_be32((void __iomem *)intsts_port, INTSTS_PRERR|INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100447
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200448 out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100449 continue;
450 }
451
452 if (reg & INTSTS_RERR) {
453 printk(KERN_WARNING "%s: Response Error\n", SCC_PATA_NAME);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100454 out_be32((void __iomem *)intsts_port, INTSTS_RERR|INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100455
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200456 out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100457 continue;
458 }
459
460 if (reg & INTSTS_ICERR) {
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200461 out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100462
463 printk(KERN_WARNING "%s: Illegal Configuration\n", SCC_PATA_NAME);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100464 out_be32((void __iomem *)intsts_port, INTSTS_ICERR|INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100465 continue;
466 }
467
468 if (reg & INTSTS_BMSINT) {
469 printk(KERN_WARNING "%s: Internal Bus Error\n", SCC_PATA_NAME);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100470 out_be32((void __iomem *)intsts_port, INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100471
472 ide_do_reset(drive);
473 continue;
474 }
475
476 if (reg & INTSTS_BMHE) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100477 out_be32((void __iomem *)intsts_port, INTSTS_BMHE);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100478 continue;
479 }
480
481 if (reg & INTSTS_ACTEINT) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100482 out_be32((void __iomem *)intsts_port, INTSTS_ACTEINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100483 continue;
484 }
485
486 if (reg & INTSTS_IOIRQS) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100487 out_be32((void __iomem *)intsts_port, INTSTS_IOIRQS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100488 continue;
489 }
490 break;
491 }
492
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200493 dma_stat = __scc_dma_end(drive);
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200494 if (data_loss)
495 dma_stat |= 2; /* emulate DMA error (to retry command) */
496 return dma_stat;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100497}
498
Akira Iguchi06a99522007-03-03 17:48:55 +0100499/* returns 1 if dma irq issued, 0 otherwise */
500static int scc_dma_test_irq(ide_drive_t *drive)
501{
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200502 ide_hwif_t *hwif = HWIF(drive);
503 u32 int_stat = in_be32((void __iomem *)hwif->dma_base + 0x014);
Akira Iguchi06a99522007-03-03 17:48:55 +0100504
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200505 /* SCC errata A252,A308 workaround: Step4 */
Bartlomiej Zolnierkiewicz4c3032d2008-04-27 15:38:32 +0200506 if ((in_be32((void __iomem *)hwif->io_ports.ctl_addr)
Bartlomiej Zolnierkiewicz23579a22008-04-18 00:46:26 +0200507 & ERR_STAT) &&
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200508 (int_stat & INTSTS_INTRQ))
Akira Iguchi06a99522007-03-03 17:48:55 +0100509 return 1;
510
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200511 /* SCC errata A308 workaround: Step5 (polling IOIRQS) */
512 if (int_stat & INTSTS_IOIRQS)
Akira Iguchi06a99522007-03-03 17:48:55 +0100513 return 1;
514
515 if (!drive->waiting_for_dma)
516 printk(KERN_WARNING "%s: (%s) called while not waiting\n",
Harvey Harrisoneb639632008-04-26 22:25:20 +0200517 drive->name, __func__);
Akira Iguchi06a99522007-03-03 17:48:55 +0100518 return 0;
519}
520
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200521static u8 scc_udma_filter(ide_drive_t *drive)
522{
523 ide_hwif_t *hwif = drive->hwif;
524 u8 mask = hwif->ultra_mask;
525
526 /* errata A308 workaround: limit non ide_disk drive to UDMA4 */
527 if ((drive->media != ide_disk) && (mask & 0xE0)) {
528 printk(KERN_INFO "%s: limit %s to UDMA4\n",
529 SCC_PATA_NAME, drive->name);
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200530 mask = ATA_UDMA4;
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200531 }
532
533 return mask;
534}
535
Kou Ishizakibde18a22007-02-17 02:40:22 +0100536/**
537 * setup_mmio_scc - map CTRL/BMID region
538 * @dev: PCI device we are configuring
539 * @name: device name
540 *
541 */
542
543static int setup_mmio_scc (struct pci_dev *dev, const char *name)
544{
545 unsigned long ctl_base = pci_resource_start(dev, 0);
546 unsigned long dma_base = pci_resource_start(dev, 1);
547 unsigned long ctl_size = pci_resource_len(dev, 0);
548 unsigned long dma_size = pci_resource_len(dev, 1);
Al Viro0bd84962007-07-26 17:36:09 +0100549 void __iomem *ctl_addr;
550 void __iomem *dma_addr;
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200551 int i, ret;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100552
553 for (i = 0; i < MAX_HWIFS; i++) {
554 if (scc_ports[i].ctl == 0)
555 break;
556 }
557 if (i >= MAX_HWIFS)
558 return -ENOMEM;
559
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200560 ret = pci_request_selected_regions(dev, (1 << 2) - 1, name);
561 if (ret < 0) {
562 printk(KERN_ERR "%s: can't reserve resources\n", name);
563 return ret;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100564 }
565
566 if ((ctl_addr = ioremap(ctl_base, ctl_size)) == NULL)
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200567 goto fail_0;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100568
569 if ((dma_addr = ioremap(dma_base, dma_size)) == NULL)
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200570 goto fail_1;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100571
572 pci_set_master(dev);
573 scc_ports[i].ctl = (unsigned long)ctl_addr;
574 scc_ports[i].dma = (unsigned long)dma_addr;
575 pci_set_drvdata(dev, (void *) &scc_ports[i]);
576
577 return 1;
578
Kou Ishizakibde18a22007-02-17 02:40:22 +0100579 fail_1:
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200580 iounmap(ctl_addr);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100581 fail_0:
582 return -ENOMEM;
583}
584
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200585static int scc_ide_setup_pci_device(struct pci_dev *dev,
586 const struct ide_port_info *d)
587{
588 struct scc_ports *ports = pci_get_drvdata(dev);
589 ide_hwif_t *hwif = NULL;
Bartlomiej Zolnierkiewiczc97c6ac2008-07-23 19:55:50 +0200590 hw_regs_t hw, *hws[] = { &hw, NULL, NULL, NULL };
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200591 u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
592 int i;
593
Bartlomiej Zolnierkiewiczeb3aff52008-07-16 20:33:42 +0200594 hwif = ide_find_port_slot(d);
595 if (hwif == NULL)
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200596 return -ENOMEM;
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200597
598 memset(&hw, 0, sizeof(hw));
Bartlomiej Zolnierkiewicz4c3032d2008-04-27 15:38:32 +0200599 for (i = 0; i <= 8; i++)
600 hw.io_ports_array[i] = ports->dma + 0x20 + i * 4;
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200601 hw.irq = dev->irq;
602 hw.dev = &dev->dev;
603 hw.chipset = ide_pci;
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200604
605 idx[0] = hwif->index;
606
Bartlomiej Zolnierkiewiczc97c6ac2008-07-23 19:55:50 +0200607 ide_device_add(idx, d, hws);
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200608
609 return 0;
610}
611
Kou Ishizakibde18a22007-02-17 02:40:22 +0100612/**
613 * init_setup_scc - set up an SCC PATA Controller
614 * @dev: PCI device
Bartlomiej Zolnierkiewicz039788e2007-10-20 00:32:34 +0200615 * @d: IDE port info
Kou Ishizakibde18a22007-02-17 02:40:22 +0100616 *
617 * Perform the initial set up for this device.
618 */
619
Bartlomiej Zolnierkiewicz039788e2007-10-20 00:32:34 +0200620static int __devinit init_setup_scc(struct pci_dev *dev,
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200621 const struct ide_port_info *d)
Kou Ishizakibde18a22007-02-17 02:40:22 +0100622{
623 unsigned long ctl_base;
624 unsigned long dma_base;
625 unsigned long cckctrl_port;
626 unsigned long intmask_port;
627 unsigned long mode_port;
628 unsigned long ecmode_port;
629 unsigned long dma_status_port;
630 u32 reg = 0;
631 struct scc_ports *ports;
632 int rc;
633
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200634 rc = pci_enable_device(dev);
635 if (rc)
636 goto end;
637
Kou Ishizakibde18a22007-02-17 02:40:22 +0100638 rc = setup_mmio_scc(dev, d->name);
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200639 if (rc < 0)
640 goto end;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100641
642 ports = pci_get_drvdata(dev);
643 ctl_base = ports->ctl;
644 dma_base = ports->dma;
645 cckctrl_port = ctl_base + 0xff0;
646 intmask_port = dma_base + 0x010;
647 mode_port = ctl_base + 0x024;
648 ecmode_port = ctl_base + 0xf00;
649 dma_status_port = dma_base + 0x004;
650
651 /* controller initialization */
652 reg = 0;
653 out_be32((void*)cckctrl_port, reg);
654 reg |= CCKCTRL_ATACLKOEN;
655 out_be32((void*)cckctrl_port, reg);
656 reg |= CCKCTRL_LCLKEN | CCKCTRL_OCLKEN;
657 out_be32((void*)cckctrl_port, reg);
658 reg |= CCKCTRL_CRST;
659 out_be32((void*)cckctrl_port, reg);
660
661 for (;;) {
662 reg = in_be32((void*)cckctrl_port);
663 if (reg & CCKCTRL_CRST)
664 break;
665 udelay(5000);
666 }
667
668 reg |= CCKCTRL_ATARESET;
669 out_be32((void*)cckctrl_port, reg);
670
671 out_be32((void*)ecmode_port, ECMODE_VALUE);
672 out_be32((void*)mode_port, MODE_JCUSFEN);
673 out_be32((void*)intmask_port, INTMASK_MSK);
674
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200675 rc = scc_ide_setup_pci_device(dev, d);
676
677 end:
678 return rc;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100679}
680
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200681static void scc_tf_load(ide_drive_t *drive, ide_task_t *task)
682{
683 struct ide_io_ports *io_ports = &drive->hwif->io_ports;
684 struct ide_taskfile *tf = &task->tf;
685 u8 HIHI = (task->tf_flags & IDE_TFLAG_LBA48) ? 0xE0 : 0xEF;
686
687 if (task->tf_flags & IDE_TFLAG_FLAGGED)
688 HIHI = 0xFF;
689
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200690 if (task->tf_flags & IDE_TFLAG_OUT_DATA)
Bartlomiej Zolnierkiewicz7c0daf22008-04-28 23:44:41 +0200691 out_be32((void *)io_ports->data_addr,
692 (tf->hob_data << 8) | tf->data);
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200693
694 if (task->tf_flags & IDE_TFLAG_OUT_HOB_FEATURE)
695 scc_ide_outb(tf->hob_feature, io_ports->feature_addr);
696 if (task->tf_flags & IDE_TFLAG_OUT_HOB_NSECT)
697 scc_ide_outb(tf->hob_nsect, io_ports->nsect_addr);
698 if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAL)
699 scc_ide_outb(tf->hob_lbal, io_ports->lbal_addr);
700 if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAM)
701 scc_ide_outb(tf->hob_lbam, io_ports->lbam_addr);
702 if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAH)
703 scc_ide_outb(tf->hob_lbah, io_ports->lbah_addr);
704
705 if (task->tf_flags & IDE_TFLAG_OUT_FEATURE)
706 scc_ide_outb(tf->feature, io_ports->feature_addr);
707 if (task->tf_flags & IDE_TFLAG_OUT_NSECT)
708 scc_ide_outb(tf->nsect, io_ports->nsect_addr);
709 if (task->tf_flags & IDE_TFLAG_OUT_LBAL)
710 scc_ide_outb(tf->lbal, io_ports->lbal_addr);
711 if (task->tf_flags & IDE_TFLAG_OUT_LBAM)
712 scc_ide_outb(tf->lbam, io_ports->lbam_addr);
713 if (task->tf_flags & IDE_TFLAG_OUT_LBAH)
714 scc_ide_outb(tf->lbah, io_ports->lbah_addr);
715
716 if (task->tf_flags & IDE_TFLAG_OUT_DEVICE)
717 scc_ide_outb((tf->device & HIHI) | drive->select.all,
718 io_ports->device_addr);
719}
720
721static void scc_tf_read(ide_drive_t *drive, ide_task_t *task)
722{
723 struct ide_io_ports *io_ports = &drive->hwif->io_ports;
724 struct ide_taskfile *tf = &task->tf;
725
726 if (task->tf_flags & IDE_TFLAG_IN_DATA) {
Bartlomiej Zolnierkiewicz7c0daf22008-04-28 23:44:41 +0200727 u16 data = (u16)in_be32((void *)io_ports->data_addr);
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200728
729 tf->data = data & 0xff;
730 tf->hob_data = (data >> 8) & 0xff;
731 }
732
733 /* be sure we're looking at the low order bits */
Bartlomiej Zolnierkiewiczff074882008-07-15 21:21:50 +0200734 scc_ide_outb(ATA_DEVCTL_OBS & ~0x80, io_ports->ctl_addr);
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200735
Bartlomiej Zolnierkiewicz92eb4382008-07-23 19:55:53 +0200736 if (task->tf_flags & IDE_TFLAG_IN_FEATURE)
737 tf->feature = scc_ide_inb(io_ports->feature_addr);
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200738 if (task->tf_flags & IDE_TFLAG_IN_NSECT)
739 tf->nsect = scc_ide_inb(io_ports->nsect_addr);
740 if (task->tf_flags & IDE_TFLAG_IN_LBAL)
741 tf->lbal = scc_ide_inb(io_ports->lbal_addr);
742 if (task->tf_flags & IDE_TFLAG_IN_LBAM)
743 tf->lbam = scc_ide_inb(io_ports->lbam_addr);
744 if (task->tf_flags & IDE_TFLAG_IN_LBAH)
745 tf->lbah = scc_ide_inb(io_ports->lbah_addr);
746 if (task->tf_flags & IDE_TFLAG_IN_DEVICE)
747 tf->device = scc_ide_inb(io_ports->device_addr);
748
749 if (task->tf_flags & IDE_TFLAG_LBA48) {
Bartlomiej Zolnierkiewiczff074882008-07-15 21:21:50 +0200750 scc_ide_outb(ATA_DEVCTL_OBS | 0x80, io_ports->ctl_addr);
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200751
752 if (task->tf_flags & IDE_TFLAG_IN_HOB_FEATURE)
753 tf->hob_feature = scc_ide_inb(io_ports->feature_addr);
754 if (task->tf_flags & IDE_TFLAG_IN_HOB_NSECT)
755 tf->hob_nsect = scc_ide_inb(io_ports->nsect_addr);
756 if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAL)
757 tf->hob_lbal = scc_ide_inb(io_ports->lbal_addr);
758 if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAM)
759 tf->hob_lbam = scc_ide_inb(io_ports->lbam_addr);
760 if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAH)
761 tf->hob_lbah = scc_ide_inb(io_ports->lbah_addr);
762 }
763}
764
Bartlomiej Zolnierkiewiczefa3db12008-04-28 23:44:36 +0200765static void scc_input_data(ide_drive_t *drive, struct request *rq,
766 void *buf, unsigned int len)
767{
768 unsigned long data_addr = drive->hwif->io_ports.data_addr;
769
770 len++;
771
772 if (drive->io_32bit) {
773 scc_ide_insl(data_addr, buf, len / 4);
774
775 if ((len & 3) >= 2)
776 scc_ide_insw(data_addr, (u8 *)buf + (len & ~3), 1);
777 } else
778 scc_ide_insw(data_addr, buf, len / 2);
779}
780
781static void scc_output_data(ide_drive_t *drive, struct request *rq,
782 void *buf, unsigned int len)
783{
784 unsigned long data_addr = drive->hwif->io_ports.data_addr;
785
786 len++;
787
788 if (drive->io_32bit) {
789 scc_ide_outsl(data_addr, buf, len / 4);
790
791 if ((len & 3) >= 2)
792 scc_ide_outsw(data_addr, (u8 *)buf + (len & ~3), 1);
793 } else
794 scc_ide_outsw(data_addr, buf, len / 2);
795}
796
Kou Ishizakibde18a22007-02-17 02:40:22 +0100797/**
798 * init_mmio_iops_scc - set up the iops for MMIO
799 * @hwif: interface to set up
800 *
801 */
802
803static void __devinit init_mmio_iops_scc(ide_hwif_t *hwif)
804{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100805 struct pci_dev *dev = to_pci_dev(hwif->dev);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100806 struct scc_ports *ports = pci_get_drvdata(dev);
807 unsigned long dma_base = ports->dma;
808
809 ide_set_hwifdata(hwif, ports);
810
Kou Ishizakibde18a22007-02-17 02:40:22 +0100811 hwif->dma_base = dma_base;
812 hwif->config_data = ports->ctl;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100813}
814
815/**
816 * init_iops_scc - set up iops
817 * @hwif: interface to set up
818 *
819 * Do the basic setup for the SCC hardware interface
820 * and then do the MMIO setup.
821 */
822
823static void __devinit init_iops_scc(ide_hwif_t *hwif)
824{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100825 struct pci_dev *dev = to_pci_dev(hwif->dev);
826
Kou Ishizakibde18a22007-02-17 02:40:22 +0100827 hwif->hwif_data = NULL;
828 if (pci_get_drvdata(dev) == NULL)
829 return;
830 init_mmio_iops_scc(hwif);
831}
832
Bartlomiej Zolnierkiewiczb4d1c732008-02-02 19:56:29 +0100833static u8 __devinit scc_cable_detect(ide_hwif_t *hwif)
834{
835 return ATA_CBL_PATA80;
836}
837
Kou Ishizakibde18a22007-02-17 02:40:22 +0100838/**
839 * init_hwif_scc - set up hwif
840 * @hwif: interface to set up
841 *
842 * We do the basic set up of the interface structure. The SCC
843 * requires several custom handlers so we override the default
844 * ide DMA handlers appropriately.
845 */
846
847static void __devinit init_hwif_scc(ide_hwif_t *hwif)
848{
849 struct scc_ports *ports = ide_get_hwifdata(hwif);
850
Bartlomiej Zolnierkiewicz589b0622008-04-26 17:36:34 +0200851 ports->hwif = hwif;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100852
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100853 /* PTERADD */
854 out_be32((void __iomem *)(hwif->dma_base + 0x018), hwif->dmatable_dma);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100855
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200856 if (in_be32((void __iomem *)(hwif->config_data + 0xff0)) & CCKCTRL_ATACLKOEN)
857 hwif->ultra_mask = ATA_UDMA6; /* 133MHz */
858 else
859 hwif->ultra_mask = ATA_UDMA5; /* 100MHz */
Kou Ishizakibde18a22007-02-17 02:40:22 +0100860}
861
Bartlomiej Zolnierkiewicz374e0422008-07-23 19:55:56 +0200862static const struct ide_tp_ops scc_tp_ops = {
863 .exec_command = scc_exec_command,
864 .read_status = scc_read_status,
865 .read_altstatus = scc_read_altstatus,
866 .read_sff_dma_status = scc_read_sff_dma_status,
867
868 .set_irq = scc_set_irq,
869
870 .tf_load = scc_tf_load,
871 .tf_read = scc_tf_read,
872
873 .input_data = scc_input_data,
874 .output_data = scc_output_data,
875};
876
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200877static const struct ide_port_ops scc_port_ops = {
878 .set_pio_mode = scc_set_pio_mode,
879 .set_dma_mode = scc_set_dma_mode,
880 .udma_filter = scc_udma_filter,
881 .cable_detect = scc_cable_detect,
882};
883
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200884static const struct ide_dma_ops scc_dma_ops = {
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200885 .dma_host_set = scc_dma_host_set,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200886 .dma_setup = scc_dma_setup,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200887 .dma_exec_cmd = ide_dma_exec_cmd,
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200888 .dma_start = scc_dma_start,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200889 .dma_end = scc_dma_end,
890 .dma_test_irq = scc_dma_test_irq,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200891 .dma_lost_irq = ide_dma_lost_irq,
892 .dma_timeout = ide_dma_timeout,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200893};
894
Kou Ishizakibde18a22007-02-17 02:40:22 +0100895#define DECLARE_SCC_DEV(name_str) \
896 { \
897 .name = name_str, \
Kou Ishizakibde18a22007-02-17 02:40:22 +0100898 .init_iops = init_iops_scc, \
899 .init_hwif = init_hwif_scc, \
Bartlomiej Zolnierkiewicz374e0422008-07-23 19:55:56 +0200900 .tp_ops = &scc_tp_ops, \
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200901 .port_ops = &scc_port_ops, \
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200902 .dma_ops = &scc_dma_ops, \
Bartlomiej Zolnierkiewicz5e71d9c2008-04-26 17:36:35 +0200903 .host_flags = IDE_HFLAG_SINGLE, \
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200904 .pio_mask = ATA_PIO4, \
Kou Ishizakibde18a22007-02-17 02:40:22 +0100905 }
906
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200907static const struct ide_port_info scc_chipsets[] __devinitdata = {
Kou Ishizakibde18a22007-02-17 02:40:22 +0100908 /* 0 */ DECLARE_SCC_DEV("sccIDE"),
909};
910
911/**
912 * scc_init_one - pci layer discovery entry
913 * @dev: PCI device
914 * @id: ident table entry
915 *
916 * Called by the PCI code when it finds an SCC PATA controller.
917 * We then use the IDE PCI generic helper to do most of the work.
918 */
919
920static int __devinit scc_init_one(struct pci_dev *dev, const struct pci_device_id *id)
921{
Bartlomiej Zolnierkiewicz039788e2007-10-20 00:32:34 +0200922 return init_setup_scc(dev, &scc_chipsets[id->driver_data]);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100923}
924
925/**
926 * scc_remove - pci layer remove entry
927 * @dev: PCI device
928 *
929 * Called by the PCI code when it removes an SCC PATA controller.
930 */
931
932static void __devexit scc_remove(struct pci_dev *dev)
933{
934 struct scc_ports *ports = pci_get_drvdata(dev);
Bartlomiej Zolnierkiewicz589b0622008-04-26 17:36:34 +0200935 ide_hwif_t *hwif = ports->hwif;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100936
937 if (hwif->dmatable_cpu) {
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100938 pci_free_consistent(dev, PRD_ENTRIES * PRD_BYTES,
939 hwif->dmatable_cpu, hwif->dmatable_dma);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100940 hwif->dmatable_cpu = NULL;
941 }
942
Bartlomiej Zolnierkiewicz387750c2008-04-27 15:38:31 +0200943 ide_unregister(hwif);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100944
Kou Ishizakibde18a22007-02-17 02:40:22 +0100945 iounmap((void*)ports->dma);
946 iounmap((void*)ports->ctl);
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200947 pci_release_selected_regions(dev, (1 << 2) - 1);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100948 memset(ports, 0, sizeof(*ports));
949}
950
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +0200951static const struct pci_device_id scc_pci_tbl[] = {
952 { PCI_VDEVICE(TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_SCC_ATA), 0 },
Kou Ishizakibde18a22007-02-17 02:40:22 +0100953 { 0, },
954};
955MODULE_DEVICE_TABLE(pci, scc_pci_tbl);
956
957static struct pci_driver driver = {
958 .name = "SCC IDE",
959 .id_table = scc_pci_tbl,
960 .probe = scc_init_one,
961 .remove = scc_remove,
962};
963
964static int scc_ide_init(void)
965{
966 return ide_pci_register_driver(&driver);
967}
968
969module_init(scc_ide_init);
970/* -- No exit code?
971static void scc_ide_exit(void)
972{
973 ide_pci_unregister_driver(&driver);
974}
975module_exit(scc_ide_exit);
976 */
977
978
979MODULE_DESCRIPTION("PCI driver module for Toshiba SCC IDE");
980MODULE_LICENSE("GPL");