blob: 41723402006b44d932d40f9c216d36f99911f10b [file] [log] [blame]
Alessandro Rubini28ad94e2009-07-02 19:06:47 +01001/*
Linus Walleija0719f52010-09-13 13:40:04 +01002 * linux/arch/arm/plat-nomadik/timer.c
Alessandro Rubini28ad94e2009-07-02 19:06:47 +01003 *
4 * Copyright (C) 2008 STMicroelectronics
Alessandro Rubinib102c012010-03-05 12:38:51 +01005 * Copyright (C) 2010 Alessandro Rubini
Linus Walleij8fbb97a22010-11-19 10:16:05 +01006 * Copyright (C) 2010 Linus Walleij for ST-Ericsson
Alessandro Rubini28ad94e2009-07-02 19:06:47 +01007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2, as
10 * published by the Free Software Foundation.
11 */
12#include <linux/init.h>
13#include <linux/interrupt.h>
14#include <linux/irq.h>
15#include <linux/io.h>
16#include <linux/clockchips.h>
Linus Walleijba327b12010-05-26 07:38:54 +010017#include <linux/clk.h>
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010018#include <linux/jiffies.h>
Linus Walleijba327b12010-05-26 07:38:54 +010019#include <linux/err.h>
Russell King5e06b642010-12-15 19:19:25 +000020#include <linux/sched.h>
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010021#include <asm/mach/time.h>
Russell Kingec05aa12010-12-15 21:53:02 +000022#include <asm/sched_clock.h>
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010023
Srinidhi Kasagar59b559d2009-11-12 06:20:54 +010024#include <plat/mtu.h>
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010025
Linus Walleij8fbb97a22010-11-19 10:16:05 +010026void __iomem *mtu_base; /* Assigned by machine code */
Srinidhi Kasagar59b559d2009-11-12 06:20:54 +010027
Linus Walleij2a847512010-05-07 10:03:02 +010028/*
29 * Kernel assumes that sched_clock can be called early
30 * but the MTU may not yet be initialized.
31 */
32static cycle_t nmdk_read_timer_dummy(struct clocksource *cs)
33{
34 return 0;
35}
36
Alessandro Rubinib102c012010-03-05 12:38:51 +010037/* clocksource: MTU decrements, so we negate the value being read. */
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010038static cycle_t nmdk_read_timer(struct clocksource *cs)
39{
Alessandro Rubinib102c012010-03-05 12:38:51 +010040 return -readl(mtu_base + MTU_VAL(0));
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010041}
42
43static struct clocksource nmdk_clksrc = {
44 .name = "mtu_0",
Alessandro Rubinib102c012010-03-05 12:38:51 +010045 .rating = 200,
Linus Walleij2a847512010-05-07 10:03:02 +010046 .read = nmdk_read_timer_dummy,
Alessandro Rubinib102c012010-03-05 12:38:51 +010047 .mask = CLOCKSOURCE_MASK(32),
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010048 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
49};
50
Linus Walleij2a847512010-05-07 10:03:02 +010051/*
52 * Override the global weak sched_clock symbol with this
53 * local implementation which uses the clocksource to get some
Linus Walleij8fbb97a22010-11-19 10:16:05 +010054 * better resolution when scheduling the kernel.
Linus Walleij2a847512010-05-07 10:03:02 +010055 */
Russell Kingec05aa12010-12-15 21:53:02 +000056static DEFINE_CLOCK_DATA(cd);
Linus Walleij8fbb97a22010-11-19 10:16:05 +010057
Linus Walleij2a847512010-05-07 10:03:02 +010058unsigned long long notrace sched_clock(void)
59{
Russell Kingec05aa12010-12-15 21:53:02 +000060 u32 cyc;
Linus Walleij8fbb97a22010-11-19 10:16:05 +010061
62 if (unlikely(!mtu_base))
63 return 0;
64
Russell Kingec05aa12010-12-15 21:53:02 +000065 cyc = -readl(mtu_base + MTU_VAL(0));
66 return cyc_to_sched_clock(&cd, cyc, (u32)~0);
Linus Walleij8fbb97a22010-11-19 10:16:05 +010067}
68
Russell Kingec05aa12010-12-15 21:53:02 +000069static void notrace nomadik_update_sched_clock(void)
Linus Walleij8fbb97a22010-11-19 10:16:05 +010070{
Russell Kingec05aa12010-12-15 21:53:02 +000071 u32 cyc = -readl(mtu_base + MTU_VAL(0));
72 update_sched_clock(&cd, cyc, (u32)~0);
Linus Walleij2a847512010-05-07 10:03:02 +010073}
74
Alessandro Rubinib102c012010-03-05 12:38:51 +010075/* Clockevent device: use one-shot mode */
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010076static void nmdk_clkevt_mode(enum clock_event_mode mode,
77 struct clock_event_device *dev)
78{
Alessandro Rubinib102c012010-03-05 12:38:51 +010079 u32 cr;
80
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010081 switch (mode) {
82 case CLOCK_EVT_MODE_PERIODIC:
Alessandro Rubinib102c012010-03-05 12:38:51 +010083 pr_err("%s: periodic mode not supported\n", __func__);
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010084 break;
85 case CLOCK_EVT_MODE_ONESHOT:
Alessandro Rubinib102c012010-03-05 12:38:51 +010086 /* Load highest value, enable device, enable interrupts */
87 cr = readl(mtu_base + MTU_CR(1));
88 writel(0, mtu_base + MTU_LR(1));
89 writel(cr | MTU_CRn_ENA, mtu_base + MTU_CR(1));
Linus Walleija0719f52010-09-13 13:40:04 +010090 writel(1 << 1, mtu_base + MTU_IMSC);
Alessandro Rubinib102c012010-03-05 12:38:51 +010091 break;
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010092 case CLOCK_EVT_MODE_SHUTDOWN:
93 case CLOCK_EVT_MODE_UNUSED:
Alessandro Rubinib102c012010-03-05 12:38:51 +010094 /* disable irq */
95 writel(0, mtu_base + MTU_IMSC);
Linus Walleij29179472010-06-01 08:26:49 +010096 /* disable timer */
97 cr = readl(mtu_base + MTU_CR(1));
98 cr &= ~MTU_CRn_ENA;
99 writel(cr, mtu_base + MTU_CR(1));
100 /* load some high default value */
101 writel(0xffffffff, mtu_base + MTU_LR(1));
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100102 break;
103 case CLOCK_EVT_MODE_RESUME:
104 break;
105 }
106}
107
Alessandro Rubinib102c012010-03-05 12:38:51 +0100108static int nmdk_clkevt_next(unsigned long evt, struct clock_event_device *ev)
109{
110 /* writing the value has immediate effect */
111 writel(evt, mtu_base + MTU_LR(1));
112 return 0;
113}
114
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100115static struct clock_event_device nmdk_clkevt = {
Alessandro Rubinib102c012010-03-05 12:38:51 +0100116 .name = "mtu_1",
117 .features = CLOCK_EVT_FEAT_ONESHOT,
Alessandro Rubinib102c012010-03-05 12:38:51 +0100118 .rating = 200,
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100119 .set_mode = nmdk_clkevt_mode,
Alessandro Rubinib102c012010-03-05 12:38:51 +0100120 .set_next_event = nmdk_clkevt_next,
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100121};
122
123/*
Alessandro Rubinib102c012010-03-05 12:38:51 +0100124 * IRQ Handler for timer 1 of the MTU block.
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100125 */
126static irqreturn_t nmdk_timer_interrupt(int irq, void *dev_id)
127{
Alessandro Rubinib102c012010-03-05 12:38:51 +0100128 struct clock_event_device *evdev = dev_id;
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100129
Alessandro Rubinib102c012010-03-05 12:38:51 +0100130 writel(1 << 1, mtu_base + MTU_ICR); /* Interrupt clear reg */
131 evdev->event_handler(evdev);
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100132 return IRQ_HANDLED;
133}
134
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100135static struct irqaction nmdk_timer_irq = {
136 .name = "Nomadik Timer Tick",
137 .flags = IRQF_DISABLED | IRQF_TIMER,
138 .handler = nmdk_timer_interrupt,
Alessandro Rubinib102c012010-03-05 12:38:51 +0100139 .dev_id = &nmdk_clkevt,
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100140};
141
Srinidhi Kasagar59b559d2009-11-12 06:20:54 +0100142void __init nmdk_timer_init(void)
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100143{
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100144 unsigned long rate;
Linus Walleijba327b12010-05-26 07:38:54 +0100145 struct clk *clk0;
Linus Walleija0719f52010-09-13 13:40:04 +0100146 u32 cr = MTU_CRn_32BITS;
Linus Walleijba327b12010-05-26 07:38:54 +0100147
148 clk0 = clk_get_sys("mtu0", NULL);
149 BUG_ON(IS_ERR(clk0));
150
Linus Walleijba327b12010-05-26 07:38:54 +0100151 clk_enable(clk0);
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100152
Alessandro Rubinib102c012010-03-05 12:38:51 +0100153 /*
Linus Walleija0719f52010-09-13 13:40:04 +0100154 * Tick rate is 2.4MHz for Nomadik and 2.4Mhz, 100MHz or 133 MHz
155 * for ux500.
156 * Use a divide-by-16 counter if the tick rate is more than 32MHz.
157 * At 32 MHz, the timer (with 32 bit counter) can be programmed
158 * to wake-up at a max 127s a head in time. Dividing a 2.4 MHz timer
159 * with 16 gives too low timer resolution.
Alessandro Rubinib102c012010-03-05 12:38:51 +0100160 */
Linus Walleijba327b12010-05-26 07:38:54 +0100161 rate = clk_get_rate(clk0);
Linus Walleija0719f52010-09-13 13:40:04 +0100162 if (rate > 32000000) {
Alessandro Rubinib102c012010-03-05 12:38:51 +0100163 rate /= 16;
164 cr |= MTU_CRn_PRESCALE_16;
165 } else {
166 cr |= MTU_CRn_PRESCALE_1;
167 }
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100168
Alessandro Rubinib102c012010-03-05 12:38:51 +0100169 /* Timer 0 is the free running clocksource */
170 writel(cr, mtu_base + MTU_CR(0));
171 writel(0, mtu_base + MTU_LR(0));
172 writel(0, mtu_base + MTU_BGLR(0));
173 writel(cr | MTU_CRn_ENA, mtu_base + MTU_CR(0));
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100174
Linus Walleij8fbb97a22010-11-19 10:16:05 +0100175 /* Now the clock source is ready */
Linus Walleij2a847512010-05-07 10:03:02 +0100176 nmdk_clksrc.read = nmdk_read_timer;
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100177
Russell King8492fd22010-12-13 13:20:49 +0000178 if (clocksource_register_hz(&nmdk_clksrc, rate))
Alessandro Rubinib102c012010-03-05 12:38:51 +0100179 pr_err("timer: failed to initialize clock source %s\n",
180 nmdk_clksrc.name);
181
Russell Kingec05aa12010-12-15 21:53:02 +0000182 init_sched_clock(&cd, nomadik_update_sched_clock, 32, rate);
Linus Walleij8fbb97a22010-11-19 10:16:05 +0100183
Linus Walleij99f76892010-09-13 13:38:55 +0100184 /* Timer 1 is used for events */
185
Linus Walleij29179472010-06-01 08:26:49 +0100186 clockevents_calc_mult_shift(&nmdk_clkevt, rate, MTU_MIN_RANGE);
187
Alessandro Rubinib102c012010-03-05 12:38:51 +0100188 writel(cr | MTU_CRn_ONESHOT, mtu_base + MTU_CR(1)); /* off, currently */
Linus Walleij29179472010-06-01 08:26:49 +0100189
Alessandro Rubinib102c012010-03-05 12:38:51 +0100190 nmdk_clkevt.max_delta_ns =
191 clockevent_delta2ns(0xffffffff, &nmdk_clkevt);
192 nmdk_clkevt.min_delta_ns =
193 clockevent_delta2ns(0x00000002, &nmdk_clkevt);
194 nmdk_clkevt.cpumask = cpumask_of(0);
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100195
196 /* Register irq and clockevents */
197 setup_irq(IRQ_MTU0, &nmdk_timer_irq);
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100198 clockevents_register_device(&nmdk_clkevt);
199}