blob: 601ee9180ee4fcad79ce0837b4f3c63b73a88348 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
3 * BRIEF MODULE DESCRIPTION
4 * The Descriptor Based DMA channel manager that first appeared
5 * on the Au1550. I started with dma.c, but I think all that is
6 * left is this initial comment :-)
7 *
8 * Copyright 2004 Embedded Edge, LLC
9 * dan@embeddededge.com
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
13 * Free Software Foundation; either version 2 of the License, or (at your
14 * option) any later version.
15 *
16 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
19 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
21 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
22 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
23 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
25 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 *
27 * You should have received a copy of the GNU General Public License along
28 * with this program; if not, write to the Free Software Foundation, Inc.,
29 * 675 Mass Ave, Cambridge, MA 02139, USA.
30 *
31 */
Pete Popove3ad1c22005-03-01 06:33:16 +000032
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <linux/slab.h>
35#include <linux/spinlock.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/interrupt.h>
Pete Popov2d32ffa2005-03-01 07:54:50 +000037#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/mach-au1x00/au1000.h>
39#include <asm/mach-au1x00/au1xxx_dbdma.h>
Pete Popove3ad1c22005-03-01 06:33:16 +000040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#if defined(CONFIG_SOC_AU1550) || defined(CONFIG_SOC_AU1200)
42
43/*
44 * The Descriptor Based DMA supports up to 16 channels.
45 *
46 * There are 32 devices defined. We keep an internal structure
47 * of devices using these channels, along with additional
48 * information.
49 *
50 * We allocate the descriptors and allow access to them through various
51 * functions. The drivers allocate the data buffers and assign them
52 * to the descriptors.
53 */
Ralf Baechle2f69ddc2005-10-03 13:41:19 +010054static DEFINE_SPINLOCK(au1xxx_dbdma_spin_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +040056/* I couldn't find a macro that did this... */
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#define ALIGN_ADDR(x, a) ((((u32)(x)) + (a-1)) & ~(a-1))
58
Pete Popove3ad1c22005-03-01 06:33:16 +000059static dbdma_global_t *dbdma_gptr = (dbdma_global_t *)DDMA_GLOBAL_BASE;
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +040060static int dbdma_initialized;
Linus Torvalds1da177e2005-04-16 15:20:36 -070061static void au1xxx_dbdma_init(void);
62
Linus Torvalds1da177e2005-04-16 15:20:36 -070063static dbdev_tab_t dbdev_tab[] = {
64#ifdef CONFIG_SOC_AU1550
65 /* UARTS */
66 { DSCR_CMD0_UART0_TX, DEV_FLAGS_OUT, 0, 8, 0x11100004, 0, 0 },
67 { DSCR_CMD0_UART0_RX, DEV_FLAGS_IN, 0, 8, 0x11100000, 0, 0 },
68 { DSCR_CMD0_UART3_TX, DEV_FLAGS_OUT, 0, 8, 0x11400004, 0, 0 },
69 { DSCR_CMD0_UART3_RX, DEV_FLAGS_IN, 0, 8, 0x11400000, 0, 0 },
70
71 /* EXT DMA */
72 { DSCR_CMD0_DMA_REQ0, 0, 0, 0, 0x00000000, 0, 0 },
73 { DSCR_CMD0_DMA_REQ1, 0, 0, 0, 0x00000000, 0, 0 },
74 { DSCR_CMD0_DMA_REQ2, 0, 0, 0, 0x00000000, 0, 0 },
75 { DSCR_CMD0_DMA_REQ3, 0, 0, 0, 0x00000000, 0, 0 },
76
77 /* USB DEV */
78 { DSCR_CMD0_USBDEV_RX0, DEV_FLAGS_IN, 4, 8, 0x10200000, 0, 0 },
79 { DSCR_CMD0_USBDEV_TX0, DEV_FLAGS_OUT, 4, 8, 0x10200004, 0, 0 },
80 { DSCR_CMD0_USBDEV_TX1, DEV_FLAGS_OUT, 4, 8, 0x10200008, 0, 0 },
81 { DSCR_CMD0_USBDEV_TX2, DEV_FLAGS_OUT, 4, 8, 0x1020000c, 0, 0 },
82 { DSCR_CMD0_USBDEV_RX3, DEV_FLAGS_IN, 4, 8, 0x10200010, 0, 0 },
83 { DSCR_CMD0_USBDEV_RX4, DEV_FLAGS_IN, 4, 8, 0x10200014, 0, 0 },
84
85 /* PSC 0 */
86 { DSCR_CMD0_PSC0_TX, DEV_FLAGS_OUT, 0, 0, 0x11a0001c, 0, 0 },
87 { DSCR_CMD0_PSC0_RX, DEV_FLAGS_IN, 0, 0, 0x11a0001c, 0, 0 },
88
89 /* PSC 1 */
90 { DSCR_CMD0_PSC1_TX, DEV_FLAGS_OUT, 0, 0, 0x11b0001c, 0, 0 },
91 { DSCR_CMD0_PSC1_RX, DEV_FLAGS_IN, 0, 0, 0x11b0001c, 0, 0 },
92
93 /* PSC 2 */
94 { DSCR_CMD0_PSC2_TX, DEV_FLAGS_OUT, 0, 0, 0x10a0001c, 0, 0 },
95 { DSCR_CMD0_PSC2_RX, DEV_FLAGS_IN, 0, 0, 0x10a0001c, 0, 0 },
96
97 /* PSC 3 */
98 { DSCR_CMD0_PSC3_TX, DEV_FLAGS_OUT, 0, 0, 0x10b0001c, 0, 0 },
99 { DSCR_CMD0_PSC3_RX, DEV_FLAGS_IN, 0, 0, 0x10b0001c, 0, 0 },
100
101 { DSCR_CMD0_PCI_WRITE, 0, 0, 0, 0x00000000, 0, 0 }, /* PCI */
102 { DSCR_CMD0_NAND_FLASH, 0, 0, 0, 0x00000000, 0, 0 }, /* NAND */
103
104 /* MAC 0 */
105 { DSCR_CMD0_MAC0_RX, DEV_FLAGS_IN, 0, 0, 0x00000000, 0, 0 },
106 { DSCR_CMD0_MAC0_TX, DEV_FLAGS_OUT, 0, 0, 0x00000000, 0, 0 },
107
108 /* MAC 1 */
109 { DSCR_CMD0_MAC1_RX, DEV_FLAGS_IN, 0, 0, 0x00000000, 0, 0 },
110 { DSCR_CMD0_MAC1_TX, DEV_FLAGS_OUT, 0, 0, 0x00000000, 0, 0 },
111
112#endif /* CONFIG_SOC_AU1550 */
113
114#ifdef CONFIG_SOC_AU1200
115 { DSCR_CMD0_UART0_TX, DEV_FLAGS_OUT, 0, 8, 0x11100004, 0, 0 },
116 { DSCR_CMD0_UART0_RX, DEV_FLAGS_IN, 0, 8, 0x11100000, 0, 0 },
117 { DSCR_CMD0_UART1_TX, DEV_FLAGS_OUT, 0, 8, 0x11200004, 0, 0 },
118 { DSCR_CMD0_UART1_RX, DEV_FLAGS_IN, 0, 8, 0x11200000, 0, 0 },
119
120 { DSCR_CMD0_DMA_REQ0, 0, 0, 0, 0x00000000, 0, 0 },
121 { DSCR_CMD0_DMA_REQ1, 0, 0, 0, 0x00000000, 0, 0 },
122
123 { DSCR_CMD0_MAE_BE, DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
124 { DSCR_CMD0_MAE_FE, DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
125 { DSCR_CMD0_MAE_BOTH, DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
126 { DSCR_CMD0_LCD, DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
127
Pete Popove3ad1c22005-03-01 06:33:16 +0000128 { DSCR_CMD0_SDMS_TX0, DEV_FLAGS_OUT, 4, 8, 0x10600000, 0, 0 },
129 { DSCR_CMD0_SDMS_RX0, DEV_FLAGS_IN, 4, 8, 0x10600004, 0, 0 },
130 { DSCR_CMD0_SDMS_TX1, DEV_FLAGS_OUT, 4, 8, 0x10680000, 0, 0 },
131 { DSCR_CMD0_SDMS_RX1, DEV_FLAGS_IN, 4, 8, 0x10680004, 0, 0 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Pete Popove3ad1c22005-03-01 06:33:16 +0000133 { DSCR_CMD0_AES_RX, DEV_FLAGS_IN , 4, 32, 0x10300008, 0, 0 },
134 { DSCR_CMD0_AES_TX, DEV_FLAGS_OUT, 4, 32, 0x10300004, 0, 0 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135
Pete Popov13bb1992005-09-18 01:10:46 +0000136 { DSCR_CMD0_PSC0_TX, DEV_FLAGS_OUT, 0, 16, 0x11a0001c, 0, 0 },
137 { DSCR_CMD0_PSC0_RX, DEV_FLAGS_IN, 0, 16, 0x11a0001c, 0, 0 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 { DSCR_CMD0_PSC0_SYNC, DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
139
Pete Popov13bb1992005-09-18 01:10:46 +0000140 { DSCR_CMD0_PSC1_TX, DEV_FLAGS_OUT, 0, 16, 0x11b0001c, 0, 0 },
141 { DSCR_CMD0_PSC1_RX, DEV_FLAGS_IN, 0, 16, 0x11b0001c, 0, 0 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 { DSCR_CMD0_PSC1_SYNC, DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
143
Pete Popove3ad1c22005-03-01 06:33:16 +0000144 { DSCR_CMD0_CIM_RXA, DEV_FLAGS_IN, 0, 32, 0x14004020, 0, 0 },
145 { DSCR_CMD0_CIM_RXB, DEV_FLAGS_IN, 0, 32, 0x14004040, 0, 0 },
146 { DSCR_CMD0_CIM_RXC, DEV_FLAGS_IN, 0, 32, 0x14004060, 0, 0 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147 { DSCR_CMD0_CIM_SYNC, DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
148
149 { DSCR_CMD0_NAND_FLASH, DEV_FLAGS_IN, 0, 0, 0x00000000, 0, 0 },
150
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400151#endif /* CONFIG_SOC_AU1200 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152
153 { DSCR_CMD0_THROTTLE, DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
154 { DSCR_CMD0_ALWAYS, DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
Pete Popove3ad1c22005-03-01 06:33:16 +0000155
156 /* Provide 16 user definable device types */
Wolfgang Ocker0ec734c2008-02-10 20:31:33 +0100157 { ~0, 0, 0, 0, 0, 0, 0 },
158 { ~0, 0, 0, 0, 0, 0, 0 },
159 { ~0, 0, 0, 0, 0, 0, 0 },
160 { ~0, 0, 0, 0, 0, 0, 0 },
161 { ~0, 0, 0, 0, 0, 0, 0 },
162 { ~0, 0, 0, 0, 0, 0, 0 },
163 { ~0, 0, 0, 0, 0, 0, 0 },
164 { ~0, 0, 0, 0, 0, 0, 0 },
165 { ~0, 0, 0, 0, 0, 0, 0 },
166 { ~0, 0, 0, 0, 0, 0, 0 },
167 { ~0, 0, 0, 0, 0, 0, 0 },
168 { ~0, 0, 0, 0, 0, 0, 0 },
169 { ~0, 0, 0, 0, 0, 0, 0 },
170 { ~0, 0, 0, 0, 0, 0, 0 },
171 { ~0, 0, 0, 0, 0, 0, 0 },
172 { ~0, 0, 0, 0, 0, 0, 0 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173};
174
Alejandro Martinez Ruiz2b22c032007-10-22 21:36:44 +0200175#define DBDEV_TAB_SIZE ARRAY_SIZE(dbdev_tab)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
177static chan_tab_t *chan_tab_ptr[NUM_DBDMA_CHANS];
178
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400179static dbdev_tab_t *find_dbdev_id(u32 id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180{
181 int i;
182 dbdev_tab_t *p;
183 for (i = 0; i < DBDEV_TAB_SIZE; ++i) {
184 p = &dbdev_tab[i];
185 if (p->dev_id == id)
186 return p;
187 }
188 return NULL;
189}
190
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400191void *au1xxx_ddma_get_nextptr_virt(au1x_ddma_desc_t *dp)
Pete Popov26a940e2005-09-15 08:03:12 +0000192{
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400193 return phys_to_virt(DSCR_GET_NXTPTR(dp->dscr_nxtptr));
Pete Popov26a940e2005-09-15 08:03:12 +0000194}
195EXPORT_SYMBOL(au1xxx_ddma_get_nextptr_virt);
196
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400197u32 au1xxx_ddma_add_device(dbdev_tab_t *dev)
Pete Popove3ad1c22005-03-01 06:33:16 +0000198{
199 u32 ret = 0;
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400200 dbdev_tab_t *p;
201 static u16 new_id = 0x1000;
Pete Popove3ad1c22005-03-01 06:33:16 +0000202
Wolfgang Ocker0ec734c2008-02-10 20:31:33 +0100203 p = find_dbdev_id(~0);
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400204 if (NULL != p) {
Pete Popove3ad1c22005-03-01 06:33:16 +0000205 memcpy(p, dev, sizeof(dbdev_tab_t));
Ralf Baechle21a151d2007-10-11 23:46:15 +0100206 p->dev_id = DSCR_DEV2CUSTOM_ID(new_id, dev->dev_id);
Pete Popove3ad1c22005-03-01 06:33:16 +0000207 ret = p->dev_id;
208 new_id++;
209#if 0
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400210 printk(KERN_DEBUG "add_device: id:%x flags:%x padd:%x\n",
211 p->dev_id, p->dev_flags, p->dev_physaddr);
Pete Popove3ad1c22005-03-01 06:33:16 +0000212#endif
213 }
214
215 return ret;
216}
217EXPORT_SYMBOL(au1xxx_ddma_add_device);
218
Manuel Laussccdb0032008-05-07 13:45:23 +0200219void au1xxx_ddma_del_device(u32 devid)
220{
221 dbdev_tab_t *p = find_dbdev_id(devid);
222
223 if (p != NULL) {
224 memset(p, 0, sizeof(dbdev_tab_t));
225 p->dev_id = ~0;
226 }
227}
228EXPORT_SYMBOL(au1xxx_ddma_del_device);
229
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400230/* Allocate a channel and return a non-zero descriptor if successful. */
231u32 au1xxx_dbdma_chan_alloc(u32 srcid, u32 destid,
Ralf Baechle53e62d32006-09-25 23:32:10 -0700232 void (*callback)(int, void *), void *callparam)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233{
234 unsigned long flags;
235 u32 used, chan, rv;
236 u32 dcp;
237 int i;
238 dbdev_tab_t *stp, *dtp;
239 chan_tab_t *ctp;
Pete Popove3ad1c22005-03-01 06:33:16 +0000240 au1x_dma_chan_t *cp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400242 /*
243 * We do the intialization on the first channel allocation.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 * We have to wait because of the interrupt handler initialization
245 * which can't be done successfully during board set up.
246 */
247 if (!dbdma_initialized)
248 au1xxx_dbdma_init();
249 dbdma_initialized = 1;
250
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400251 stp = find_dbdev_id(srcid);
252 if (stp == NULL)
Ralf Baechle53e62d32006-09-25 23:32:10 -0700253 return 0;
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400254 dtp = find_dbdev_id(destid);
255 if (dtp == NULL)
Ralf Baechle53e62d32006-09-25 23:32:10 -0700256 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257
258 used = 0;
259 rv = 0;
260
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400261 /* Check to see if we can get both channels. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 spin_lock_irqsave(&au1xxx_dbdma_spin_lock, flags);
263 if (!(stp->dev_flags & DEV_FLAGS_INUSE) ||
264 (stp->dev_flags & DEV_FLAGS_ANYUSE)) {
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000265 /* Got source */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266 stp->dev_flags |= DEV_FLAGS_INUSE;
267 if (!(dtp->dev_flags & DEV_FLAGS_INUSE) ||
268 (dtp->dev_flags & DEV_FLAGS_ANYUSE)) {
269 /* Got destination */
270 dtp->dev_flags |= DEV_FLAGS_INUSE;
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400271 } else {
272 /* Can't get dest. Release src. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 stp->dev_flags &= ~DEV_FLAGS_INUSE;
274 used++;
275 }
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400276 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 used++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 spin_unlock_irqrestore(&au1xxx_dbdma_spin_lock, flags);
279
280 if (!used) {
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400281 /* Let's see if we can allocate a channel for it. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 ctp = NULL;
283 chan = 0;
284 spin_lock_irqsave(&au1xxx_dbdma_spin_lock, flags);
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400285 for (i = 0; i < NUM_DBDMA_CHANS; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 if (chan_tab_ptr[i] == NULL) {
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400287 /*
288 * If kmalloc fails, it is caught below same
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 * as a channel not available.
290 */
Domen Puncerc0613892006-06-23 11:59:50 +0200291 ctp = kmalloc(sizeof(chan_tab_t), GFP_ATOMIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 chan_tab_ptr[i] = ctp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 break;
294 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 spin_unlock_irqrestore(&au1xxx_dbdma_spin_lock, flags);
296
297 if (ctp != NULL) {
298 memset(ctp, 0, sizeof(chan_tab_t));
Pete Popove3ad1c22005-03-01 06:33:16 +0000299 ctp->chan_index = chan = i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 dcp = DDMA_CHANNEL_BASE;
301 dcp += (0x0100 * chan);
302 ctp->chan_ptr = (au1x_dma_chan_t *)dcp;
Pete Popove3ad1c22005-03-01 06:33:16 +0000303 cp = (au1x_dma_chan_t *)dcp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 ctp->chan_src = stp;
305 ctp->chan_dest = dtp;
306 ctp->chan_callback = callback;
307 ctp->chan_callparam = callparam;
308
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400309 /* Initialize channel configuration. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 i = 0;
311 if (stp->dev_intlevel)
312 i |= DDMA_CFG_SED;
313 if (stp->dev_intpolarity)
314 i |= DDMA_CFG_SP;
315 if (dtp->dev_intlevel)
316 i |= DDMA_CFG_DED;
317 if (dtp->dev_intpolarity)
318 i |= DDMA_CFG_DP;
Pete Popove3ad1c22005-03-01 06:33:16 +0000319 if ((stp->dev_flags & DEV_FLAGS_SYNC) ||
320 (dtp->dev_flags & DEV_FLAGS_SYNC))
321 i |= DDMA_CFG_SYNC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 cp->ddma_cfg = i;
323 au_sync();
324
325 /* Return a non-zero value that can be used to
326 * find the channel information in subsequent
327 * operations.
328 */
329 rv = (u32)(&chan_tab_ptr[chan]);
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400330 } else {
Pete Popove3ad1c22005-03-01 06:33:16 +0000331 /* Release devices */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 stp->dev_flags &= ~DEV_FLAGS_INUSE;
333 dtp->dev_flags &= ~DEV_FLAGS_INUSE;
334 }
335 }
336 return rv;
337}
Pete Popove3ad1c22005-03-01 06:33:16 +0000338EXPORT_SYMBOL(au1xxx_dbdma_chan_alloc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400340/*
341 * Set the device width if source or destination is a FIFO.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 * Should be 8, 16, or 32 bits.
343 */
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400344u32 au1xxx_dbdma_set_devwidth(u32 chanid, int bits)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345{
346 u32 rv;
347 chan_tab_t *ctp;
348 dbdev_tab_t *stp, *dtp;
349
350 ctp = *((chan_tab_t **)chanid);
351 stp = ctp->chan_src;
352 dtp = ctp->chan_dest;
353 rv = 0;
354
355 if (stp->dev_flags & DEV_FLAGS_IN) { /* Source in fifo */
356 rv = stp->dev_devwidth;
357 stp->dev_devwidth = bits;
358 }
359 if (dtp->dev_flags & DEV_FLAGS_OUT) { /* Destination out fifo */
360 rv = dtp->dev_devwidth;
361 dtp->dev_devwidth = bits;
362 }
363
364 return rv;
365}
Pete Popove3ad1c22005-03-01 06:33:16 +0000366EXPORT_SYMBOL(au1xxx_dbdma_set_devwidth);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400368/* Allocate a descriptor ring, initializing as much as possible. */
369u32 au1xxx_dbdma_ring_alloc(u32 chanid, int entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370{
371 int i;
372 u32 desc_base, srcid, destid;
373 u32 cmd0, cmd1, src1, dest1;
374 u32 src0, dest0;
375 chan_tab_t *ctp;
376 dbdev_tab_t *stp, *dtp;
377 au1x_ddma_desc_t *dp;
378
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400379 /*
380 * I guess we could check this to be within the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 * range of the table......
382 */
383 ctp = *((chan_tab_t **)chanid);
384 stp = ctp->chan_src;
385 dtp = ctp->chan_dest;
386
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400387 /*
388 * The descriptors must be 32-byte aligned. There is a
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 * possibility the allocation will give us such an address,
390 * and if we try that first we are likely to not waste larger
391 * slabs of memory.
392 */
Pete Popove3ad1c22005-03-01 06:33:16 +0000393 desc_base = (u32)kmalloc(entries * sizeof(au1x_ddma_desc_t),
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400394 GFP_KERNEL|GFP_DMA);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 if (desc_base == 0)
396 return 0;
397
398 if (desc_base & 0x1f) {
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400399 /*
400 * Lost....do it again, allocate extra, and round
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 * the address base.
402 */
403 kfree((const void *)desc_base);
404 i = entries * sizeof(au1x_ddma_desc_t);
405 i += (sizeof(au1x_ddma_desc_t) - 1);
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400406 desc_base = (u32)kmalloc(i, GFP_KERNEL|GFP_DMA);
407 if (desc_base == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 return 0;
409
410 desc_base = ALIGN_ADDR(desc_base, sizeof(au1x_ddma_desc_t));
411 }
412 dp = (au1x_ddma_desc_t *)desc_base;
413
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400414 /* Keep track of the base descriptor. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 ctp->chan_desc_base = dp;
416
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400417 /* Initialize the rings with as much information as we know. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 srcid = stp->dev_id;
419 destid = dtp->dev_id;
420
421 cmd0 = cmd1 = src1 = dest1 = 0;
422 src0 = dest0 = 0;
423
424 cmd0 |= DSCR_CMD0_SID(srcid);
425 cmd0 |= DSCR_CMD0_DID(destid);
426 cmd0 |= DSCR_CMD0_IE | DSCR_CMD0_CV;
Pete Popov13bb1992005-09-18 01:10:46 +0000427 cmd0 |= DSCR_CMD0_ST(DSCR_CMD0_ST_NOCHANGE);
428
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400429 /* Is it mem to mem transfer? */
430 if (((DSCR_CUSTOM2DEV_ID(srcid) == DSCR_CMD0_THROTTLE) ||
431 (DSCR_CUSTOM2DEV_ID(srcid) == DSCR_CMD0_ALWAYS)) &&
432 ((DSCR_CUSTOM2DEV_ID(destid) == DSCR_CMD0_THROTTLE) ||
433 (DSCR_CUSTOM2DEV_ID(destid) == DSCR_CMD0_ALWAYS)))
434 cmd0 |= DSCR_CMD0_MEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
436 switch (stp->dev_devwidth) {
437 case 8:
438 cmd0 |= DSCR_CMD0_SW(DSCR_CMD0_BYTE);
439 break;
440 case 16:
441 cmd0 |= DSCR_CMD0_SW(DSCR_CMD0_HALFWORD);
442 break;
443 case 32:
444 default:
445 cmd0 |= DSCR_CMD0_SW(DSCR_CMD0_WORD);
446 break;
447 }
448
449 switch (dtp->dev_devwidth) {
450 case 8:
451 cmd0 |= DSCR_CMD0_DW(DSCR_CMD0_BYTE);
452 break;
453 case 16:
454 cmd0 |= DSCR_CMD0_DW(DSCR_CMD0_HALFWORD);
455 break;
456 case 32:
457 default:
458 cmd0 |= DSCR_CMD0_DW(DSCR_CMD0_WORD);
459 break;
460 }
461
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400462 /*
463 * If the device is marked as an in/out FIFO, ensure it is
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 * set non-coherent.
465 */
466 if (stp->dev_flags & DEV_FLAGS_IN)
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400467 cmd0 |= DSCR_CMD0_SN; /* Source in FIFO */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 if (dtp->dev_flags & DEV_FLAGS_OUT)
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400469 cmd0 |= DSCR_CMD0_DN; /* Destination out FIFO */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400471 /*
472 * Set up source1. For now, assume no stride and increment.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 * A channel attribute update can change this later.
474 */
475 switch (stp->dev_tsize) {
476 case 1:
477 src1 |= DSCR_SRC1_STS(DSCR_xTS_SIZE1);
478 break;
479 case 2:
480 src1 |= DSCR_SRC1_STS(DSCR_xTS_SIZE2);
481 break;
482 case 4:
483 src1 |= DSCR_SRC1_STS(DSCR_xTS_SIZE4);
484 break;
485 case 8:
486 default:
487 src1 |= DSCR_SRC1_STS(DSCR_xTS_SIZE8);
488 break;
489 }
490
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400491 /* If source input is FIFO, set static address. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 if (stp->dev_flags & DEV_FLAGS_IN) {
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400493 if (stp->dev_flags & DEV_FLAGS_BURSTABLE)
Pete Popove3ad1c22005-03-01 06:33:16 +0000494 src1 |= DSCR_SRC1_SAM(DSCR_xAM_BURST);
495 else
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400496 src1 |= DSCR_SRC1_SAM(DSCR_xAM_STATIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 }
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400498
Pete Popove3ad1c22005-03-01 06:33:16 +0000499 if (stp->dev_physaddr)
500 src0 = stp->dev_physaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400502 /*
503 * Set up dest1. For now, assume no stride and increment.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 * A channel attribute update can change this later.
505 */
506 switch (dtp->dev_tsize) {
507 case 1:
508 dest1 |= DSCR_DEST1_DTS(DSCR_xTS_SIZE1);
509 break;
510 case 2:
511 dest1 |= DSCR_DEST1_DTS(DSCR_xTS_SIZE2);
512 break;
513 case 4:
514 dest1 |= DSCR_DEST1_DTS(DSCR_xTS_SIZE4);
515 break;
516 case 8:
517 default:
518 dest1 |= DSCR_DEST1_DTS(DSCR_xTS_SIZE8);
519 break;
520 }
521
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400522 /* If destination output is FIFO, set static address. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 if (dtp->dev_flags & DEV_FLAGS_OUT) {
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400524 if (dtp->dev_flags & DEV_FLAGS_BURSTABLE)
525 dest1 |= DSCR_DEST1_DAM(DSCR_xAM_BURST);
526 else
527 dest1 |= DSCR_DEST1_DAM(DSCR_xAM_STATIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 }
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400529
Pete Popove3ad1c22005-03-01 06:33:16 +0000530 if (dtp->dev_physaddr)
531 dest0 = dtp->dev_physaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532
Pete Popove3ad1c22005-03-01 06:33:16 +0000533#if 0
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400534 printk(KERN_DEBUG "did:%x sid:%x cmd0:%x cmd1:%x source0:%x "
535 "source1:%x dest0:%x dest1:%x\n",
536 dtp->dev_id, stp->dev_id, cmd0, cmd1, src0,
537 src1, dest0, dest1);
Pete Popove3ad1c22005-03-01 06:33:16 +0000538#endif
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400539 for (i = 0; i < entries; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 dp->dscr_cmd0 = cmd0;
541 dp->dscr_cmd1 = cmd1;
542 dp->dscr_source0 = src0;
543 dp->dscr_source1 = src1;
544 dp->dscr_dest0 = dest0;
545 dp->dscr_dest1 = dest1;
546 dp->dscr_stat = 0;
Pete Popov13bb1992005-09-18 01:10:46 +0000547 dp->sw_context = 0;
548 dp->sw_status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 dp->dscr_nxtptr = DSCR_NXTPTR(virt_to_phys(dp + 1));
550 dp++;
551 }
552
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400553 /* Make last descrptor point to the first. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 dp--;
555 dp->dscr_nxtptr = DSCR_NXTPTR(virt_to_phys(ctp->chan_desc_base));
556 ctp->get_ptr = ctp->put_ptr = ctp->cur_ptr = ctp->chan_desc_base;
557
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400558 return (u32)ctp->chan_desc_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559}
Pete Popove3ad1c22005-03-01 06:33:16 +0000560EXPORT_SYMBOL(au1xxx_dbdma_ring_alloc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400562/*
563 * Put a source buffer into the DMA ring.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 * This updates the source pointer and byte count. Normally used
565 * for memory to fifo transfers.
566 */
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400567u32 _au1xxx_dbdma_put_source(u32 chanid, void *buf, int nbytes, u32 flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568{
569 chan_tab_t *ctp;
570 au1x_ddma_desc_t *dp;
571
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400572 /*
573 * I guess we could check this to be within the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 * range of the table......
575 */
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400576 ctp = *(chan_tab_t **)chanid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400578 /*
579 * We should have multiple callers for a particular channel,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 * an interrupt doesn't affect this pointer nor the descriptor,
581 * so no locking should be needed.
582 */
583 dp = ctp->put_ptr;
584
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400585 /*
586 * If the descriptor is valid, we are way ahead of the DMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 * engine, so just return an error condition.
588 */
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400589 if (dp->dscr_cmd0 & DSCR_CMD0_V)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400592 /* Load up buffer address and byte count. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 dp->dscr_source0 = virt_to_phys(buf);
594 dp->dscr_cmd1 = nbytes;
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400595 /* Check flags */
Pete Popove3ad1c22005-03-01 06:33:16 +0000596 if (flags & DDMA_FLAGS_IE)
597 dp->dscr_cmd0 |= DSCR_CMD0_IE;
598 if (flags & DDMA_FLAGS_NOIE)
599 dp->dscr_cmd0 &= ~DSCR_CMD0_IE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600
Pete Popove3ad1c22005-03-01 06:33:16 +0000601 /*
602 * There is an errata on the Au1200/Au1550 parts that could result
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400603 * in "stale" data being DMA'ed. It has to do with the snoop logic on
604 * the cache eviction buffer. DMA_NONCOHERENT is on by default for
605 * these parts. If it is fixed in the future, these dma_cache_inv will
Pete Popove3ad1c22005-03-01 06:33:16 +0000606 * just be nothing more than empty macros. See io.h.
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400607 */
Pete Popov2d32ffa2005-03-01 07:54:50 +0000608 dma_cache_wback_inv((unsigned long)buf, nbytes);
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400609 dp->dscr_cmd0 |= DSCR_CMD0_V; /* Let it rip */
Pete Popove3ad1c22005-03-01 06:33:16 +0000610 au_sync();
Pete Popov2d32ffa2005-03-01 07:54:50 +0000611 dma_cache_wback_inv((unsigned long)dp, sizeof(dp));
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400612 ctp->chan_ptr->ddma_dbell = 0;
Pete Popove3ad1c22005-03-01 06:33:16 +0000613
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400614 /* Get next descriptor pointer. */
Pete Popov13bb1992005-09-18 01:10:46 +0000615 ctp->put_ptr = phys_to_virt(DSCR_GET_NXTPTR(dp->dscr_nxtptr));
616
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400617 /* Return something non-zero. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 return nbytes;
619}
Pete Popove3ad1c22005-03-01 06:33:16 +0000620EXPORT_SYMBOL(_au1xxx_dbdma_put_source);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621
622/* Put a destination buffer into the DMA ring.
623 * This updates the destination pointer and byte count. Normally used
624 * to place an empty buffer into the ring for fifo to memory transfers.
625 */
626u32
Pete Popove3ad1c22005-03-01 06:33:16 +0000627_au1xxx_dbdma_put_dest(u32 chanid, void *buf, int nbytes, u32 flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628{
629 chan_tab_t *ctp;
630 au1x_ddma_desc_t *dp;
631
632 /* I guess we could check this to be within the
633 * range of the table......
634 */
635 ctp = *((chan_tab_t **)chanid);
636
637 /* We should have multiple callers for a particular channel,
638 * an interrupt doesn't affect this pointer nor the descriptor,
639 * so no locking should be needed.
640 */
641 dp = ctp->put_ptr;
642
643 /* If the descriptor is valid, we are way ahead of the DMA
644 * engine, so just return an error condition.
645 */
646 if (dp->dscr_cmd0 & DSCR_CMD0_V)
647 return 0;
648
Pete Popove3ad1c22005-03-01 06:33:16 +0000649 /* Load up buffer address and byte count */
650
651 /* Check flags */
652 if (flags & DDMA_FLAGS_IE)
653 dp->dscr_cmd0 |= DSCR_CMD0_IE;
654 if (flags & DDMA_FLAGS_NOIE)
655 dp->dscr_cmd0 &= ~DSCR_CMD0_IE;
656
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 dp->dscr_dest0 = virt_to_phys(buf);
658 dp->dscr_cmd1 = nbytes;
Pete Popove3ad1c22005-03-01 06:33:16 +0000659#if 0
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400660 printk(KERN_DEBUG "cmd0:%x cmd1:%x source0:%x source1:%x dest0:%x dest1:%x\n",
661 dp->dscr_cmd0, dp->dscr_cmd1, dp->dscr_source0,
662 dp->dscr_source1, dp->dscr_dest0, dp->dscr_dest1);
Pete Popove3ad1c22005-03-01 06:33:16 +0000663#endif
664 /*
665 * There is an errata on the Au1200/Au1550 parts that could result in
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400666 * "stale" data being DMA'ed. It has to do with the snoop logic on the
667 * cache eviction buffer. DMA_NONCOHERENT is on by default for these
668 * parts. If it is fixed in the future, these dma_cache_inv will just
Pete Popove3ad1c22005-03-01 06:33:16 +0000669 * be nothing more than empty macros. See io.h.
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400670 */
Ralf Baechle21a151d2007-10-11 23:46:15 +0100671 dma_cache_inv((unsigned long)buf, nbytes);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 dp->dscr_cmd0 |= DSCR_CMD0_V; /* Let it rip */
Pete Popove3ad1c22005-03-01 06:33:16 +0000673 au_sync();
Pete Popov2d32ffa2005-03-01 07:54:50 +0000674 dma_cache_wback_inv((unsigned long)dp, sizeof(dp));
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400675 ctp->chan_ptr->ddma_dbell = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400677 /* Get next descriptor pointer. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 ctp->put_ptr = phys_to_virt(DSCR_GET_NXTPTR(dp->dscr_nxtptr));
679
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400680 /* Return something non-zero. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 return nbytes;
682}
Pete Popove3ad1c22005-03-01 06:33:16 +0000683EXPORT_SYMBOL(_au1xxx_dbdma_put_dest);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400685/*
686 * Get a destination buffer into the DMA ring.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 * Normally used to get a full buffer from the ring during fifo
688 * to memory transfers. This does not set the valid bit, you will
689 * have to put another destination buffer to keep the DMA going.
690 */
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400691u32 au1xxx_dbdma_get_dest(u32 chanid, void **buf, int *nbytes)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692{
693 chan_tab_t *ctp;
694 au1x_ddma_desc_t *dp;
695 u32 rv;
696
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400697 /*
698 * I guess we could check this to be within the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 * range of the table......
700 */
701 ctp = *((chan_tab_t **)chanid);
702
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400703 /*
704 * We should have multiple callers for a particular channel,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 * an interrupt doesn't affect this pointer nor the descriptor,
706 * so no locking should be needed.
707 */
708 dp = ctp->get_ptr;
709
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400710 /*
711 * If the descriptor is valid, we are way ahead of the DMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 * engine, so just return an error condition.
713 */
714 if (dp->dscr_cmd0 & DSCR_CMD0_V)
715 return 0;
716
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400717 /* Return buffer address and byte count. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 *buf = (void *)(phys_to_virt(dp->dscr_dest0));
719 *nbytes = dp->dscr_cmd1;
720 rv = dp->dscr_stat;
721
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400722 /* Get next descriptor pointer. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 ctp->get_ptr = phys_to_virt(DSCR_GET_NXTPTR(dp->dscr_nxtptr));
724
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400725 /* Return something non-zero. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 return rv;
727}
Domen Puncer3e2c6ef2006-06-23 12:00:21 +0200728EXPORT_SYMBOL_GPL(au1xxx_dbdma_get_dest);
729
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400730void au1xxx_dbdma_stop(u32 chanid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731{
732 chan_tab_t *ctp;
Pete Popove3ad1c22005-03-01 06:33:16 +0000733 au1x_dma_chan_t *cp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 int halt_timeout = 0;
735
736 ctp = *((chan_tab_t **)chanid);
737
738 cp = ctp->chan_ptr;
739 cp->ddma_cfg &= ~DDMA_CFG_EN; /* Disable channel */
740 au_sync();
741 while (!(cp->ddma_stat & DDMA_STAT_H)) {
742 udelay(1);
743 halt_timeout++;
744 if (halt_timeout > 100) {
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400745 printk(KERN_WARNING "warning: DMA channel won't halt\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 break;
747 }
748 }
749 /* clear current desc valid and doorbell */
750 cp->ddma_stat |= (DDMA_STAT_DB | DDMA_STAT_V);
751 au_sync();
752}
Pete Popove3ad1c22005-03-01 06:33:16 +0000753EXPORT_SYMBOL(au1xxx_dbdma_stop);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400755/*
756 * Start using the current descriptor pointer. If the DBDMA encounters
757 * a non-valid descriptor, it will stop. In this case, we can just
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 * continue by adding a buffer to the list and starting again.
759 */
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400760void au1xxx_dbdma_start(u32 chanid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761{
762 chan_tab_t *ctp;
Pete Popove3ad1c22005-03-01 06:33:16 +0000763 au1x_dma_chan_t *cp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764
765 ctp = *((chan_tab_t **)chanid);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 cp = ctp->chan_ptr;
767 cp->ddma_desptr = virt_to_phys(ctp->cur_ptr);
768 cp->ddma_cfg |= DDMA_CFG_EN; /* Enable channel */
769 au_sync();
Pete Popove3ad1c22005-03-01 06:33:16 +0000770 cp->ddma_dbell = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 au_sync();
772}
Pete Popove3ad1c22005-03-01 06:33:16 +0000773EXPORT_SYMBOL(au1xxx_dbdma_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400775void au1xxx_dbdma_reset(u32 chanid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776{
777 chan_tab_t *ctp;
778 au1x_ddma_desc_t *dp;
779
780 au1xxx_dbdma_stop(chanid);
781
782 ctp = *((chan_tab_t **)chanid);
783 ctp->get_ptr = ctp->put_ptr = ctp->cur_ptr = ctp->chan_desc_base;
784
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400785 /* Run through the descriptors and reset the valid indicator. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 dp = ctp->chan_desc_base;
787
788 do {
789 dp->dscr_cmd0 &= ~DSCR_CMD0_V;
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400790 /*
791 * Reset our software status -- this is used to determine
792 * if a descriptor is in use by upper level software. Since
Pete Popove3ad1c22005-03-01 06:33:16 +0000793 * posting can reset 'V' bit.
794 */
795 dp->sw_status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 dp = phys_to_virt(DSCR_GET_NXTPTR(dp->dscr_nxtptr));
797 } while (dp != ctp->chan_desc_base);
798}
Pete Popove3ad1c22005-03-01 06:33:16 +0000799EXPORT_SYMBOL(au1xxx_dbdma_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400801u32 au1xxx_get_dma_residue(u32 chanid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802{
803 chan_tab_t *ctp;
Pete Popove3ad1c22005-03-01 06:33:16 +0000804 au1x_dma_chan_t *cp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 u32 rv;
806
807 ctp = *((chan_tab_t **)chanid);
808 cp = ctp->chan_ptr;
809
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400810 /* This is only valid if the channel is stopped. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 rv = cp->ddma_bytecnt;
812 au_sync();
813
814 return rv;
815}
Domen Puncer3e2c6ef2006-06-23 12:00:21 +0200816EXPORT_SYMBOL_GPL(au1xxx_get_dma_residue);
817
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400818void au1xxx_dbdma_chan_free(u32 chanid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819{
820 chan_tab_t *ctp;
821 dbdev_tab_t *stp, *dtp;
822
823 ctp = *((chan_tab_t **)chanid);
824 stp = ctp->chan_src;
825 dtp = ctp->chan_dest;
826
827 au1xxx_dbdma_stop(chanid);
828
Pete Popov2d32ffa2005-03-01 07:54:50 +0000829 kfree((void *)ctp->chan_desc_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
831 stp->dev_flags &= ~DEV_FLAGS_INUSE;
832 dtp->dev_flags &= ~DEV_FLAGS_INUSE;
833 chan_tab_ptr[ctp->chan_index] = NULL;
834
835 kfree(ctp);
836}
Pete Popove3ad1c22005-03-01 06:33:16 +0000837EXPORT_SYMBOL(au1xxx_dbdma_chan_free);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400839static irqreturn_t dbdma_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840{
Pete Popov2d32ffa2005-03-01 07:54:50 +0000841 u32 intstat;
842 u32 chan_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 chan_tab_t *ctp;
844 au1x_ddma_desc_t *dp;
Pete Popove3ad1c22005-03-01 06:33:16 +0000845 au1x_dma_chan_t *cp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
847 intstat = dbdma_gptr->ddma_intstat;
848 au_sync();
Sergei Shtylyov4b366732007-12-05 19:08:24 +0300849 chan_index = __ffs(intstat);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850
851 ctp = chan_tab_ptr[chan_index];
852 cp = ctp->chan_ptr;
853 dp = ctp->cur_ptr;
854
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400855 /* Reset interrupt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 cp->ddma_irq = 0;
857 au_sync();
858
859 if (ctp->chan_callback)
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400860 ctp->chan_callback(irq, ctp->chan_callparam);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861
862 ctp->cur_ptr = phys_to_virt(DSCR_GET_NXTPTR(dp->dscr_nxtptr));
Pete Popov2d32ffa2005-03-01 07:54:50 +0000863 return IRQ_RETVAL(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864}
865
Pete Popove3ad1c22005-03-01 06:33:16 +0000866static void au1xxx_dbdma_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867{
Pete Popove3ad1c22005-03-01 06:33:16 +0000868 int irq_nr;
869
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 dbdma_gptr->ddma_config = 0;
871 dbdma_gptr->ddma_throttle = 0;
872 dbdma_gptr->ddma_inten = 0xffff;
873 au_sync();
874
Pete Popove3ad1c22005-03-01 06:33:16 +0000875#if defined(CONFIG_SOC_AU1550)
876 irq_nr = AU1550_DDMA_INT;
877#elif defined(CONFIG_SOC_AU1200)
878 irq_nr = AU1200_DDMA_INT;
879#else
880 #error Unknown Au1x00 SOC
881#endif
882
Thomas Gleixnerf40298f2006-07-01 19:29:20 -0700883 if (request_irq(irq_nr, dbdma_interrupt, IRQF_DISABLED,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 "Au1xxx dbdma", (void *)dbdma_gptr))
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400885 printk(KERN_ERR "Can't get 1550 dbdma irq");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886}
887
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400888void au1xxx_dbdma_dump(u32 chanid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889{
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400890 chan_tab_t *ctp;
891 au1x_ddma_desc_t *dp;
892 dbdev_tab_t *stp, *dtp;
893 au1x_dma_chan_t *cp;
894 u32 i = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895
896 ctp = *((chan_tab_t **)chanid);
897 stp = ctp->chan_src;
898 dtp = ctp->chan_dest;
899 cp = ctp->chan_ptr;
900
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400901 printk(KERN_DEBUG "Chan %x, stp %x (dev %d) dtp %x (dev %d) \n",
902 (u32)ctp, (u32)stp, stp - dbdev_tab, (u32)dtp,
903 dtp - dbdev_tab);
904 printk(KERN_DEBUG "desc base %x, get %x, put %x, cur %x\n",
905 (u32)(ctp->chan_desc_base), (u32)(ctp->get_ptr),
906 (u32)(ctp->put_ptr), (u32)(ctp->cur_ptr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400908 printk(KERN_DEBUG "dbdma chan %x\n", (u32)cp);
909 printk(KERN_DEBUG "cfg %08x, desptr %08x, statptr %08x\n",
910 cp->ddma_cfg, cp->ddma_desptr, cp->ddma_statptr);
911 printk(KERN_DEBUG "dbell %08x, irq %08x, stat %08x, bytecnt %08x\n",
912 cp->ddma_dbell, cp->ddma_irq, cp->ddma_stat,
913 cp->ddma_bytecnt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400915 /* Run through the descriptors */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 dp = ctp->chan_desc_base;
917
918 do {
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400919 printk(KERN_DEBUG "Dp[%d]= %08x, cmd0 %08x, cmd1 %08x\n",
920 i++, (u32)dp, dp->dscr_cmd0, dp->dscr_cmd1);
921 printk(KERN_DEBUG "src0 %08x, src1 %08x, dest0 %08x, dest1 %08x\n",
922 dp->dscr_source0, dp->dscr_source1,
923 dp->dscr_dest0, dp->dscr_dest1);
924 printk(KERN_DEBUG "stat %08x, nxtptr %08x\n",
925 dp->dscr_stat, dp->dscr_nxtptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 dp = phys_to_virt(DSCR_GET_NXTPTR(dp->dscr_nxtptr));
927 } while (dp != ctp->chan_desc_base);
928}
929
Pete Popove3ad1c22005-03-01 06:33:16 +0000930/* Put a descriptor into the DMA ring.
931 * This updates the source/destination pointers and byte count.
932 */
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400933u32 au1xxx_dbdma_put_dscr(u32 chanid, au1x_ddma_desc_t *dscr)
Pete Popove3ad1c22005-03-01 06:33:16 +0000934{
935 chan_tab_t *ctp;
936 au1x_ddma_desc_t *dp;
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400937 u32 nbytes = 0;
Pete Popove3ad1c22005-03-01 06:33:16 +0000938
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400939 /*
940 * I guess we could check this to be within the
941 * range of the table......
942 */
Pete Popove3ad1c22005-03-01 06:33:16 +0000943 ctp = *((chan_tab_t **)chanid);
944
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400945 /*
946 * We should have multiple callers for a particular channel,
947 * an interrupt doesn't affect this pointer nor the descriptor,
948 * so no locking should be needed.
949 */
Pete Popove3ad1c22005-03-01 06:33:16 +0000950 dp = ctp->put_ptr;
951
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400952 /*
953 * If the descriptor is valid, we are way ahead of the DMA
954 * engine, so just return an error condition.
955 */
Pete Popove3ad1c22005-03-01 06:33:16 +0000956 if (dp->dscr_cmd0 & DSCR_CMD0_V)
957 return 0;
958
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400959 /* Load up buffer addresses and byte count. */
Pete Popove3ad1c22005-03-01 06:33:16 +0000960 dp->dscr_dest0 = dscr->dscr_dest0;
961 dp->dscr_source0 = dscr->dscr_source0;
962 dp->dscr_dest1 = dscr->dscr_dest1;
963 dp->dscr_source1 = dscr->dscr_source1;
964 dp->dscr_cmd1 = dscr->dscr_cmd1;
965 nbytes = dscr->dscr_cmd1;
966 /* Allow the caller to specifiy if an interrupt is generated */
967 dp->dscr_cmd0 &= ~DSCR_CMD0_IE;
968 dp->dscr_cmd0 |= dscr->dscr_cmd0 | DSCR_CMD0_V;
969 ctp->chan_ptr->ddma_dbell = 0;
970
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400971 /* Get next descriptor pointer. */
Pete Popove3ad1c22005-03-01 06:33:16 +0000972 ctp->put_ptr = phys_to_virt(DSCR_GET_NXTPTR(dp->dscr_nxtptr));
973
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400974 /* Return something non-zero. */
Pete Popove3ad1c22005-03-01 06:33:16 +0000975 return nbytes;
976}
977
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978#endif /* defined(CONFIG_SOC_AU1550) || defined(CONFIG_SOC_AU1200) */