blob: 12d13d99b6f09690c9ec31a42ae630f460f039f4 [file] [log] [blame]
Magnus Damm02ab3f72007-07-18 17:25:09 +09001/*
2 * Shared interrupt handling code for IPR and INTC2 types of IRQs.
3 *
Magnus Dammd58876e2008-04-24 21:36:34 +09004 * Copyright (C) 2007, 2008 Magnus Damm
Magnus Damm02ab3f72007-07-18 17:25:09 +09005 *
6 * Based on intc2.c and ipr.c
7 *
8 * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi
9 * Copyright (C) 2000 Kazumoto Kojima
10 * Copyright (C) 2001 David J. Mckay (david.mckay@st.com)
11 * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
12 * Copyright (C) 2005, 2006 Paul Mundt
13 *
14 * This file is subject to the terms and conditions of the GNU General Public
15 * License. See the file "COPYING" in the main directory of this archive
16 * for more details.
17 */
18#include <linux/init.h>
19#include <linux/irq.h>
20#include <linux/module.h>
21#include <linux/io.h>
22#include <linux/interrupt.h>
Magnus Damm73505b42007-08-12 15:26:12 +090023#include <linux/bootmem.h>
Paul Mundtbbfbd8b2008-10-01 16:13:54 +090024#include <linux/sh_intc.h>
Magnus Damm2dcec7a2009-04-01 14:30:59 +000025#include <linux/sysdev.h>
26#include <linux/list.h>
Magnus Damm02ab3f72007-07-18 17:25:09 +090027
Magnus Damm73505b42007-08-12 15:26:12 +090028#define _INTC_MK(fn, mode, addr_e, addr_d, width, shift) \
29 ((shift) | ((width) << 5) | ((fn) << 9) | ((mode) << 13) | \
30 ((addr_e) << 16) | ((addr_d << 24)))
Magnus Damm02ab3f72007-07-18 17:25:09 +090031
Magnus Damm73505b42007-08-12 15:26:12 +090032#define _INTC_SHIFT(h) (h & 0x1f)
33#define _INTC_WIDTH(h) ((h >> 5) & 0xf)
34#define _INTC_FN(h) ((h >> 9) & 0xf)
35#define _INTC_MODE(h) ((h >> 13) & 0x7)
36#define _INTC_ADDR_E(h) ((h >> 16) & 0xff)
37#define _INTC_ADDR_D(h) ((h >> 24) & 0xff)
Magnus Damm02ab3f72007-07-18 17:25:09 +090038
Magnus Damm73505b42007-08-12 15:26:12 +090039struct intc_handle_int {
40 unsigned int irq;
41 unsigned long handle;
42};
43
44struct intc_desc_int {
Magnus Damm2dcec7a2009-04-01 14:30:59 +000045 struct list_head list;
46 struct sys_device sysdev;
Francesco VIRLINZI7fd87b32009-04-06 07:17:04 +000047 pm_message_t state;
Magnus Damm73505b42007-08-12 15:26:12 +090048 unsigned long *reg;
Magnus Dammf18d5332007-09-21 18:16:42 +090049#ifdef CONFIG_SMP
50 unsigned long *smp;
51#endif
Magnus Damm73505b42007-08-12 15:26:12 +090052 unsigned int nr_reg;
53 struct intc_handle_int *prio;
54 unsigned int nr_prio;
55 struct intc_handle_int *sense;
56 unsigned int nr_sense;
57 struct irq_chip chip;
58};
59
Magnus Damm2dcec7a2009-04-01 14:30:59 +000060static LIST_HEAD(intc_list);
61
Magnus Dammf18d5332007-09-21 18:16:42 +090062#ifdef CONFIG_SMP
63#define IS_SMP(x) x.smp
64#define INTC_REG(d, x, c) (d->reg[(x)] + ((d->smp[(x)] & 0xff) * c))
65#define SMP_NR(d, x) ((d->smp[(x)] >> 8) ? (d->smp[(x)] >> 8) : 1)
66#else
67#define IS_SMP(x) 0
68#define INTC_REG(d, x, c) (d->reg[(x)])
69#define SMP_NR(d, x) 1
70#endif
71
Magnus Damm73505b42007-08-12 15:26:12 +090072static unsigned int intc_prio_level[NR_IRQS]; /* for now */
Yoshihiro Shimoda6bdfb222008-07-04 12:37:12 +090073#if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
Magnus Dammd58876e2008-04-24 21:36:34 +090074static unsigned long ack_handle[NR_IRQS];
75#endif
Magnus Damm73505b42007-08-12 15:26:12 +090076
77static inline struct intc_desc_int *get_intc_desc(unsigned int irq)
Magnus Damm02ab3f72007-07-18 17:25:09 +090078{
79 struct irq_chip *chip = get_irq_chip(irq);
Magnus Damm73505b42007-08-12 15:26:12 +090080 return (void *)((char *)chip - offsetof(struct intc_desc_int, chip));
Magnus Damm02ab3f72007-07-18 17:25:09 +090081}
82
83static inline unsigned int set_field(unsigned int value,
84 unsigned int field_value,
Magnus Damm73505b42007-08-12 15:26:12 +090085 unsigned int handle)
Magnus Damm02ab3f72007-07-18 17:25:09 +090086{
Magnus Damm73505b42007-08-12 15:26:12 +090087 unsigned int width = _INTC_WIDTH(handle);
88 unsigned int shift = _INTC_SHIFT(handle);
89
Magnus Damm02ab3f72007-07-18 17:25:09 +090090 value &= ~(((1 << width) - 1) << shift);
91 value |= field_value << shift;
92 return value;
93}
94
Magnus Damm73505b42007-08-12 15:26:12 +090095static void write_8(unsigned long addr, unsigned long h, unsigned long data)
Magnus Damm02ab3f72007-07-18 17:25:09 +090096{
Paul Mundt62429e02008-10-01 15:19:10 +090097 __raw_writeb(set_field(0, data, h), addr);
Magnus Damm02ab3f72007-07-18 17:25:09 +090098}
99
Magnus Damm73505b42007-08-12 15:26:12 +0900100static void write_16(unsigned long addr, unsigned long h, unsigned long data)
Magnus Damm02ab3f72007-07-18 17:25:09 +0900101{
Paul Mundt62429e02008-10-01 15:19:10 +0900102 __raw_writew(set_field(0, data, h), addr);
Magnus Damm02ab3f72007-07-18 17:25:09 +0900103}
104
Magnus Damm73505b42007-08-12 15:26:12 +0900105static void write_32(unsigned long addr, unsigned long h, unsigned long data)
Magnus Damm02ab3f72007-07-18 17:25:09 +0900106{
Paul Mundt62429e02008-10-01 15:19:10 +0900107 __raw_writel(set_field(0, data, h), addr);
Magnus Damm02ab3f72007-07-18 17:25:09 +0900108}
109
Magnus Damm73505b42007-08-12 15:26:12 +0900110static void modify_8(unsigned long addr, unsigned long h, unsigned long data)
Magnus Damm02ab3f72007-07-18 17:25:09 +0900111{
Magnus Damm4370fe12008-04-24 21:53:07 +0900112 unsigned long flags;
113 local_irq_save(flags);
Paul Mundt62429e02008-10-01 15:19:10 +0900114 __raw_writeb(set_field(__raw_readb(addr), data, h), addr);
Magnus Damm4370fe12008-04-24 21:53:07 +0900115 local_irq_restore(flags);
Magnus Damm02ab3f72007-07-18 17:25:09 +0900116}
117
Magnus Damm73505b42007-08-12 15:26:12 +0900118static void modify_16(unsigned long addr, unsigned long h, unsigned long data)
Magnus Damm02ab3f72007-07-18 17:25:09 +0900119{
Magnus Damm4370fe12008-04-24 21:53:07 +0900120 unsigned long flags;
121 local_irq_save(flags);
Paul Mundt62429e02008-10-01 15:19:10 +0900122 __raw_writew(set_field(__raw_readw(addr), data, h), addr);
Magnus Damm4370fe12008-04-24 21:53:07 +0900123 local_irq_restore(flags);
Magnus Damm02ab3f72007-07-18 17:25:09 +0900124}
125
Magnus Damm73505b42007-08-12 15:26:12 +0900126static void modify_32(unsigned long addr, unsigned long h, unsigned long data)
Magnus Damm02ab3f72007-07-18 17:25:09 +0900127{
Magnus Damm4370fe12008-04-24 21:53:07 +0900128 unsigned long flags;
129 local_irq_save(flags);
Paul Mundt62429e02008-10-01 15:19:10 +0900130 __raw_writel(set_field(__raw_readl(addr), data, h), addr);
Magnus Damm4370fe12008-04-24 21:53:07 +0900131 local_irq_restore(flags);
Magnus Damm02ab3f72007-07-18 17:25:09 +0900132}
133
Magnus Damm73505b42007-08-12 15:26:12 +0900134enum { REG_FN_ERR = 0, REG_FN_WRITE_BASE = 1, REG_FN_MODIFY_BASE = 5 };
Magnus Damm02ab3f72007-07-18 17:25:09 +0900135
Magnus Damm73505b42007-08-12 15:26:12 +0900136static void (*intc_reg_fns[])(unsigned long addr,
137 unsigned long h,
138 unsigned long data) = {
139 [REG_FN_WRITE_BASE + 0] = write_8,
140 [REG_FN_WRITE_BASE + 1] = write_16,
141 [REG_FN_WRITE_BASE + 3] = write_32,
142 [REG_FN_MODIFY_BASE + 0] = modify_8,
143 [REG_FN_MODIFY_BASE + 1] = modify_16,
144 [REG_FN_MODIFY_BASE + 3] = modify_32,
Magnus Damm02ab3f72007-07-18 17:25:09 +0900145};
146
Magnus Damm73505b42007-08-12 15:26:12 +0900147enum { MODE_ENABLE_REG = 0, /* Bit(s) set -> interrupt enabled */
148 MODE_MASK_REG, /* Bit(s) set -> interrupt disabled */
149 MODE_DUAL_REG, /* Two registers, set bit to enable / disable */
150 MODE_PRIO_REG, /* Priority value written to enable interrupt */
151 MODE_PCLR_REG, /* Above plus all bits set to disable interrupt */
152};
153
154static void intc_mode_field(unsigned long addr,
155 unsigned long handle,
156 void (*fn)(unsigned long,
157 unsigned long,
158 unsigned long),
159 unsigned int irq)
160{
161 fn(addr, handle, ((1 << _INTC_WIDTH(handle)) - 1));
162}
163
164static void intc_mode_zero(unsigned long addr,
165 unsigned long handle,
166 void (*fn)(unsigned long,
167 unsigned long,
168 unsigned long),
169 unsigned int irq)
170{
171 fn(addr, handle, 0);
172}
173
174static void intc_mode_prio(unsigned long addr,
175 unsigned long handle,
176 void (*fn)(unsigned long,
177 unsigned long,
178 unsigned long),
179 unsigned int irq)
180{
181 fn(addr, handle, intc_prio_level[irq]);
182}
183
184static void (*intc_enable_fns[])(unsigned long addr,
185 unsigned long handle,
186 void (*fn)(unsigned long,
187 unsigned long,
188 unsigned long),
189 unsigned int irq) = {
190 [MODE_ENABLE_REG] = intc_mode_field,
191 [MODE_MASK_REG] = intc_mode_zero,
192 [MODE_DUAL_REG] = intc_mode_field,
193 [MODE_PRIO_REG] = intc_mode_prio,
194 [MODE_PCLR_REG] = intc_mode_prio,
195};
196
197static void (*intc_disable_fns[])(unsigned long addr,
198 unsigned long handle,
199 void (*fn)(unsigned long,
200 unsigned long,
201 unsigned long),
202 unsigned int irq) = {
203 [MODE_ENABLE_REG] = intc_mode_zero,
204 [MODE_MASK_REG] = intc_mode_field,
205 [MODE_DUAL_REG] = intc_mode_field,
206 [MODE_PRIO_REG] = intc_mode_zero,
207 [MODE_PCLR_REG] = intc_mode_field,
208};
209
210static inline void _intc_enable(unsigned int irq, unsigned long handle)
211{
212 struct intc_desc_int *d = get_intc_desc(irq);
Magnus Dammf18d5332007-09-21 18:16:42 +0900213 unsigned long addr;
214 unsigned int cpu;
Magnus Damm73505b42007-08-12 15:26:12 +0900215
Magnus Dammf18d5332007-09-21 18:16:42 +0900216 for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_E(handle)); cpu++) {
217 addr = INTC_REG(d, _INTC_ADDR_E(handle), cpu);
218 intc_enable_fns[_INTC_MODE(handle)](addr, handle, intc_reg_fns\
219 [_INTC_FN(handle)], irq);
220 }
Magnus Damm73505b42007-08-12 15:26:12 +0900221}
222
Magnus Damm02ab3f72007-07-18 17:25:09 +0900223static void intc_enable(unsigned int irq)
224{
Magnus Damm73505b42007-08-12 15:26:12 +0900225 _intc_enable(irq, (unsigned long)get_irq_chip_data(irq));
Magnus Damm02ab3f72007-07-18 17:25:09 +0900226}
227
228static void intc_disable(unsigned int irq)
229{
Magnus Dammf18d5332007-09-21 18:16:42 +0900230 struct intc_desc_int *d = get_intc_desc(irq);
Magnus Damm73505b42007-08-12 15:26:12 +0900231 unsigned long handle = (unsigned long) get_irq_chip_data(irq);
Magnus Dammf18d5332007-09-21 18:16:42 +0900232 unsigned long addr;
233 unsigned int cpu;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900234
Magnus Dammf18d5332007-09-21 18:16:42 +0900235 for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_D(handle)); cpu++) {
236 addr = INTC_REG(d, _INTC_ADDR_D(handle), cpu);
237 intc_disable_fns[_INTC_MODE(handle)](addr, handle,intc_reg_fns\
238 [_INTC_FN(handle)], irq);
239 }
Magnus Damm02ab3f72007-07-18 17:25:09 +0900240}
241
Magnus Damm2dcec7a2009-04-01 14:30:59 +0000242static int intc_set_wake(unsigned int irq, unsigned int on)
243{
244 return 0; /* allow wakeup, but setup hardware in intc_suspend() */
245}
246
Yoshihiro Shimoda6bdfb222008-07-04 12:37:12 +0900247#if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
Magnus Dammd58876e2008-04-24 21:36:34 +0900248static void intc_mask_ack(unsigned int irq)
249{
250 struct intc_desc_int *d = get_intc_desc(irq);
251 unsigned long handle = ack_handle[irq];
252 unsigned long addr;
253
254 intc_disable(irq);
255
256 /* read register and write zero only to the assocaited bit */
257
258 if (handle) {
259 addr = INTC_REG(d, _INTC_ADDR_D(handle), 0);
Yoshihiro Shimoda6bdfb222008-07-04 12:37:12 +0900260 switch (_INTC_FN(handle)) {
261 case REG_FN_MODIFY_BASE + 0: /* 8bit */
Paul Mundt62429e02008-10-01 15:19:10 +0900262 __raw_readb(addr);
263 __raw_writeb(0xff ^ set_field(0, 1, handle), addr);
Yoshihiro Shimoda6bdfb222008-07-04 12:37:12 +0900264 break;
265 case REG_FN_MODIFY_BASE + 1: /* 16bit */
Paul Mundt62429e02008-10-01 15:19:10 +0900266 __raw_readw(addr);
267 __raw_writew(0xffff ^ set_field(0, 1, handle), addr);
Yoshihiro Shimoda6bdfb222008-07-04 12:37:12 +0900268 break;
269 case REG_FN_MODIFY_BASE + 3: /* 32bit */
Paul Mundt62429e02008-10-01 15:19:10 +0900270 __raw_readl(addr);
271 __raw_writel(0xffffffff ^ set_field(0, 1, handle), addr);
Yoshihiro Shimoda6bdfb222008-07-04 12:37:12 +0900272 break;
273 default:
274 BUG();
275 break;
276 }
Magnus Dammd58876e2008-04-24 21:36:34 +0900277 }
278}
279#endif
280
Magnus Damm73505b42007-08-12 15:26:12 +0900281static struct intc_handle_int *intc_find_irq(struct intc_handle_int *hp,
282 unsigned int nr_hp,
283 unsigned int irq)
Magnus Damm02ab3f72007-07-18 17:25:09 +0900284{
Magnus Damm73505b42007-08-12 15:26:12 +0900285 int i;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900286
Magnus Damm3d37d942007-08-17 00:50:44 +0900287 /* this doesn't scale well, but...
288 *
289 * this function should only be used for cerain uncommon
290 * operations such as intc_set_priority() and intc_set_sense()
291 * and in those rare cases performance doesn't matter that much.
292 * keeping the memory footprint low is more important.
293 *
294 * one rather simple way to speed this up and still keep the
295 * memory footprint down is to make sure the array is sorted
296 * and then perform a bisect to lookup the irq.
297 */
298
Magnus Damm73505b42007-08-12 15:26:12 +0900299 for (i = 0; i < nr_hp; i++) {
300 if ((hp + i)->irq != irq)
301 continue;
302
303 return hp + i;
304 }
305
306 return NULL;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900307}
308
Magnus Damm73505b42007-08-12 15:26:12 +0900309int intc_set_priority(unsigned int irq, unsigned int prio)
Magnus Damm02ab3f72007-07-18 17:25:09 +0900310{
Magnus Damm73505b42007-08-12 15:26:12 +0900311 struct intc_desc_int *d = get_intc_desc(irq);
312 struct intc_handle_int *ihp;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900313
Magnus Damm73505b42007-08-12 15:26:12 +0900314 if (!intc_prio_level[irq] || prio <= 1)
315 return -EINVAL;
316
317 ihp = intc_find_irq(d->prio, d->nr_prio, irq);
318 if (ihp) {
Magnus Damm3d37d942007-08-17 00:50:44 +0900319 if (prio >= (1 << _INTC_WIDTH(ihp->handle)))
Magnus Damm73505b42007-08-12 15:26:12 +0900320 return -EINVAL;
321
322 intc_prio_level[irq] = prio;
323
324 /*
325 * only set secondary masking method directly
326 * primary masking method is using intc_prio_level[irq]
327 * priority level will be set during next enable()
328 */
329
Magnus Damm3d37d942007-08-17 00:50:44 +0900330 if (_INTC_FN(ihp->handle) != REG_FN_ERR)
Magnus Damm73505b42007-08-12 15:26:12 +0900331 _intc_enable(irq, ihp->handle);
332 }
333 return 0;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900334}
335
336#define VALID(x) (x | 0x80)
337
338static unsigned char intc_irq_sense_table[IRQ_TYPE_SENSE_MASK + 1] = {
339 [IRQ_TYPE_EDGE_FALLING] = VALID(0),
340 [IRQ_TYPE_EDGE_RISING] = VALID(1),
341 [IRQ_TYPE_LEVEL_LOW] = VALID(2),
Magnus Damm720be992008-04-24 21:47:15 +0900342 /* SH7706, SH7707 and SH7709 do not support high level triggered */
343#if !defined(CONFIG_CPU_SUBTYPE_SH7706) && \
344 !defined(CONFIG_CPU_SUBTYPE_SH7707) && \
345 !defined(CONFIG_CPU_SUBTYPE_SH7709)
Magnus Damm02ab3f72007-07-18 17:25:09 +0900346 [IRQ_TYPE_LEVEL_HIGH] = VALID(3),
Magnus Damm720be992008-04-24 21:47:15 +0900347#endif
Magnus Damm02ab3f72007-07-18 17:25:09 +0900348};
349
350static int intc_set_sense(unsigned int irq, unsigned int type)
351{
Magnus Damm73505b42007-08-12 15:26:12 +0900352 struct intc_desc_int *d = get_intc_desc(irq);
Magnus Damm02ab3f72007-07-18 17:25:09 +0900353 unsigned char value = intc_irq_sense_table[type & IRQ_TYPE_SENSE_MASK];
Magnus Damm73505b42007-08-12 15:26:12 +0900354 struct intc_handle_int *ihp;
355 unsigned long addr;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900356
Magnus Damm73505b42007-08-12 15:26:12 +0900357 if (!value)
Magnus Damm02ab3f72007-07-18 17:25:09 +0900358 return -EINVAL;
359
Magnus Damm73505b42007-08-12 15:26:12 +0900360 ihp = intc_find_irq(d->sense, d->nr_sense, irq);
361 if (ihp) {
Magnus Dammf18d5332007-09-21 18:16:42 +0900362 addr = INTC_REG(d, _INTC_ADDR_E(ihp->handle), 0);
Magnus Damm73505b42007-08-12 15:26:12 +0900363 intc_reg_fns[_INTC_FN(ihp->handle)](addr, ihp->handle, value);
Magnus Damm02ab3f72007-07-18 17:25:09 +0900364 }
Magnus Damm73505b42007-08-12 15:26:12 +0900365 return 0;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900366}
367
Magnus Damm73505b42007-08-12 15:26:12 +0900368static unsigned int __init intc_get_reg(struct intc_desc_int *d,
369 unsigned long address)
Magnus Damm02ab3f72007-07-18 17:25:09 +0900370{
Magnus Damm73505b42007-08-12 15:26:12 +0900371 unsigned int k;
372
373 for (k = 0; k < d->nr_reg; k++) {
374 if (d->reg[k] == address)
375 return k;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900376 }
377
378 BUG();
Magnus Damm73505b42007-08-12 15:26:12 +0900379 return 0;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900380}
381
Magnus Damm73505b42007-08-12 15:26:12 +0900382static intc_enum __init intc_grp_id(struct intc_desc *desc,
383 intc_enum enum_id)
Magnus Damm02ab3f72007-07-18 17:25:09 +0900384{
Magnus Damm680c4592007-07-20 12:09:29 +0900385 struct intc_group *g = desc->groups;
386 unsigned int i, j;
387
388 for (i = 0; g && enum_id && i < desc->nr_groups; i++) {
389 g = desc->groups + i;
390
391 for (j = 0; g->enum_ids[j]; j++) {
392 if (g->enum_ids[j] != enum_id)
393 continue;
394
395 return g->enum_id;
396 }
397 }
398
399 return 0;
400}
401
Magnus Damm02ab3f72007-07-18 17:25:09 +0900402static unsigned int __init intc_mask_data(struct intc_desc *desc,
Magnus Damm73505b42007-08-12 15:26:12 +0900403 struct intc_desc_int *d,
Magnus Damm680c4592007-07-20 12:09:29 +0900404 intc_enum enum_id, int do_grps)
Magnus Damm02ab3f72007-07-18 17:25:09 +0900405{
Magnus Damm680c4592007-07-20 12:09:29 +0900406 struct intc_mask_reg *mr = desc->mask_regs;
Magnus Damm73505b42007-08-12 15:26:12 +0900407 unsigned int i, j, fn, mode;
408 unsigned long reg_e, reg_d;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900409
Magnus Damm680c4592007-07-20 12:09:29 +0900410 for (i = 0; mr && enum_id && i < desc->nr_mask_regs; i++) {
411 mr = desc->mask_regs + i;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900412
413 for (j = 0; j < ARRAY_SIZE(mr->enum_ids); j++) {
414 if (mr->enum_ids[j] != enum_id)
415 continue;
416
Magnus Damm73505b42007-08-12 15:26:12 +0900417 if (mr->set_reg && mr->clr_reg) {
418 fn = REG_FN_WRITE_BASE;
419 mode = MODE_DUAL_REG;
420 reg_e = mr->clr_reg;
421 reg_d = mr->set_reg;
422 } else {
423 fn = REG_FN_MODIFY_BASE;
424 if (mr->set_reg) {
425 mode = MODE_ENABLE_REG;
426 reg_e = mr->set_reg;
427 reg_d = mr->set_reg;
428 } else {
429 mode = MODE_MASK_REG;
430 reg_e = mr->clr_reg;
431 reg_d = mr->clr_reg;
432 }
Magnus Damm51da6422007-08-03 14:25:32 +0900433 }
434
Magnus Damm73505b42007-08-12 15:26:12 +0900435 fn += (mr->reg_width >> 3) - 1;
436 return _INTC_MK(fn, mode,
437 intc_get_reg(d, reg_e),
438 intc_get_reg(d, reg_d),
439 1,
440 (mr->reg_width - 1) - j);
Magnus Damm02ab3f72007-07-18 17:25:09 +0900441 }
442 }
443
Magnus Damm680c4592007-07-20 12:09:29 +0900444 if (do_grps)
Magnus Damm73505b42007-08-12 15:26:12 +0900445 return intc_mask_data(desc, d, intc_grp_id(desc, enum_id), 0);
Magnus Damm680c4592007-07-20 12:09:29 +0900446
Magnus Damm02ab3f72007-07-18 17:25:09 +0900447 return 0;
448}
449
450static unsigned int __init intc_prio_data(struct intc_desc *desc,
Magnus Damm73505b42007-08-12 15:26:12 +0900451 struct intc_desc_int *d,
Magnus Damm680c4592007-07-20 12:09:29 +0900452 intc_enum enum_id, int do_grps)
Magnus Damm02ab3f72007-07-18 17:25:09 +0900453{
Magnus Damm680c4592007-07-20 12:09:29 +0900454 struct intc_prio_reg *pr = desc->prio_regs;
Magnus Damm73505b42007-08-12 15:26:12 +0900455 unsigned int i, j, fn, mode, bit;
456 unsigned long reg_e, reg_d;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900457
Magnus Damm680c4592007-07-20 12:09:29 +0900458 for (i = 0; pr && enum_id && i < desc->nr_prio_regs; i++) {
459 pr = desc->prio_regs + i;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900460
461 for (j = 0; j < ARRAY_SIZE(pr->enum_ids); j++) {
462 if (pr->enum_ids[j] != enum_id)
463 continue;
464
Magnus Damm73505b42007-08-12 15:26:12 +0900465 if (pr->set_reg && pr->clr_reg) {
466 fn = REG_FN_WRITE_BASE;
467 mode = MODE_PCLR_REG;
468 reg_e = pr->set_reg;
469 reg_d = pr->clr_reg;
470 } else {
471 fn = REG_FN_MODIFY_BASE;
472 mode = MODE_PRIO_REG;
473 if (!pr->set_reg)
474 BUG();
475 reg_e = pr->set_reg;
476 reg_d = pr->set_reg;
477 }
Magnus Damm02ab3f72007-07-18 17:25:09 +0900478
Magnus Damm73505b42007-08-12 15:26:12 +0900479 fn += (pr->reg_width >> 3) - 1;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900480
roel kluinb21a9102008-09-09 23:02:43 +0200481 BUG_ON((j + 1) * pr->field_width > pr->reg_width);
482
483 bit = pr->reg_width - ((j + 1) * pr->field_width);
Magnus Damm02ab3f72007-07-18 17:25:09 +0900484
Magnus Damm73505b42007-08-12 15:26:12 +0900485 return _INTC_MK(fn, mode,
486 intc_get_reg(d, reg_e),
487 intc_get_reg(d, reg_d),
488 pr->field_width, bit);
Magnus Damm02ab3f72007-07-18 17:25:09 +0900489 }
490 }
491
Magnus Damm680c4592007-07-20 12:09:29 +0900492 if (do_grps)
Magnus Damm73505b42007-08-12 15:26:12 +0900493 return intc_prio_data(desc, d, intc_grp_id(desc, enum_id), 0);
Magnus Damm680c4592007-07-20 12:09:29 +0900494
Magnus Damm02ab3f72007-07-18 17:25:09 +0900495 return 0;
496}
497
Yoshihiro Shimoda6bdfb222008-07-04 12:37:12 +0900498#if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
Magnus Dammd58876e2008-04-24 21:36:34 +0900499static unsigned int __init intc_ack_data(struct intc_desc *desc,
500 struct intc_desc_int *d,
501 intc_enum enum_id)
502{
503 struct intc_mask_reg *mr = desc->ack_regs;
504 unsigned int i, j, fn, mode;
505 unsigned long reg_e, reg_d;
506
507 for (i = 0; mr && enum_id && i < desc->nr_ack_regs; i++) {
508 mr = desc->ack_regs + i;
509
510 for (j = 0; j < ARRAY_SIZE(mr->enum_ids); j++) {
511 if (mr->enum_ids[j] != enum_id)
512 continue;
513
514 fn = REG_FN_MODIFY_BASE;
515 mode = MODE_ENABLE_REG;
516 reg_e = mr->set_reg;
517 reg_d = mr->set_reg;
518
519 fn += (mr->reg_width >> 3) - 1;
520 return _INTC_MK(fn, mode,
521 intc_get_reg(d, reg_e),
522 intc_get_reg(d, reg_d),
523 1,
524 (mr->reg_width - 1) - j);
525 }
526 }
527
528 return 0;
529}
530#endif
531
Magnus Damm73505b42007-08-12 15:26:12 +0900532static unsigned int __init intc_sense_data(struct intc_desc *desc,
533 struct intc_desc_int *d,
534 intc_enum enum_id)
535{
536 struct intc_sense_reg *sr = desc->sense_regs;
537 unsigned int i, j, fn, bit;
538
539 for (i = 0; sr && enum_id && i < desc->nr_sense_regs; i++) {
540 sr = desc->sense_regs + i;
541
542 for (j = 0; j < ARRAY_SIZE(sr->enum_ids); j++) {
543 if (sr->enum_ids[j] != enum_id)
544 continue;
545
546 fn = REG_FN_MODIFY_BASE;
547 fn += (sr->reg_width >> 3) - 1;
Magnus Damm73505b42007-08-12 15:26:12 +0900548
roel kluinb21a9102008-09-09 23:02:43 +0200549 BUG_ON((j + 1) * sr->field_width > sr->reg_width);
550
551 bit = sr->reg_width - ((j + 1) * sr->field_width);
Magnus Damm73505b42007-08-12 15:26:12 +0900552
553 return _INTC_MK(fn, 0, intc_get_reg(d, sr->reg),
554 0, sr->field_width, bit);
555 }
556 }
557
558 return 0;
559}
560
561static void __init intc_register_irq(struct intc_desc *desc,
562 struct intc_desc_int *d,
563 intc_enum enum_id,
Magnus Damm02ab3f72007-07-18 17:25:09 +0900564 unsigned int irq)
565{
Magnus Damm3d37d942007-08-17 00:50:44 +0900566 struct intc_handle_int *hp;
Magnus Damm680c4592007-07-20 12:09:29 +0900567 unsigned int data[2], primary;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900568
Magnus Damm680c4592007-07-20 12:09:29 +0900569 /* Prefer single interrupt source bitmap over other combinations:
570 * 1. bitmap, single interrupt source
571 * 2. priority, single interrupt source
572 * 3. bitmap, multiple interrupt sources (groups)
573 * 4. priority, multiple interrupt sources (groups)
574 */
575
Magnus Damm73505b42007-08-12 15:26:12 +0900576 data[0] = intc_mask_data(desc, d, enum_id, 0);
577 data[1] = intc_prio_data(desc, d, enum_id, 0);
Magnus Damm680c4592007-07-20 12:09:29 +0900578
579 primary = 0;
580 if (!data[0] && data[1])
581 primary = 1;
582
Magnus Dammbdaa6e82009-02-24 22:58:57 +0900583 if (!data[0] && !data[1])
Paul Mundtf0335992009-03-06 17:56:58 +0900584 pr_warning("intc: missing unique irq mask for "
585 "irq %d (vect 0x%04x)\n", irq, irq2evt(irq));
Magnus Dammbdaa6e82009-02-24 22:58:57 +0900586
Magnus Damm73505b42007-08-12 15:26:12 +0900587 data[0] = data[0] ? data[0] : intc_mask_data(desc, d, enum_id, 1);
588 data[1] = data[1] ? data[1] : intc_prio_data(desc, d, enum_id, 1);
Magnus Damm680c4592007-07-20 12:09:29 +0900589
590 if (!data[primary])
591 primary ^= 1;
592
593 BUG_ON(!data[primary]); /* must have primary masking method */
Magnus Damm02ab3f72007-07-18 17:25:09 +0900594
595 disable_irq_nosync(irq);
Magnus Damm73505b42007-08-12 15:26:12 +0900596 set_irq_chip_and_handler_name(irq, &d->chip,
Magnus Damm02ab3f72007-07-18 17:25:09 +0900597 handle_level_irq, "level");
Magnus Damm680c4592007-07-20 12:09:29 +0900598 set_irq_chip_data(irq, (void *)data[primary]);
Magnus Damm02ab3f72007-07-18 17:25:09 +0900599
Magnus Damm7f3edee2008-01-10 14:08:55 +0900600 /* set priority level
601 * - this needs to be at least 2 for 5-bit priorities on 7780
602 */
603 intc_prio_level[irq] = 2;
Magnus Damm73505b42007-08-12 15:26:12 +0900604
Magnus Damm680c4592007-07-20 12:09:29 +0900605 /* enable secondary masking method if present */
606 if (data[!primary])
Magnus Damm73505b42007-08-12 15:26:12 +0900607 _intc_enable(irq, data[!primary]);
608
609 /* add irq to d->prio list if priority is available */
610 if (data[1]) {
Magnus Damm3d37d942007-08-17 00:50:44 +0900611 hp = d->prio + d->nr_prio;
612 hp->irq = irq;
613 hp->handle = data[1];
614
615 if (primary) {
616 /*
617 * only secondary priority should access registers, so
618 * set _INTC_FN(h) = REG_FN_ERR for intc_set_priority()
619 */
620
621 hp->handle &= ~_INTC_MK(0x0f, 0, 0, 0, 0, 0);
622 hp->handle |= _INTC_MK(REG_FN_ERR, 0, 0, 0, 0, 0);
623 }
Magnus Damm73505b42007-08-12 15:26:12 +0900624 d->nr_prio++;
625 }
626
627 /* add irq to d->sense list if sense is available */
628 data[0] = intc_sense_data(desc, d, enum_id);
629 if (data[0]) {
630 (d->sense + d->nr_sense)->irq = irq;
631 (d->sense + d->nr_sense)->handle = data[0];
632 d->nr_sense++;
633 }
Magnus Damm02ab3f72007-07-18 17:25:09 +0900634
635 /* irq should be disabled by default */
Magnus Damm73505b42007-08-12 15:26:12 +0900636 d->chip.mask(irq);
Magnus Dammd58876e2008-04-24 21:36:34 +0900637
Yoshihiro Shimoda6bdfb222008-07-04 12:37:12 +0900638#if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
Magnus Dammd58876e2008-04-24 21:36:34 +0900639 if (desc->ack_regs)
640 ack_handle[irq] = intc_ack_data(desc, d, enum_id);
641#endif
Magnus Damm02ab3f72007-07-18 17:25:09 +0900642}
643
Magnus Dammf18d5332007-09-21 18:16:42 +0900644static unsigned int __init save_reg(struct intc_desc_int *d,
645 unsigned int cnt,
646 unsigned long value,
647 unsigned int smp)
648{
649 if (value) {
650 d->reg[cnt] = value;
651#ifdef CONFIG_SMP
652 d->smp[cnt] = smp;
653#endif
654 return 1;
655 }
656
657 return 0;
658}
659
Magnus Dammbdaa6e82009-02-24 22:58:57 +0900660static unsigned char *intc_evt2irq_table;
661
662unsigned int intc_evt2irq(unsigned int vector)
663{
664 unsigned int irq = evt2irq(vector);
665
666 if (intc_evt2irq_table && intc_evt2irq_table[irq])
667 irq = intc_evt2irq_table[irq];
668
669 return irq;
670}
Magnus Dammf18d5332007-09-21 18:16:42 +0900671
Magnus Damm02ab3f72007-07-18 17:25:09 +0900672void __init register_intc_controller(struct intc_desc *desc)
673{
Magnus Dammf18d5332007-09-21 18:16:42 +0900674 unsigned int i, k, smp;
Magnus Damm73505b42007-08-12 15:26:12 +0900675 struct intc_desc_int *d;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900676
Magnus Damm73505b42007-08-12 15:26:12 +0900677 d = alloc_bootmem(sizeof(*d));
678
Magnus Damm2dcec7a2009-04-01 14:30:59 +0000679 INIT_LIST_HEAD(&d->list);
680 list_add(&d->list, &intc_list);
681
Magnus Damm73505b42007-08-12 15:26:12 +0900682 d->nr_reg = desc->mask_regs ? desc->nr_mask_regs * 2 : 0;
683 d->nr_reg += desc->prio_regs ? desc->nr_prio_regs * 2 : 0;
684 d->nr_reg += desc->sense_regs ? desc->nr_sense_regs : 0;
685
Yoshihiro Shimoda6bdfb222008-07-04 12:37:12 +0900686#if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
Magnus Dammd58876e2008-04-24 21:36:34 +0900687 d->nr_reg += desc->ack_regs ? desc->nr_ack_regs : 0;
688#endif
Magnus Damm73505b42007-08-12 15:26:12 +0900689 d->reg = alloc_bootmem(d->nr_reg * sizeof(*d->reg));
Magnus Dammf18d5332007-09-21 18:16:42 +0900690#ifdef CONFIG_SMP
691 d->smp = alloc_bootmem(d->nr_reg * sizeof(*d->smp));
692#endif
Magnus Damm73505b42007-08-12 15:26:12 +0900693 k = 0;
694
695 if (desc->mask_regs) {
696 for (i = 0; i < desc->nr_mask_regs; i++) {
Magnus Dammf18d5332007-09-21 18:16:42 +0900697 smp = IS_SMP(desc->mask_regs[i]);
698 k += save_reg(d, k, desc->mask_regs[i].set_reg, smp);
699 k += save_reg(d, k, desc->mask_regs[i].clr_reg, smp);
Magnus Damm73505b42007-08-12 15:26:12 +0900700 }
701 }
702
703 if (desc->prio_regs) {
704 d->prio = alloc_bootmem(desc->nr_vectors * sizeof(*d->prio));
705
706 for (i = 0; i < desc->nr_prio_regs; i++) {
Magnus Dammf18d5332007-09-21 18:16:42 +0900707 smp = IS_SMP(desc->prio_regs[i]);
708 k += save_reg(d, k, desc->prio_regs[i].set_reg, smp);
709 k += save_reg(d, k, desc->prio_regs[i].clr_reg, smp);
Magnus Damm73505b42007-08-12 15:26:12 +0900710 }
711 }
712
713 if (desc->sense_regs) {
714 d->sense = alloc_bootmem(desc->nr_vectors * sizeof(*d->sense));
715
716 for (i = 0; i < desc->nr_sense_regs; i++) {
Magnus Dammf18d5332007-09-21 18:16:42 +0900717 k += save_reg(d, k, desc->sense_regs[i].reg, 0);
Magnus Damm73505b42007-08-12 15:26:12 +0900718 }
719 }
720
Magnus Damm73505b42007-08-12 15:26:12 +0900721 d->chip.name = desc->name;
722 d->chip.mask = intc_disable;
723 d->chip.unmask = intc_enable;
724 d->chip.mask_ack = intc_disable;
Magnus Dammf7dd2542009-04-01 14:20:58 +0000725 d->chip.enable = intc_enable;
726 d->chip.disable = intc_disable;
727 d->chip.shutdown = intc_disable;
Magnus Damm73505b42007-08-12 15:26:12 +0900728 d->chip.set_type = intc_set_sense;
Magnus Damm2dcec7a2009-04-01 14:30:59 +0000729 d->chip.set_wake = intc_set_wake;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900730
Yoshihiro Shimoda6bdfb222008-07-04 12:37:12 +0900731#if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
Magnus Dammd58876e2008-04-24 21:36:34 +0900732 if (desc->ack_regs) {
733 for (i = 0; i < desc->nr_ack_regs; i++)
734 k += save_reg(d, k, desc->ack_regs[i].set_reg, 0);
735
736 d->chip.mask_ack = intc_mask_ack;
737 }
738#endif
739
740 BUG_ON(k > 256); /* _INTC_ADDR_E() and _INTC_ADDR_D() are 8 bits */
741
Magnus Dammbdaa6e82009-02-24 22:58:57 +0900742 /* keep the first vector only if same enum is used multiple times */
Magnus Damm02ab3f72007-07-18 17:25:09 +0900743 for (i = 0; i < desc->nr_vectors; i++) {
744 struct intc_vect *vect = desc->vectors + i;
Magnus Dammbdaa6e82009-02-24 22:58:57 +0900745 int first_irq = evt2irq(vect->vect);
746
747 if (!vect->enum_id)
748 continue;
749
750 for (k = i + 1; k < desc->nr_vectors; k++) {
751 struct intc_vect *vect2 = desc->vectors + k;
752
753 if (vect->enum_id != vect2->enum_id)
754 continue;
755
756 vect2->enum_id = 0;
757
758 if (!intc_evt2irq_table)
759 intc_evt2irq_table = alloc_bootmem(NR_IRQS);
760
761 if (!intc_evt2irq_table) {
762 pr_warning("intc: cannot allocate evt2irq!\n");
763 continue;
764 }
765
766 intc_evt2irq_table[evt2irq(vect2->vect)] = first_irq;
767 }
768 }
769
770 /* register the vectors one by one */
771 for (i = 0; i < desc->nr_vectors; i++) {
772 struct intc_vect *vect = desc->vectors + i;
773
774 if (!vect->enum_id)
775 continue;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900776
Magnus Damm73505b42007-08-12 15:26:12 +0900777 intc_register_irq(desc, d, vect->enum_id, evt2irq(vect->vect));
Magnus Damm02ab3f72007-07-18 17:25:09 +0900778 }
779}
Magnus Damm2dcec7a2009-04-01 14:30:59 +0000780
781static int intc_suspend(struct sys_device *dev, pm_message_t state)
782{
783 struct intc_desc_int *d;
784 struct irq_desc *desc;
785 int irq;
786
787 /* get intc controller associated with this sysdev */
788 d = container_of(dev, struct intc_desc_int, sysdev);
789
Francesco VIRLINZI7fd87b32009-04-06 07:17:04 +0000790 switch (state.event) {
791 case PM_EVENT_ON:
792 if (d->state.event != PM_EVENT_FREEZE)
793 break;
794 for_each_irq_desc(irq, desc) {
795 if (desc->chip != &d->chip)
796 continue;
797 if (desc->status & IRQ_DISABLED)
798 intc_disable(irq);
799 else
800 intc_enable(irq);
801 }
802 break;
803 case PM_EVENT_FREEZE:
804 /* nothing has to be done */
805 break;
806 case PM_EVENT_SUSPEND:
807 /* enable wakeup irqs belonging to this intc controller */
808 for_each_irq_desc(irq, desc) {
809 if ((desc->status & IRQ_WAKEUP) && (desc->chip == &d->chip))
810 intc_enable(irq);
811 }
812 break;
Magnus Damm2dcec7a2009-04-01 14:30:59 +0000813 }
Francesco VIRLINZI7fd87b32009-04-06 07:17:04 +0000814 d->state = state;
Magnus Damm2dcec7a2009-04-01 14:30:59 +0000815
816 return 0;
817}
818
Francesco VIRLINZI7fd87b32009-04-06 07:17:04 +0000819static int intc_resume(struct sys_device *dev)
820{
821 return intc_suspend(dev, PMSG_ON);
822}
823
Magnus Damm2dcec7a2009-04-01 14:30:59 +0000824static struct sysdev_class intc_sysdev_class = {
825 .name = "intc",
826 .suspend = intc_suspend,
Francesco VIRLINZI7fd87b32009-04-06 07:17:04 +0000827 .resume = intc_resume,
Magnus Damm2dcec7a2009-04-01 14:30:59 +0000828};
829
830/* register this intc as sysdev to allow suspend/resume */
831static int __init register_intc_sysdevs(void)
832{
833 struct intc_desc_int *d;
834 int error;
835 int id = 0;
836
837 error = sysdev_class_register(&intc_sysdev_class);
838 if (!error) {
839 list_for_each_entry(d, &intc_list, list) {
840 d->sysdev.id = id;
841 d->sysdev.cls = &intc_sysdev_class;
842 error = sysdev_register(&d->sysdev);
843 if (error)
844 break;
845 id++;
846 }
847 }
848
849 if (error)
850 pr_warning("intc: sysdev registration error\n");
851
852 return error;
853}
854
855device_initcall(register_intc_sysdevs);