blob: 99cf802fa51fa28d6dba3a20a7aaf48836c75da4 [file] [log] [blame]
Sascha Hauercd737852012-03-09 09:11:32 +01001/*
2 * Copyright (C) 2008 Sascha Hauer <s.hauer@pengutronix.de>, Pengutronix
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License along
14 * with this program; if not, write to the Free Software Foundation, Inc.,
15 * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301, USA.
16 */
17
Sascha Hauercd737852012-03-09 09:11:32 +010018#include <linux/clkdev.h>
Alexander Shiyanac361872014-05-20 20:43:49 +040019#include <linux/clk-provider.h>
Sascha Hauercd737852012-03-09 09:11:32 +010020#include <linux/err.h>
Alexander Shiyanac361872014-05-20 20:43:49 +040021#include <linux/init.h>
22#include <linux/of.h>
23#include <linux/of_address.h>
24#include <dt-bindings/clock/imx1-clock.h>
Shawn Guo0931aff2015-05-15 11:41:39 +080025#include <soc/imx/timer.h>
Shawn Guo0c831312015-04-25 18:43:45 +080026#include <asm/irq.h>
Sascha Hauercd737852012-03-09 09:11:32 +010027
Sascha Hauercd737852012-03-09 09:11:32 +010028#include "clk.h"
Shawn Guo0c831312015-04-25 18:43:45 +080029
30#define MX1_CCM_BASE_ADDR 0x0021b000
31#define MX1_TIM1_BASE_ADDR 0x00220000
32#define MX1_TIM1_INT (NR_IRQS_LEGACY + 59)
Sascha Hauercd737852012-03-09 09:11:32 +010033
Sascha Hauercd737852012-03-09 09:11:32 +010034static const char *prem_sel_clks[] = { "clk32_premult", "clk16m", };
Alexander Shiyan402e4a42014-05-13 20:04:21 +040035static const char *clko_sel_clks[] = { "per1", "hclk", "clk48m", "clk16m",
36 "prem", "fclk", };
37
Alexander Shiyanac361872014-05-20 20:43:49 +040038static struct clk *clk[IMX1_CLK_MAX];
39static struct clk_onecell_data clk_data;
Sascha Hauercd737852012-03-09 09:11:32 +010040
Alexander Shiyanac361872014-05-20 20:43:49 +040041static void __iomem *ccm __initdata;
42#define CCM_CSCR (ccm + 0x0000)
43#define CCM_MPCTL0 (ccm + 0x0004)
44#define CCM_SPCTL0 (ccm + 0x000c)
45#define CCM_PCDR (ccm + 0x0020)
46#define SCM_GCCR (ccm + 0x0810)
Sascha Hauercd737852012-03-09 09:11:32 +010047
Alexander Shiyanac361872014-05-20 20:43:49 +040048static void __init _mx1_clocks_init(unsigned long fref)
Sascha Hauercd737852012-03-09 09:11:32 +010049{
Alexander Shiyanac361872014-05-20 20:43:49 +040050 clk[IMX1_CLK_DUMMY] = imx_clk_fixed("dummy", 0);
51 clk[IMX1_CLK_CLK32] = imx_obtain_fixed_clock("clk32", fref);
52 clk[IMX1_CLK_CLK16M_EXT] = imx_clk_fixed("clk16m_ext", 16000000);
53 clk[IMX1_CLK_CLK16M] = imx_clk_gate("clk16m", "clk16m_ext", CCM_CSCR, 17);
54 clk[IMX1_CLK_CLK32_PREMULT] = imx_clk_fixed_factor("clk32_premult", "clk32", 512, 1);
55 clk[IMX1_CLK_PREM] = imx_clk_mux("prem", CCM_CSCR, 16, 1, prem_sel_clks, ARRAY_SIZE(prem_sel_clks));
Shawn Guo3bec5f82015-04-26 13:33:39 +080056 clk[IMX1_CLK_MPLL] = imx_clk_pllv1(IMX_PLLV1_IMX1, "mpll", "clk32_premult", CCM_MPCTL0);
Alexander Shiyanac361872014-05-20 20:43:49 +040057 clk[IMX1_CLK_MPLL_GATE] = imx_clk_gate("mpll_gate", "mpll", CCM_CSCR, 0);
Shawn Guo3bec5f82015-04-26 13:33:39 +080058 clk[IMX1_CLK_SPLL] = imx_clk_pllv1(IMX_PLLV1_IMX1, "spll", "prem", CCM_SPCTL0);
Alexander Shiyanac361872014-05-20 20:43:49 +040059 clk[IMX1_CLK_SPLL_GATE] = imx_clk_gate("spll_gate", "spll", CCM_CSCR, 1);
60 clk[IMX1_CLK_MCU] = imx_clk_divider("mcu", "clk32_premult", CCM_CSCR, 15, 1);
61 clk[IMX1_CLK_FCLK] = imx_clk_divider("fclk", "mpll_gate", CCM_CSCR, 15, 1);
62 clk[IMX1_CLK_HCLK] = imx_clk_divider("hclk", "spll_gate", CCM_CSCR, 10, 4);
63 clk[IMX1_CLK_CLK48M] = imx_clk_divider("clk48m", "spll_gate", CCM_CSCR, 26, 3);
64 clk[IMX1_CLK_PER1] = imx_clk_divider("per1", "spll_gate", CCM_PCDR, 0, 4);
65 clk[IMX1_CLK_PER2] = imx_clk_divider("per2", "spll_gate", CCM_PCDR, 4, 4);
66 clk[IMX1_CLK_PER3] = imx_clk_divider("per3", "spll_gate", CCM_PCDR, 16, 7);
67 clk[IMX1_CLK_CLKO] = imx_clk_mux("clko", CCM_CSCR, 29, 3, clko_sel_clks, ARRAY_SIZE(clko_sel_clks));
68 clk[IMX1_CLK_UART3_GATE] = imx_clk_gate("uart3_gate", "hclk", SCM_GCCR, 6);
69 clk[IMX1_CLK_SSI2_GATE] = imx_clk_gate("ssi2_gate", "hclk", SCM_GCCR, 5);
70 clk[IMX1_CLK_BROM_GATE] = imx_clk_gate("brom_gate", "hclk", SCM_GCCR, 4);
71 clk[IMX1_CLK_DMA_GATE] = imx_clk_gate("dma_gate", "hclk", SCM_GCCR, 3);
72 clk[IMX1_CLK_CSI_GATE] = imx_clk_gate("csi_gate", "hclk", SCM_GCCR, 2);
73 clk[IMX1_CLK_MMA_GATE] = imx_clk_gate("mma_gate", "hclk", SCM_GCCR, 1);
74 clk[IMX1_CLK_USBD_GATE] = imx_clk_gate("usbd_gate", "clk48m", SCM_GCCR, 0);
Sascha Hauercd737852012-03-09 09:11:32 +010075
Alexander Shiyan229be9c2014-06-10 19:40:26 +040076 imx_check_clocks(clk, ARRAY_SIZE(clk));
Alexander Shiyanac361872014-05-20 20:43:49 +040077}
78
79int __init mx1_clocks_init(unsigned long fref)
80{
Shawn Guo5ab96a82015-04-25 16:02:53 +080081 ccm = ioremap(MX1_CCM_BASE_ADDR, SZ_4K);
82 BUG_ON(!ccm);
Alexander Shiyanac361872014-05-20 20:43:49 +040083
84 _mx1_clocks_init(fref);
85
Alexander Shiyanf4696752014-05-27 13:04:46 +040086 clk_register_clkdev(clk[IMX1_CLK_PER1], "per", "imx-gpt.0");
87 clk_register_clkdev(clk[IMX1_CLK_HCLK], "ipg", "imx-gpt.0");
Alexander Shiyanac361872014-05-20 20:43:49 +040088 clk_register_clkdev(clk[IMX1_CLK_DMA_GATE], "ahb", "imx1-dma");
89 clk_register_clkdev(clk[IMX1_CLK_HCLK], "ipg", "imx1-dma");
90 clk_register_clkdev(clk[IMX1_CLK_PER1], "per", "imx1-uart.0");
91 clk_register_clkdev(clk[IMX1_CLK_HCLK], "ipg", "imx1-uart.0");
92 clk_register_clkdev(clk[IMX1_CLK_PER1], "per", "imx1-uart.1");
93 clk_register_clkdev(clk[IMX1_CLK_HCLK], "ipg", "imx1-uart.1");
94 clk_register_clkdev(clk[IMX1_CLK_PER1], "per", "imx1-uart.2");
95 clk_register_clkdev(clk[IMX1_CLK_UART3_GATE], "ipg", "imx1-uart.2");
96 clk_register_clkdev(clk[IMX1_CLK_HCLK], NULL, "imx1-i2c.0");
97 clk_register_clkdev(clk[IMX1_CLK_PER2], "per", "imx1-cspi.0");
98 clk_register_clkdev(clk[IMX1_CLK_DUMMY], "ipg", "imx1-cspi.0");
99 clk_register_clkdev(clk[IMX1_CLK_PER2], "per", "imx1-cspi.1");
100 clk_register_clkdev(clk[IMX1_CLK_DUMMY], "ipg", "imx1-cspi.1");
101 clk_register_clkdev(clk[IMX1_CLK_PER2], "per", "imx1-fb.0");
102 clk_register_clkdev(clk[IMX1_CLK_DUMMY], "ipg", "imx1-fb.0");
103 clk_register_clkdev(clk[IMX1_CLK_DUMMY], "ahb", "imx1-fb.0");
Sascha Hauercd737852012-03-09 09:11:32 +0100104
Shawn Guo0931aff2015-05-15 11:41:39 +0800105 mxc_timer_init(MX1_TIM1_BASE_ADDR, MX1_TIM1_INT, GPT_TYPE_IMX1);
Sascha Hauercd737852012-03-09 09:11:32 +0100106
107 return 0;
108}
Alexander Shiyanac361872014-05-20 20:43:49 +0400109
110static void __init mx1_clocks_init_dt(struct device_node *np)
111{
112 ccm = of_iomap(np, 0);
113 BUG_ON(!ccm);
114
115 _mx1_clocks_init(32768);
116
117 clk_data.clks = clk;
118 clk_data.clk_num = ARRAY_SIZE(clk);
119 of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
Alexander Shiyanac361872014-05-20 20:43:49 +0400120}
121CLK_OF_DECLARE(imx1_ccm, "fsl,imx1-ccm", mx1_clocks_init_dt);