blob: c3a565bba106e5058d1465462b3656b0ee8e05a8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Intel IO-APIC support for multi-Pentium hosts.
3 *
4 * Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar, Hajnalka Szabo
5 *
6 * Many thanks to Stig Venaas for trying out countless experimental
7 * patches and reporting/debugging problems patiently!
8 *
9 * (c) 1999, Multiple IO-APIC support, developed by
10 * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
11 * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
12 * further tested and cleaned up by Zach Brown <zab@redhat.com>
13 * and Ingo Molnar <mingo@redhat.com>
14 *
15 * Fixes
16 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
17 * thanks to Eric Gilmore
18 * and Rolf G. Tews
19 * for testing these extensively
20 * Paul Diefenbaugh : Added full ACPI support
21 */
22
23#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/interrupt.h>
25#include <linux/init.h>
26#include <linux/delay.h>
27#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/mc146818rtc.h>
29#include <linux/compiler.h>
30#include <linux/acpi.h>
Alexey Dobriyan129f6942005-06-23 00:08:33 -070031#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <linux/sysdev.h>
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -070033#include <linux/pci.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070034#include <linux/msi.h>
Eric W. Biederman95d77882006-10-04 02:17:01 -070035#include <linux/htirq.h>
Nigel Cunningham7dfb7102006-12-06 20:34:23 -080036#include <linux/freezer.h>
Eric W. Biedermanf26d6a22007-05-02 19:27:19 +020037#include <linux/kthread.h>
Ashok Raj54d5d422005-09-06 15:16:15 -070038
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <asm/io.h>
40#include <asm/smp.h>
41#include <asm/desc.h>
42#include <asm/timer.h>
Ingo Molnar306e4402005-06-30 02:58:55 -070043#include <asm/i8259.h>
Don Zickus3e4ff112006-06-26 13:57:01 +020044#include <asm/nmi.h>
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -070045#include <asm/msidef.h>
Eric W. Biederman8b955b02006-10-04 02:16:55 -070046#include <asm/hypertransport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#include <mach_apic.h>
Andi Kleen874c4fe2006-09-26 10:52:26 +020049#include <mach_apicdef.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#include "io_ports.h"
52
53int (*ioapic_renumber_irq)(int ioapic, int irq);
54atomic_t irq_mis_count;
55
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -080056/* Where if anywhere is the i8259 connect in external int mode */
57static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
58
Linus Torvalds1da177e2005-04-16 15:20:36 -070059static DEFINE_SPINLOCK(ioapic_lock);
Jan Beulich0a1ad602006-06-26 13:56:43 +020060static DEFINE_SPINLOCK(vector_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Andi Kleenf9262c12006-03-08 17:57:25 -080062int timer_over_8254 __initdata = 1;
63
Linus Torvalds1da177e2005-04-16 15:20:36 -070064/*
65 * Is the SiS APIC rmw bug present ?
66 * -1 = don't know, 0 = no, 1 = yes
67 */
68int sis_apic_bug = -1;
69
70/*
71 * # of IRQ routing registers
72 */
73int nr_ioapic_registers[MAX_IO_APICS];
74
Rusty Russell1a3f2392006-09-26 10:52:32 +020075static int disable_timer_pin_1 __initdata;
Chuck Ebbert66759a02005-09-12 18:49:25 +020076
Linus Torvalds1da177e2005-04-16 15:20:36 -070077/*
78 * Rough estimation of how many shared IRQs there are, can
79 * be changed anytime.
80 */
81#define MAX_PLUS_SHARED_IRQS NR_IRQS
82#define PIN_MAP_SIZE (MAX_PLUS_SHARED_IRQS + NR_IRQS)
83
84/*
85 * This is performance-critical, we want to do it O(1)
86 *
87 * the indexing order of this array favors 1:1 mappings
88 * between pins and IRQs.
89 */
90
91static struct irq_pin_list {
92 int apic, pin, next;
93} irq_2_pin[PIN_MAP_SIZE];
94
Linus Torvalds130fe052006-11-01 09:11:00 -080095struct io_apic {
96 unsigned int index;
97 unsigned int unused[3];
98 unsigned int data;
99};
100
101static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
102{
103 return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
104 + (mp_ioapics[idx].mpc_apicaddr & ~PAGE_MASK);
105}
106
107static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
108{
109 struct io_apic __iomem *io_apic = io_apic_base(apic);
110 writel(reg, &io_apic->index);
111 return readl(&io_apic->data);
112}
113
114static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
115{
116 struct io_apic __iomem *io_apic = io_apic_base(apic);
117 writel(reg, &io_apic->index);
118 writel(value, &io_apic->data);
119}
120
121/*
122 * Re-write a value: to be used for read-modify-write
123 * cycles where the read already set up the index register.
124 *
125 * Older SiS APIC requires we rewrite the index register
126 */
127static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
128{
Al Virocb468982007-02-09 16:39:25 +0000129 volatile struct io_apic __iomem *io_apic = io_apic_base(apic);
Linus Torvalds130fe052006-11-01 09:11:00 -0800130 if (sis_apic_bug)
131 writel(reg, &io_apic->index);
132 writel(value, &io_apic->data);
133}
134
Andi Kleencf4c6a22006-09-26 10:52:30 +0200135union entry_union {
136 struct { u32 w1, w2; };
137 struct IO_APIC_route_entry entry;
138};
139
140static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
141{
142 union entry_union eu;
143 unsigned long flags;
144 spin_lock_irqsave(&ioapic_lock, flags);
145 eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
146 eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
147 spin_unlock_irqrestore(&ioapic_lock, flags);
148 return eu.entry;
149}
150
Linus Torvaldsf9dadfa2006-11-01 10:05:35 -0800151/*
152 * When we write a new IO APIC routing entry, we need to write the high
153 * word first! If the mask bit in the low word is clear, we will enable
154 * the interrupt, and we need to make sure the entry is fully populated
155 * before that happens.
156 */
Andi Kleend15512f2006-12-07 02:14:07 +0100157static void
158__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
159{
160 union entry_union eu;
161 eu.entry = e;
162 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
163 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
164}
165
Andi Kleencf4c6a22006-09-26 10:52:30 +0200166static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
167{
168 unsigned long flags;
Andi Kleencf4c6a22006-09-26 10:52:30 +0200169 spin_lock_irqsave(&ioapic_lock, flags);
Andi Kleend15512f2006-12-07 02:14:07 +0100170 __ioapic_write_entry(apic, pin, e);
Linus Torvaldsf9dadfa2006-11-01 10:05:35 -0800171 spin_unlock_irqrestore(&ioapic_lock, flags);
172}
173
174/*
175 * When we mask an IO APIC routing entry, we need to write the low
176 * word first, in order to set the mask bit before we change the
177 * high bits!
178 */
179static void ioapic_mask_entry(int apic, int pin)
180{
181 unsigned long flags;
182 union entry_union eu = { .entry.mask = 1 };
183
184 spin_lock_irqsave(&ioapic_lock, flags);
Andi Kleencf4c6a22006-09-26 10:52:30 +0200185 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
186 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
187 spin_unlock_irqrestore(&ioapic_lock, flags);
188}
189
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190/*
191 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
192 * shared ISA-space IRQs, so we have to support them. We are super
193 * fast in the common case, and fast for shared ISA-space IRQs.
194 */
195static void add_pin_to_irq(unsigned int irq, int apic, int pin)
196{
197 static int first_free_entry = NR_IRQS;
198 struct irq_pin_list *entry = irq_2_pin + irq;
199
200 while (entry->next)
201 entry = irq_2_pin + entry->next;
202
203 if (entry->pin != -1) {
204 entry->next = first_free_entry;
205 entry = irq_2_pin + entry->next;
206 if (++first_free_entry >= PIN_MAP_SIZE)
207 panic("io_apic.c: whoops");
208 }
209 entry->apic = apic;
210 entry->pin = pin;
211}
212
213/*
214 * Reroute an IRQ to a different pin.
215 */
216static void __init replace_pin_at_irq(unsigned int irq,
217 int oldapic, int oldpin,
218 int newapic, int newpin)
219{
220 struct irq_pin_list *entry = irq_2_pin + irq;
221
222 while (1) {
223 if (entry->apic == oldapic && entry->pin == oldpin) {
224 entry->apic = newapic;
225 entry->pin = newpin;
226 }
227 if (!entry->next)
228 break;
229 entry = irq_2_pin + entry->next;
230 }
231}
232
233static void __modify_IO_APIC_irq (unsigned int irq, unsigned long enable, unsigned long disable)
234{
235 struct irq_pin_list *entry = irq_2_pin + irq;
236 unsigned int pin, reg;
237
238 for (;;) {
239 pin = entry->pin;
240 if (pin == -1)
241 break;
242 reg = io_apic_read(entry->apic, 0x10 + pin*2);
243 reg &= ~disable;
244 reg |= enable;
245 io_apic_modify(entry->apic, 0x10 + pin*2, reg);
246 if (!entry->next)
247 break;
248 entry = irq_2_pin + entry->next;
249 }
250}
251
252/* mask = 1 */
253static void __mask_IO_APIC_irq (unsigned int irq)
254{
255 __modify_IO_APIC_irq(irq, 0x00010000, 0);
256}
257
258/* mask = 0 */
259static void __unmask_IO_APIC_irq (unsigned int irq)
260{
261 __modify_IO_APIC_irq(irq, 0, 0x00010000);
262}
263
264/* mask = 1, trigger = 0 */
265static void __mask_and_edge_IO_APIC_irq (unsigned int irq)
266{
267 __modify_IO_APIC_irq(irq, 0x00010000, 0x00008000);
268}
269
270/* mask = 0, trigger = 1 */
271static void __unmask_and_level_IO_APIC_irq (unsigned int irq)
272{
273 __modify_IO_APIC_irq(irq, 0x00008000, 0x00010000);
274}
275
276static void mask_IO_APIC_irq (unsigned int irq)
277{
278 unsigned long flags;
279
280 spin_lock_irqsave(&ioapic_lock, flags);
281 __mask_IO_APIC_irq(irq);
282 spin_unlock_irqrestore(&ioapic_lock, flags);
283}
284
285static void unmask_IO_APIC_irq (unsigned int irq)
286{
287 unsigned long flags;
288
289 spin_lock_irqsave(&ioapic_lock, flags);
290 __unmask_IO_APIC_irq(irq);
291 spin_unlock_irqrestore(&ioapic_lock, flags);
292}
293
294static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
295{
296 struct IO_APIC_route_entry entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298 /* Check delivery_mode to be sure we're not clearing an SMI pin */
Andi Kleencf4c6a22006-09-26 10:52:30 +0200299 entry = ioapic_read_entry(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 if (entry.delivery_mode == dest_SMI)
301 return;
302
303 /*
304 * Disable it in the IO-APIC irq-routing table:
305 */
Linus Torvaldsf9dadfa2006-11-01 10:05:35 -0800306 ioapic_mask_entry(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307}
308
309static void clear_IO_APIC (void)
310{
311 int apic, pin;
312
313 for (apic = 0; apic < nr_ioapics; apic++)
314 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
315 clear_IO_APIC_pin(apic, pin);
316}
317
Ashok Raj54d5d422005-09-06 15:16:15 -0700318#ifdef CONFIG_SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319static void set_ioapic_affinity_irq(unsigned int irq, cpumask_t cpumask)
320{
321 unsigned long flags;
322 int pin;
323 struct irq_pin_list *entry = irq_2_pin + irq;
324 unsigned int apicid_value;
Ashok Raj54d5d422005-09-06 15:16:15 -0700325 cpumask_t tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326
Ashok Raj54d5d422005-09-06 15:16:15 -0700327 cpus_and(tmp, cpumask, cpu_online_map);
328 if (cpus_empty(tmp))
329 tmp = TARGET_CPUS;
330
331 cpus_and(cpumask, tmp, CPU_MASK_ALL);
332
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 apicid_value = cpu_mask_to_apicid(cpumask);
334 /* Prepare to do the io_apic_write */
335 apicid_value = apicid_value << 24;
336 spin_lock_irqsave(&ioapic_lock, flags);
337 for (;;) {
338 pin = entry->pin;
339 if (pin == -1)
340 break;
341 io_apic_write(entry->apic, 0x10 + 1 + pin*2, apicid_value);
342 if (!entry->next)
343 break;
344 entry = irq_2_pin + entry->next;
345 }
Eric W. Biederman9f0a5ba2007-02-23 04:13:55 -0700346 irq_desc[irq].affinity = cpumask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 spin_unlock_irqrestore(&ioapic_lock, flags);
348}
349
350#if defined(CONFIG_IRQBALANCE)
351# include <asm/processor.h> /* kernel_thread() */
352# include <linux/kernel_stat.h> /* kstat */
353# include <linux/slab.h> /* kmalloc() */
354# include <linux/timer.h> /* time_after() */
355
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356#define IRQBALANCE_CHECK_ARCH -999
Zhang Yanmin1b61b912006-06-23 02:04:22 -0700357#define MAX_BALANCED_IRQ_INTERVAL (5*HZ)
358#define MIN_BALANCED_IRQ_INTERVAL (HZ/2)
359#define BALANCED_IRQ_MORE_DELTA (HZ/10)
360#define BALANCED_IRQ_LESS_DELTA (HZ)
361
362static int irqbalance_disabled __read_mostly = IRQBALANCE_CHECK_ARCH;
363static int physical_balance __read_mostly;
364static long balanced_irq_interval __read_mostly = MAX_BALANCED_IRQ_INTERVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365
366static struct irq_cpu_info {
367 unsigned long * last_irq;
368 unsigned long * irq_delta;
369 unsigned long irq;
370} irq_cpu_data[NR_CPUS];
371
372#define CPU_IRQ(cpu) (irq_cpu_data[cpu].irq)
373#define LAST_CPU_IRQ(cpu,irq) (irq_cpu_data[cpu].last_irq[irq])
374#define IRQ_DELTA(cpu,irq) (irq_cpu_data[cpu].irq_delta[irq])
375
376#define IDLE_ENOUGH(cpu,now) \
377 (idle_cpu(cpu) && ((now) - per_cpu(irq_stat, (cpu)).idle_timestamp > 1))
378
379#define IRQ_ALLOWED(cpu, allowed_mask) cpu_isset(cpu, allowed_mask)
380
Mike Travisd5a74302007-10-16 01:24:05 -0700381#define CPU_TO_PACKAGEINDEX(i) (first_cpu(per_cpu(cpu_sibling_map, i)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382
Zhang Yanmin1b61b912006-06-23 02:04:22 -0700383static cpumask_t balance_irq_affinity[NR_IRQS] = {
384 [0 ... NR_IRQS-1] = CPU_MASK_ALL
385};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
Zhang Yanmin1b61b912006-06-23 02:04:22 -0700387void set_balance_irq_affinity(unsigned int irq, cpumask_t mask)
388{
389 balance_irq_affinity[irq] = mask;
390}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
392static unsigned long move(int curr_cpu, cpumask_t allowed_mask,
393 unsigned long now, int direction)
394{
395 int search_idle = 1;
396 int cpu = curr_cpu;
397
398 goto inside;
399
400 do {
401 if (unlikely(cpu == curr_cpu))
402 search_idle = 0;
403inside:
404 if (direction == 1) {
405 cpu++;
406 if (cpu >= NR_CPUS)
407 cpu = 0;
408 } else {
409 cpu--;
410 if (cpu == -1)
411 cpu = NR_CPUS-1;
412 }
413 } while (!cpu_online(cpu) || !IRQ_ALLOWED(cpu,allowed_mask) ||
414 (search_idle && !IDLE_ENOUGH(cpu,now)));
415
416 return cpu;
417}
418
419static inline void balance_irq(int cpu, int irq)
420{
421 unsigned long now = jiffies;
422 cpumask_t allowed_mask;
423 unsigned int new_cpu;
424
425 if (irqbalance_disabled)
426 return;
427
Zhang Yanmin1b61b912006-06-23 02:04:22 -0700428 cpus_and(allowed_mask, cpu_online_map, balance_irq_affinity[irq]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 new_cpu = move(cpu, allowed_mask, now, 1);
430 if (cpu != new_cpu) {
Ashok Raj54d5d422005-09-06 15:16:15 -0700431 set_pending_irq(irq, cpumask_of_cpu(new_cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 }
433}
434
435static inline void rotate_irqs_among_cpus(unsigned long useful_load_threshold)
436{
437 int i, j;
Stefan Richteredc2cbf2007-07-21 17:11:40 +0200438
Andrew Morton394e3902006-03-23 03:01:05 -0800439 for_each_online_cpu(i) {
440 for (j = 0; j < NR_IRQS; j++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 if (!irq_desc[j].action)
442 continue;
443 /* Is it a significant load ? */
444 if (IRQ_DELTA(CPU_TO_PACKAGEINDEX(i),j) <
445 useful_load_threshold)
446 continue;
447 balance_irq(i, j);
448 }
449 }
450 balanced_irq_interval = max((long)MIN_BALANCED_IRQ_INTERVAL,
451 balanced_irq_interval - BALANCED_IRQ_LESS_DELTA);
452 return;
453}
454
455static void do_irq_balance(void)
456{
457 int i, j;
458 unsigned long max_cpu_irq = 0, min_cpu_irq = (~0);
459 unsigned long move_this_load = 0;
460 int max_loaded = 0, min_loaded = 0;
461 int load;
462 unsigned long useful_load_threshold = balanced_irq_interval + 10;
463 int selected_irq;
464 int tmp_loaded, first_attempt = 1;
465 unsigned long tmp_cpu_irq;
466 unsigned long imbalance = 0;
467 cpumask_t allowed_mask, target_cpu_mask, tmp;
468
KAMEZAWA Hiroyukic89125992006-03-28 01:56:39 -0800469 for_each_possible_cpu(i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 int package_index;
471 CPU_IRQ(i) = 0;
472 if (!cpu_online(i))
473 continue;
474 package_index = CPU_TO_PACKAGEINDEX(i);
475 for (j = 0; j < NR_IRQS; j++) {
476 unsigned long value_now, delta;
Thomas Gleixner950f4422007-02-16 01:27:24 -0800477 /* Is this an active IRQ or balancing disabled ? */
478 if (!irq_desc[j].action || irq_balancing_disabled(j))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 continue;
480 if ( package_index == i )
481 IRQ_DELTA(package_index,j) = 0;
482 /* Determine the total count per processor per IRQ */
483 value_now = (unsigned long) kstat_cpu(i).irqs[j];
484
485 /* Determine the activity per processor per IRQ */
486 delta = value_now - LAST_CPU_IRQ(i,j);
487
488 /* Update last_cpu_irq[][] for the next time */
489 LAST_CPU_IRQ(i,j) = value_now;
490
491 /* Ignore IRQs whose rate is less than the clock */
492 if (delta < useful_load_threshold)
493 continue;
494 /* update the load for the processor or package total */
495 IRQ_DELTA(package_index,j) += delta;
496
497 /* Keep track of the higher numbered sibling as well */
498 if (i != package_index)
499 CPU_IRQ(i) += delta;
500 /*
501 * We have sibling A and sibling B in the package
502 *
503 * cpu_irq[A] = load for cpu A + load for cpu B
504 * cpu_irq[B] = load for cpu B
505 */
506 CPU_IRQ(package_index) += delta;
507 }
508 }
509 /* Find the least loaded processor package */
Andrew Morton394e3902006-03-23 03:01:05 -0800510 for_each_online_cpu(i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 if (i != CPU_TO_PACKAGEINDEX(i))
512 continue;
513 if (min_cpu_irq > CPU_IRQ(i)) {
514 min_cpu_irq = CPU_IRQ(i);
515 min_loaded = i;
516 }
517 }
518 max_cpu_irq = ULONG_MAX;
519
520tryanothercpu:
521 /* Look for heaviest loaded processor.
522 * We may come back to get the next heaviest loaded processor.
523 * Skip processors with trivial loads.
524 */
525 tmp_cpu_irq = 0;
526 tmp_loaded = -1;
Andrew Morton394e3902006-03-23 03:01:05 -0800527 for_each_online_cpu(i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 if (i != CPU_TO_PACKAGEINDEX(i))
529 continue;
530 if (max_cpu_irq <= CPU_IRQ(i))
531 continue;
532 if (tmp_cpu_irq < CPU_IRQ(i)) {
533 tmp_cpu_irq = CPU_IRQ(i);
534 tmp_loaded = i;
535 }
536 }
537
538 if (tmp_loaded == -1) {
539 /* In the case of small number of heavy interrupt sources,
540 * loading some of the cpus too much. We use Ingo's original
541 * approach to rotate them around.
542 */
543 if (!first_attempt && imbalance >= useful_load_threshold) {
544 rotate_irqs_among_cpus(useful_load_threshold);
545 return;
546 }
547 goto not_worth_the_effort;
548 }
549
550 first_attempt = 0; /* heaviest search */
551 max_cpu_irq = tmp_cpu_irq; /* load */
552 max_loaded = tmp_loaded; /* processor */
553 imbalance = (max_cpu_irq - min_cpu_irq) / 2;
554
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 /* if imbalance is less than approx 10% of max load, then
556 * observe diminishing returns action. - quit
557 */
Stefan Richteredc2cbf2007-07-21 17:11:40 +0200558 if (imbalance < (max_cpu_irq >> 3))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 goto not_worth_the_effort;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560
561tryanotherirq:
562 /* if we select an IRQ to move that can't go where we want, then
563 * see if there is another one to try.
564 */
565 move_this_load = 0;
566 selected_irq = -1;
567 for (j = 0; j < NR_IRQS; j++) {
568 /* Is this an active IRQ? */
569 if (!irq_desc[j].action)
570 continue;
571 if (imbalance <= IRQ_DELTA(max_loaded,j))
572 continue;
573 /* Try to find the IRQ that is closest to the imbalance
574 * without going over.
575 */
576 if (move_this_load < IRQ_DELTA(max_loaded,j)) {
577 move_this_load = IRQ_DELTA(max_loaded,j);
578 selected_irq = j;
579 }
580 }
581 if (selected_irq == -1) {
582 goto tryanothercpu;
583 }
584
585 imbalance = move_this_load;
586
Simon Arlott27b46d72007-10-20 01:13:56 +0200587 /* For physical_balance case, we accumulated both load
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 * values in the one of the siblings cpu_irq[],
589 * to use the same code for physical and logical processors
590 * as much as possible.
591 *
592 * NOTE: the cpu_irq[] array holds the sum of the load for
593 * sibling A and sibling B in the slot for the lowest numbered
594 * sibling (A), _AND_ the load for sibling B in the slot for
595 * the higher numbered sibling.
596 *
597 * We seek the least loaded sibling by making the comparison
598 * (A+B)/2 vs B
599 */
600 load = CPU_IRQ(min_loaded) >> 1;
Mike Travisd5a74302007-10-16 01:24:05 -0700601 for_each_cpu_mask(j, per_cpu(cpu_sibling_map, min_loaded)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 if (load > CPU_IRQ(j)) {
603 /* This won't change cpu_sibling_map[min_loaded] */
604 load = CPU_IRQ(j);
605 min_loaded = j;
606 }
607 }
608
Zhang Yanmin1b61b912006-06-23 02:04:22 -0700609 cpus_and(allowed_mask,
610 cpu_online_map,
611 balance_irq_affinity[selected_irq]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 target_cpu_mask = cpumask_of_cpu(min_loaded);
613 cpus_and(tmp, target_cpu_mask, allowed_mask);
614
615 if (!cpus_empty(tmp)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 /* mark for change destination */
Ashok Raj54d5d422005-09-06 15:16:15 -0700617 set_pending_irq(selected_irq, cpumask_of_cpu(min_loaded));
618
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 /* Since we made a change, come back sooner to
620 * check for more variation.
621 */
622 balanced_irq_interval = max((long)MIN_BALANCED_IRQ_INTERVAL,
623 balanced_irq_interval - BALANCED_IRQ_LESS_DELTA);
624 return;
625 }
626 goto tryanotherirq;
627
628not_worth_the_effort:
629 /*
630 * if we did not find an IRQ to move, then adjust the time interval
631 * upward
632 */
633 balanced_irq_interval = min((long)MAX_BALANCED_IRQ_INTERVAL,
634 balanced_irq_interval + BALANCED_IRQ_MORE_DELTA);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 return;
636}
637
638static int balanced_irq(void *unused)
639{
640 int i;
641 unsigned long prev_balance_time = jiffies;
642 long time_remaining = balanced_irq_interval;
643
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 /* push everything to CPU 0 to give us a starting point. */
645 for (i = 0 ; i < NR_IRQS ; i++) {
Ingo Molnarcd916d32006-06-29 02:24:42 -0700646 irq_desc[i].pending_mask = cpumask_of_cpu(0);
Ashok Raj54d5d422005-09-06 15:16:15 -0700647 set_pending_irq(i, cpumask_of_cpu(0));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 }
649
Rafael J. Wysocki83144182007-07-17 04:03:35 -0700650 set_freezable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 for ( ; ; ) {
Nishanth Aravamudan52e6e632005-09-10 00:27:26 -0700652 time_remaining = schedule_timeout_interruptible(time_remaining);
Christoph Lameter3e1d1d22005-06-24 23:13:50 -0700653 try_to_freeze();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 if (time_after(jiffies,
655 prev_balance_time+balanced_irq_interval)) {
Zwane Mwaikambof3705132005-06-25 14:54:50 -0700656 preempt_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 do_irq_balance();
658 prev_balance_time = jiffies;
659 time_remaining = balanced_irq_interval;
Zwane Mwaikambof3705132005-06-25 14:54:50 -0700660 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 }
662 }
663 return 0;
664}
665
666static int __init balanced_irq_init(void)
667{
668 int i;
669 struct cpuinfo_x86 *c;
670 cpumask_t tmp;
671
672 cpus_shift_right(tmp, cpu_online_map, 2);
673 c = &boot_cpu_data;
674 /* When not overwritten by the command line ask subarchitecture. */
675 if (irqbalance_disabled == IRQBALANCE_CHECK_ARCH)
676 irqbalance_disabled = NO_BALANCE_IRQ;
677 if (irqbalance_disabled)
678 return 0;
679
680 /* disable irqbalance completely if there is only one processor online */
681 if (num_online_cpus() < 2) {
682 irqbalance_disabled = 1;
683 return 0;
684 }
685 /*
686 * Enable physical balance only if more than 1 physical processor
687 * is present
688 */
689 if (smp_num_siblings > 1 && !cpus_empty(tmp))
690 physical_balance = 1;
691
Andrew Morton394e3902006-03-23 03:01:05 -0800692 for_each_online_cpu(i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 irq_cpu_data[i].irq_delta = kmalloc(sizeof(unsigned long) * NR_IRQS, GFP_KERNEL);
694 irq_cpu_data[i].last_irq = kmalloc(sizeof(unsigned long) * NR_IRQS, GFP_KERNEL);
695 if (irq_cpu_data[i].irq_delta == NULL || irq_cpu_data[i].last_irq == NULL) {
696 printk(KERN_ERR "balanced_irq_init: out of memory");
697 goto failed;
698 }
699 memset(irq_cpu_data[i].irq_delta,0,sizeof(unsigned long) * NR_IRQS);
700 memset(irq_cpu_data[i].last_irq,0,sizeof(unsigned long) * NR_IRQS);
701 }
702
703 printk(KERN_INFO "Starting balanced_irq\n");
Eric W. Biedermanf26d6a22007-05-02 19:27:19 +0200704 if (!IS_ERR(kthread_run(balanced_irq, NULL, "kirqd")))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 return 0;
Eric W. Biedermanf26d6a22007-05-02 19:27:19 +0200706 printk(KERN_ERR "balanced_irq_init: failed to spawn balanced_irq");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707failed:
KAMEZAWA Hiroyukic89125992006-03-28 01:56:39 -0800708 for_each_possible_cpu(i) {
Jesper Juhl4ae66732005-06-25 14:58:48 -0700709 kfree(irq_cpu_data[i].irq_delta);
Andrew Morton394e3902006-03-23 03:01:05 -0800710 irq_cpu_data[i].irq_delta = NULL;
Jesper Juhl4ae66732005-06-25 14:58:48 -0700711 kfree(irq_cpu_data[i].last_irq);
Andrew Morton394e3902006-03-23 03:01:05 -0800712 irq_cpu_data[i].last_irq = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 }
714 return 0;
715}
716
Andrew Mortonc2481cc2007-04-08 16:04:04 -0700717int __devinit irqbalance_disable(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718{
719 irqbalance_disabled = 1;
OGAWA Hirofumi9b410462006-03-31 02:30:33 -0800720 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721}
722
723__setup("noirqbalance", irqbalance_disable);
724
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725late_initcall(balanced_irq_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726#endif /* CONFIG_IRQBALANCE */
Ashok Raj54d5d422005-09-06 15:16:15 -0700727#endif /* CONFIG_SMP */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728
729#ifndef CONFIG_SMP
730void fastcall send_IPI_self(int vector)
731{
732 unsigned int cfg;
733
734 /*
735 * Wait for idle.
736 */
737 apic_wait_icr_idle();
738 cfg = APIC_DM_FIXED | APIC_DEST_SELF | vector | APIC_DEST_LOGICAL;
739 /*
740 * Send the IPI. The write to APIC_ICR fires this off.
741 */
742 apic_write_around(APIC_ICR, cfg);
743}
744#endif /* !CONFIG_SMP */
745
746
747/*
748 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
749 * specific CPU-side IRQs.
750 */
751
752#define MAX_PIRQS 8
753static int pirq_entries [MAX_PIRQS];
754static int pirqs_enabled;
755int skip_ioapic_setup;
756
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757static int __init ioapic_pirq_setup(char *str)
758{
759 int i, max;
760 int ints[MAX_PIRQS+1];
761
762 get_options(str, ARRAY_SIZE(ints), ints);
763
764 for (i = 0; i < MAX_PIRQS; i++)
765 pirq_entries[i] = -1;
766
767 pirqs_enabled = 1;
768 apic_printk(APIC_VERBOSE, KERN_INFO
769 "PIRQ redirection, working around broken MP-BIOS.\n");
770 max = MAX_PIRQS;
771 if (ints[0] < MAX_PIRQS)
772 max = ints[0];
773
774 for (i = 0; i < max; i++) {
775 apic_printk(APIC_VERBOSE, KERN_DEBUG
776 "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
777 /*
778 * PIRQs are mapped upside down, usually.
779 */
780 pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
781 }
782 return 1;
783}
784
785__setup("pirq=", ioapic_pirq_setup);
786
787/*
788 * Find the IRQ entry number of a certain pin.
789 */
790static int find_irq_entry(int apic, int pin, int type)
791{
792 int i;
793
794 for (i = 0; i < mp_irq_entries; i++)
795 if (mp_irqs[i].mpc_irqtype == type &&
796 (mp_irqs[i].mpc_dstapic == mp_ioapics[apic].mpc_apicid ||
797 mp_irqs[i].mpc_dstapic == MP_APIC_ALL) &&
798 mp_irqs[i].mpc_dstirq == pin)
799 return i;
800
801 return -1;
802}
803
804/*
805 * Find the pin to which IRQ[irq] (ISA) is connected
806 */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800807static int __init find_isa_irq_pin(int irq, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808{
809 int i;
810
811 for (i = 0; i < mp_irq_entries; i++) {
812 int lbus = mp_irqs[i].mpc_srcbus;
813
814 if ((mp_bus_id_to_type[lbus] == MP_BUS_ISA ||
815 mp_bus_id_to_type[lbus] == MP_BUS_EISA ||
Adrian Bunkd7fb0272006-12-07 02:14:19 +0100816 mp_bus_id_to_type[lbus] == MP_BUS_MCA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 ) &&
818 (mp_irqs[i].mpc_irqtype == type) &&
819 (mp_irqs[i].mpc_srcbusirq == irq))
820
821 return mp_irqs[i].mpc_dstirq;
822 }
823 return -1;
824}
825
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800826static int __init find_isa_irq_apic(int irq, int type)
827{
828 int i;
829
830 for (i = 0; i < mp_irq_entries; i++) {
831 int lbus = mp_irqs[i].mpc_srcbus;
832
833 if ((mp_bus_id_to_type[lbus] == MP_BUS_ISA ||
834 mp_bus_id_to_type[lbus] == MP_BUS_EISA ||
Adrian Bunkd7fb0272006-12-07 02:14:19 +0100835 mp_bus_id_to_type[lbus] == MP_BUS_MCA
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800836 ) &&
837 (mp_irqs[i].mpc_irqtype == type) &&
838 (mp_irqs[i].mpc_srcbusirq == irq))
839 break;
840 }
841 if (i < mp_irq_entries) {
842 int apic;
843 for(apic = 0; apic < nr_ioapics; apic++) {
844 if (mp_ioapics[apic].mpc_apicid == mp_irqs[i].mpc_dstapic)
845 return apic;
846 }
847 }
848
849 return -1;
850}
851
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852/*
853 * Find a specific PCI IRQ entry.
854 * Not an __init, possibly needed by modules
855 */
856static int pin_2_irq(int idx, int apic, int pin);
857
858int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
859{
860 int apic, i, best_guess = -1;
861
862 apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, "
863 "slot:%d, pin:%d.\n", bus, slot, pin);
864 if (mp_bus_id_to_pci_bus[bus] == -1) {
865 printk(KERN_WARNING "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
866 return -1;
867 }
868 for (i = 0; i < mp_irq_entries; i++) {
869 int lbus = mp_irqs[i].mpc_srcbus;
870
871 for (apic = 0; apic < nr_ioapics; apic++)
872 if (mp_ioapics[apic].mpc_apicid == mp_irqs[i].mpc_dstapic ||
873 mp_irqs[i].mpc_dstapic == MP_APIC_ALL)
874 break;
875
876 if ((mp_bus_id_to_type[lbus] == MP_BUS_PCI) &&
877 !mp_irqs[i].mpc_irqtype &&
878 (bus == lbus) &&
879 (slot == ((mp_irqs[i].mpc_srcbusirq >> 2) & 0x1f))) {
880 int irq = pin_2_irq(i,apic,mp_irqs[i].mpc_dstirq);
881
882 if (!(apic || IO_APIC_IRQ(irq)))
883 continue;
884
885 if (pin == (mp_irqs[i].mpc_srcbusirq & 3))
886 return irq;
887 /*
888 * Use the first all-but-pin matching entry as a
889 * best-guess fuzzy result for broken mptables.
890 */
891 if (best_guess < 0)
892 best_guess = irq;
893 }
894 }
895 return best_guess;
896}
Alexey Dobriyan129f6942005-06-23 00:08:33 -0700897EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898
899/*
900 * This function currently is only a helper for the i386 smp boot process where
901 * we need to reprogram the ioredtbls to cater for the cpus which have come online
902 * so mask in all cases should simply be TARGET_CPUS
903 */
Ashok Raj54d5d422005-09-06 15:16:15 -0700904#ifdef CONFIG_SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905void __init setup_ioapic_dest(void)
906{
907 int pin, ioapic, irq, irq_entry;
908
909 if (skip_ioapic_setup == 1)
910 return;
911
912 for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
913 for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
914 irq_entry = find_irq_entry(ioapic, pin, mp_INT);
915 if (irq_entry == -1)
916 continue;
917 irq = pin_2_irq(irq_entry, ioapic, pin);
918 set_ioapic_affinity_irq(irq, TARGET_CPUS);
919 }
920
921 }
922}
Ashok Raj54d5d422005-09-06 15:16:15 -0700923#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924
925/*
926 * EISA Edge/Level control register, ELCR
927 */
928static int EISA_ELCR(unsigned int irq)
929{
930 if (irq < 16) {
931 unsigned int port = 0x4d0 + (irq >> 3);
932 return (inb(port) >> (irq & 7)) & 1;
933 }
934 apic_printk(APIC_VERBOSE, KERN_INFO
935 "Broken MPtable reports ISA irq %d\n", irq);
936 return 0;
937}
938
939/* EISA interrupts are always polarity zero and can be edge or level
940 * trigger depending on the ELCR value. If an interrupt is listed as
941 * EISA conforming in the MP table, that means its trigger type must
942 * be read in from the ELCR */
943
944#define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].mpc_srcbusirq))
945#define default_EISA_polarity(idx) (0)
946
947/* ISA interrupts are always polarity zero edge triggered,
948 * when listed as conforming in the MP table. */
949
950#define default_ISA_trigger(idx) (0)
951#define default_ISA_polarity(idx) (0)
952
953/* PCI interrupts are always polarity one level triggered,
954 * when listed as conforming in the MP table. */
955
956#define default_PCI_trigger(idx) (1)
957#define default_PCI_polarity(idx) (1)
958
959/* MCA interrupts are always polarity zero level triggered,
960 * when listed as conforming in the MP table. */
961
962#define default_MCA_trigger(idx) (1)
963#define default_MCA_polarity(idx) (0)
964
Shaohua Li61fd47e2007-11-17 01:05:28 -0500965static int MPBIOS_polarity(int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966{
967 int bus = mp_irqs[idx].mpc_srcbus;
968 int polarity;
969
970 /*
971 * Determine IRQ line polarity (high active or low active):
972 */
973 switch (mp_irqs[idx].mpc_irqflag & 3)
974 {
975 case 0: /* conforms, ie. bus-type dependent polarity */
976 {
977 switch (mp_bus_id_to_type[bus])
978 {
979 case MP_BUS_ISA: /* ISA pin */
980 {
981 polarity = default_ISA_polarity(idx);
982 break;
983 }
984 case MP_BUS_EISA: /* EISA pin */
985 {
986 polarity = default_EISA_polarity(idx);
987 break;
988 }
989 case MP_BUS_PCI: /* PCI pin */
990 {
991 polarity = default_PCI_polarity(idx);
992 break;
993 }
994 case MP_BUS_MCA: /* MCA pin */
995 {
996 polarity = default_MCA_polarity(idx);
997 break;
998 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 default:
1000 {
1001 printk(KERN_WARNING "broken BIOS!!\n");
1002 polarity = 1;
1003 break;
1004 }
1005 }
1006 break;
1007 }
1008 case 1: /* high active */
1009 {
1010 polarity = 0;
1011 break;
1012 }
1013 case 2: /* reserved */
1014 {
1015 printk(KERN_WARNING "broken BIOS!!\n");
1016 polarity = 1;
1017 break;
1018 }
1019 case 3: /* low active */
1020 {
1021 polarity = 1;
1022 break;
1023 }
1024 default: /* invalid */
1025 {
1026 printk(KERN_WARNING "broken BIOS!!\n");
1027 polarity = 1;
1028 break;
1029 }
1030 }
1031 return polarity;
1032}
1033
1034static int MPBIOS_trigger(int idx)
1035{
1036 int bus = mp_irqs[idx].mpc_srcbus;
1037 int trigger;
1038
1039 /*
1040 * Determine IRQ trigger mode (edge or level sensitive):
1041 */
1042 switch ((mp_irqs[idx].mpc_irqflag>>2) & 3)
1043 {
1044 case 0: /* conforms, ie. bus-type dependent */
1045 {
1046 switch (mp_bus_id_to_type[bus])
1047 {
1048 case MP_BUS_ISA: /* ISA pin */
1049 {
1050 trigger = default_ISA_trigger(idx);
1051 break;
1052 }
1053 case MP_BUS_EISA: /* EISA pin */
1054 {
1055 trigger = default_EISA_trigger(idx);
1056 break;
1057 }
1058 case MP_BUS_PCI: /* PCI pin */
1059 {
1060 trigger = default_PCI_trigger(idx);
1061 break;
1062 }
1063 case MP_BUS_MCA: /* MCA pin */
1064 {
1065 trigger = default_MCA_trigger(idx);
1066 break;
1067 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 default:
1069 {
1070 printk(KERN_WARNING "broken BIOS!!\n");
1071 trigger = 1;
1072 break;
1073 }
1074 }
1075 break;
1076 }
1077 case 1: /* edge */
1078 {
1079 trigger = 0;
1080 break;
1081 }
1082 case 2: /* reserved */
1083 {
1084 printk(KERN_WARNING "broken BIOS!!\n");
1085 trigger = 1;
1086 break;
1087 }
1088 case 3: /* level */
1089 {
1090 trigger = 1;
1091 break;
1092 }
1093 default: /* invalid */
1094 {
1095 printk(KERN_WARNING "broken BIOS!!\n");
1096 trigger = 0;
1097 break;
1098 }
1099 }
1100 return trigger;
1101}
1102
1103static inline int irq_polarity(int idx)
1104{
1105 return MPBIOS_polarity(idx);
1106}
1107
1108static inline int irq_trigger(int idx)
1109{
1110 return MPBIOS_trigger(idx);
1111}
1112
1113static int pin_2_irq(int idx, int apic, int pin)
1114{
1115 int irq, i;
1116 int bus = mp_irqs[idx].mpc_srcbus;
1117
1118 /*
1119 * Debugging check, we are in big trouble if this message pops up!
1120 */
1121 if (mp_irqs[idx].mpc_dstirq != pin)
1122 printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
1123
1124 switch (mp_bus_id_to_type[bus])
1125 {
1126 case MP_BUS_ISA: /* ISA pin */
1127 case MP_BUS_EISA:
1128 case MP_BUS_MCA:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129 {
1130 irq = mp_irqs[idx].mpc_srcbusirq;
1131 break;
1132 }
1133 case MP_BUS_PCI: /* PCI pin */
1134 {
1135 /*
1136 * PCI IRQs are mapped in order
1137 */
1138 i = irq = 0;
1139 while (i < apic)
1140 irq += nr_ioapic_registers[i++];
1141 irq += pin;
1142
1143 /*
1144 * For MPS mode, so far only needed by ES7000 platform
1145 */
1146 if (ioapic_renumber_irq)
1147 irq = ioapic_renumber_irq(apic, irq);
1148
1149 break;
1150 }
1151 default:
1152 {
1153 printk(KERN_ERR "unknown bus type %d.\n",bus);
1154 irq = 0;
1155 break;
1156 }
1157 }
1158
1159 /*
1160 * PCI IRQ command line redirection. Yes, limits are hardcoded.
1161 */
1162 if ((pin >= 16) && (pin <= 23)) {
1163 if (pirq_entries[pin-16] != -1) {
1164 if (!pirq_entries[pin-16]) {
1165 apic_printk(APIC_VERBOSE, KERN_DEBUG
1166 "disabling PIRQ%d\n", pin-16);
1167 } else {
1168 irq = pirq_entries[pin-16];
1169 apic_printk(APIC_VERBOSE, KERN_DEBUG
1170 "using PIRQ%d -> IRQ %d\n",
1171 pin-16, irq);
1172 }
1173 }
1174 }
1175 return irq;
1176}
1177
1178static inline int IO_APIC_irq_trigger(int irq)
1179{
1180 int apic, idx, pin;
1181
1182 for (apic = 0; apic < nr_ioapics; apic++) {
1183 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1184 idx = find_irq_entry(apic,pin,mp_INT);
1185 if ((idx != -1) && (irq == pin_2_irq(idx,apic,pin)))
1186 return irq_trigger(idx);
1187 }
1188 }
1189 /*
1190 * nonexistent IRQs are edge default
1191 */
1192 return 0;
1193}
1194
1195/* irq_vectors is indexed by the sum of all RTEs in all I/O APICs. */
Adrian Bunk7e95b592006-12-07 02:14:11 +01001196static u8 irq_vector[NR_IRQ_VECTORS] __read_mostly = { FIRST_DEVICE_VECTOR , 0 };
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001198static int __assign_irq_vector(int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199{
Eric W. Biederman8339f002007-01-29 13:19:05 -07001200 static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
Rusty Russelldbeb2be2007-10-19 20:35:03 +02001201 int vector, offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001203 BUG_ON((unsigned)irq >= NR_IRQ_VECTORS);
Jan Beulich0a1ad602006-06-26 13:56:43 +02001204
Eric W. Biedermanb940d222006-10-08 07:43:46 -06001205 if (irq_vector[irq] > 0)
1206 return irq_vector[irq];
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001207
Jan Beulich0a1ad602006-06-26 13:56:43 +02001208 vector = current_vector;
Eric W. Biederman8339f002007-01-29 13:19:05 -07001209 offset = current_offset;
1210next:
1211 vector += 8;
1212 if (vector >= FIRST_SYSTEM_VECTOR) {
1213 offset = (offset + 1) % 8;
1214 vector = FIRST_DEVICE_VECTOR + offset;
1215 }
1216 if (vector == current_vector)
1217 return -ENOSPC;
Rusty Russelldbeb2be2007-10-19 20:35:03 +02001218 if (test_and_set_bit(vector, used_vectors))
Eric W. Biederman8339f002007-01-29 13:19:05 -07001219 goto next;
Eric W. Biederman8339f002007-01-29 13:19:05 -07001220
1221 current_vector = vector;
1222 current_offset = offset;
Eric W. Biedermanb940d222006-10-08 07:43:46 -06001223 irq_vector[irq] = vector;
Jan Beulich0a1ad602006-06-26 13:56:43 +02001224
1225 return vector;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226}
1227
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001228static int assign_irq_vector(int irq)
1229{
1230 unsigned long flags;
1231 int vector;
1232
1233 spin_lock_irqsave(&vector_lock, flags);
1234 vector = __assign_irq_vector(irq);
1235 spin_unlock_irqrestore(&vector_lock, flags);
1236
1237 return vector;
1238}
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07001239static struct irq_chip ioapic_chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240
1241#define IOAPIC_AUTO -1
1242#define IOAPIC_EDGE 0
1243#define IOAPIC_LEVEL 1
1244
Ingo Molnard1bef4e2006-06-29 02:24:36 -07001245static void ioapic_register_intr(int irq, int vector, unsigned long trigger)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246{
Jan Beulich6ebcc002006-06-26 13:56:46 +02001247 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
Thomas Gleixnercc75b922007-08-12 15:46:36 +00001248 trigger == IOAPIC_LEVEL) {
1249 irq_desc[irq].status |= IRQ_LEVEL;
Ingo Molnara460e742006-10-17 00:10:03 -07001250 set_irq_chip_and_handler_name(irq, &ioapic_chip,
1251 handle_fasteoi_irq, "fasteoi");
Thomas Gleixnercc75b922007-08-12 15:46:36 +00001252 } else {
1253 irq_desc[irq].status &= ~IRQ_LEVEL;
Ingo Molnara460e742006-10-17 00:10:03 -07001254 set_irq_chip_and_handler_name(irq, &ioapic_chip,
1255 handle_edge_irq, "edge");
Thomas Gleixnercc75b922007-08-12 15:46:36 +00001256 }
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001257 set_intr_gate(vector, interrupt[irq]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258}
1259
1260static void __init setup_IO_APIC_irqs(void)
1261{
1262 struct IO_APIC_route_entry entry;
1263 int apic, pin, idx, irq, first_notcon = 1, vector;
1264 unsigned long flags;
1265
1266 apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
1267
1268 for (apic = 0; apic < nr_ioapics; apic++) {
1269 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1270
1271 /*
1272 * add it to the IO-APIC irq-routing table:
1273 */
1274 memset(&entry,0,sizeof(entry));
1275
1276 entry.delivery_mode = INT_DELIVERY_MODE;
1277 entry.dest_mode = INT_DEST_MODE;
1278 entry.mask = 0; /* enable IRQ */
1279 entry.dest.logical.logical_dest =
1280 cpu_mask_to_apicid(TARGET_CPUS);
1281
1282 idx = find_irq_entry(apic,pin,mp_INT);
1283 if (idx == -1) {
1284 if (first_notcon) {
1285 apic_printk(APIC_VERBOSE, KERN_DEBUG
1286 " IO-APIC (apicid-pin) %d-%d",
1287 mp_ioapics[apic].mpc_apicid,
1288 pin);
1289 first_notcon = 0;
1290 } else
1291 apic_printk(APIC_VERBOSE, ", %d-%d",
1292 mp_ioapics[apic].mpc_apicid, pin);
1293 continue;
1294 }
1295
Yinghai Lu20d225b2007-10-17 18:04:41 +02001296 if (!first_notcon) {
1297 apic_printk(APIC_VERBOSE, " not connected.\n");
1298 first_notcon = 1;
1299 }
1300
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 entry.trigger = irq_trigger(idx);
1302 entry.polarity = irq_polarity(idx);
1303
1304 if (irq_trigger(idx)) {
1305 entry.trigger = 1;
1306 entry.mask = 1;
1307 }
1308
1309 irq = pin_2_irq(idx, apic, pin);
1310 /*
1311 * skip adding the timer int on secondary nodes, which causes
1312 * a small but painful rift in the time-space continuum
1313 */
1314 if (multi_timer_check(apic, irq))
1315 continue;
1316 else
1317 add_pin_to_irq(irq, apic, pin);
1318
1319 if (!apic && !IO_APIC_IRQ(irq))
1320 continue;
1321
1322 if (IO_APIC_IRQ(irq)) {
1323 vector = assign_irq_vector(irq);
1324 entry.vector = vector;
1325 ioapic_register_intr(irq, vector, IOAPIC_AUTO);
1326
1327 if (!apic && (irq < 16))
1328 disable_8259A_irq(irq);
1329 }
1330 spin_lock_irqsave(&ioapic_lock, flags);
Andi Kleend15512f2006-12-07 02:14:07 +01001331 __ioapic_write_entry(apic, pin, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 spin_unlock_irqrestore(&ioapic_lock, flags);
1333 }
1334 }
1335
1336 if (!first_notcon)
1337 apic_printk(APIC_VERBOSE, " not connected.\n");
1338}
1339
1340/*
1341 * Set up the 8259A-master output pin:
1342 */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001343static void __init setup_ExtINT_IRQ0_pin(unsigned int apic, unsigned int pin, int vector)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344{
1345 struct IO_APIC_route_entry entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346
1347 memset(&entry,0,sizeof(entry));
1348
1349 disable_8259A_irq(0);
1350
1351 /* mask LVT0 */
1352 apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
1353
1354 /*
1355 * We use logical delivery to get the timer IRQ
1356 * to the first CPU.
1357 */
1358 entry.dest_mode = INT_DEST_MODE;
1359 entry.mask = 0; /* unmask IRQ now */
1360 entry.dest.logical.logical_dest = cpu_mask_to_apicid(TARGET_CPUS);
1361 entry.delivery_mode = INT_DELIVERY_MODE;
1362 entry.polarity = 0;
1363 entry.trigger = 0;
1364 entry.vector = vector;
1365
1366 /*
1367 * The timer IRQ doesn't have to know that behind the
1368 * scene we have a 8259A-master in AEOI mode ...
1369 */
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07001370 irq_desc[0].chip = &ioapic_chip;
1371 set_irq_handler(0, handle_edge_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372
1373 /*
1374 * Add it to the IO-APIC irq-routing table:
1375 */
Andi Kleencf4c6a22006-09-26 10:52:30 +02001376 ioapic_write_entry(apic, pin, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377
1378 enable_8259A_irq(0);
1379}
1380
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381void __init print_IO_APIC(void)
1382{
1383 int apic, i;
1384 union IO_APIC_reg_00 reg_00;
1385 union IO_APIC_reg_01 reg_01;
1386 union IO_APIC_reg_02 reg_02;
1387 union IO_APIC_reg_03 reg_03;
1388 unsigned long flags;
1389
1390 if (apic_verbosity == APIC_QUIET)
1391 return;
1392
1393 printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1394 for (i = 0; i < nr_ioapics; i++)
1395 printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1396 mp_ioapics[i].mpc_apicid, nr_ioapic_registers[i]);
1397
1398 /*
1399 * We are a bit conservative about what we expect. We have to
1400 * know about every hardware change ASAP.
1401 */
1402 printk(KERN_INFO "testing the IO APIC.......................\n");
1403
1404 for (apic = 0; apic < nr_ioapics; apic++) {
1405
1406 spin_lock_irqsave(&ioapic_lock, flags);
1407 reg_00.raw = io_apic_read(apic, 0);
1408 reg_01.raw = io_apic_read(apic, 1);
1409 if (reg_01.bits.version >= 0x10)
1410 reg_02.raw = io_apic_read(apic, 2);
1411 if (reg_01.bits.version >= 0x20)
1412 reg_03.raw = io_apic_read(apic, 3);
1413 spin_unlock_irqrestore(&ioapic_lock, flags);
1414
1415 printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].mpc_apicid);
1416 printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
1417 printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
1418 printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
1419 printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420
1421 printk(KERN_DEBUG ".... register #01: %08X\n", reg_01.raw);
1422 printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423
1424 printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
1425 printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426
1427 /*
1428 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
1429 * but the value of reg_02 is read as the previous read register
1430 * value, so ignore it if reg_02 == reg_01.
1431 */
1432 if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
1433 printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
1434 printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 }
1436
1437 /*
1438 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
1439 * or reg_03, but the value of reg_0[23] is read as the previous read
1440 * register value, so ignore it if reg_03 == reg_0[12].
1441 */
1442 if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
1443 reg_03.raw != reg_01.raw) {
1444 printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
1445 printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446 }
1447
1448 printk(KERN_DEBUG ".... IRQ redirection table:\n");
1449
1450 printk(KERN_DEBUG " NR Log Phy Mask Trig IRR Pol"
1451 " Stat Dest Deli Vect: \n");
1452
1453 for (i = 0; i <= reg_01.bits.entries; i++) {
1454 struct IO_APIC_route_entry entry;
1455
Andi Kleencf4c6a22006-09-26 10:52:30 +02001456 entry = ioapic_read_entry(apic, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457
1458 printk(KERN_DEBUG " %02x %03X %02X ",
1459 i,
1460 entry.dest.logical.logical_dest,
1461 entry.dest.physical.physical_dest
1462 );
1463
1464 printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
1465 entry.mask,
1466 entry.trigger,
1467 entry.irr,
1468 entry.polarity,
1469 entry.delivery_status,
1470 entry.dest_mode,
1471 entry.delivery_mode,
1472 entry.vector
1473 );
1474 }
1475 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476 printk(KERN_DEBUG "IRQ to pin mappings:\n");
1477 for (i = 0; i < NR_IRQS; i++) {
1478 struct irq_pin_list *entry = irq_2_pin + i;
1479 if (entry->pin < 0)
1480 continue;
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001481 printk(KERN_DEBUG "IRQ%d ", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482 for (;;) {
1483 printk("-> %d:%d", entry->apic, entry->pin);
1484 if (!entry->next)
1485 break;
1486 entry = irq_2_pin + entry->next;
1487 }
1488 printk("\n");
1489 }
1490
1491 printk(KERN_INFO ".................................... done.\n");
1492
1493 return;
1494}
1495
1496#if 0
1497
1498static void print_APIC_bitfield (int base)
1499{
1500 unsigned int v;
1501 int i, j;
1502
1503 if (apic_verbosity == APIC_QUIET)
1504 return;
1505
1506 printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
1507 for (i = 0; i < 8; i++) {
1508 v = apic_read(base + i*0x10);
1509 for (j = 0; j < 32; j++) {
1510 if (v & (1<<j))
1511 printk("1");
1512 else
1513 printk("0");
1514 }
1515 printk("\n");
1516 }
1517}
1518
1519void /*__init*/ print_local_APIC(void * dummy)
1520{
1521 unsigned int v, ver, maxlvt;
1522
1523 if (apic_verbosity == APIC_QUIET)
1524 return;
1525
1526 printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
1527 smp_processor_id(), hard_smp_processor_id());
1528 v = apic_read(APIC_ID);
1529 printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, GET_APIC_ID(v));
1530 v = apic_read(APIC_LVR);
1531 printk(KERN_INFO "... APIC VERSION: %08x\n", v);
1532 ver = GET_APIC_VERSION(v);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001533 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534
1535 v = apic_read(APIC_TASKPRI);
1536 printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
1537
1538 if (APIC_INTEGRATED(ver)) { /* !82489DX */
1539 v = apic_read(APIC_ARBPRI);
1540 printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
1541 v & APIC_ARBPRI_MASK);
1542 v = apic_read(APIC_PROCPRI);
1543 printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
1544 }
1545
1546 v = apic_read(APIC_EOI);
1547 printk(KERN_DEBUG "... APIC EOI: %08x\n", v);
1548 v = apic_read(APIC_RRR);
1549 printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
1550 v = apic_read(APIC_LDR);
1551 printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1552 v = apic_read(APIC_DFR);
1553 printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
1554 v = apic_read(APIC_SPIV);
1555 printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
1556
1557 printk(KERN_DEBUG "... APIC ISR field:\n");
1558 print_APIC_bitfield(APIC_ISR);
1559 printk(KERN_DEBUG "... APIC TMR field:\n");
1560 print_APIC_bitfield(APIC_TMR);
1561 printk(KERN_DEBUG "... APIC IRR field:\n");
1562 print_APIC_bitfield(APIC_IRR);
1563
1564 if (APIC_INTEGRATED(ver)) { /* !82489DX */
1565 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1566 apic_write(APIC_ESR, 0);
1567 v = apic_read(APIC_ESR);
1568 printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
1569 }
1570
1571 v = apic_read(APIC_ICR);
1572 printk(KERN_DEBUG "... APIC ICR: %08x\n", v);
1573 v = apic_read(APIC_ICR2);
1574 printk(KERN_DEBUG "... APIC ICR2: %08x\n", v);
1575
1576 v = apic_read(APIC_LVTT);
1577 printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
1578
1579 if (maxlvt > 3) { /* PC is LVT#4. */
1580 v = apic_read(APIC_LVTPC);
1581 printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
1582 }
1583 v = apic_read(APIC_LVT0);
1584 printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
1585 v = apic_read(APIC_LVT1);
1586 printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
1587
1588 if (maxlvt > 2) { /* ERR is LVT#3. */
1589 v = apic_read(APIC_LVTERR);
1590 printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
1591 }
1592
1593 v = apic_read(APIC_TMICT);
1594 printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
1595 v = apic_read(APIC_TMCCT);
1596 printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
1597 v = apic_read(APIC_TDCR);
1598 printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1599 printk("\n");
1600}
1601
1602void print_all_local_APICs (void)
1603{
1604 on_each_cpu(print_local_APIC, NULL, 1, 1);
1605}
1606
1607void /*__init*/ print_PIC(void)
1608{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609 unsigned int v;
1610 unsigned long flags;
1611
1612 if (apic_verbosity == APIC_QUIET)
1613 return;
1614
1615 printk(KERN_DEBUG "\nprinting PIC contents\n");
1616
1617 spin_lock_irqsave(&i8259A_lock, flags);
1618
1619 v = inb(0xa1) << 8 | inb(0x21);
1620 printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
1621
1622 v = inb(0xa0) << 8 | inb(0x20);
1623 printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
1624
1625 outb(0x0b,0xa0);
1626 outb(0x0b,0x20);
1627 v = inb(0xa0) << 8 | inb(0x20);
1628 outb(0x0a,0xa0);
1629 outb(0x0a,0x20);
1630
1631 spin_unlock_irqrestore(&i8259A_lock, flags);
1632
1633 printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
1634
1635 v = inb(0x4d1) << 8 | inb(0x4d0);
1636 printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
1637}
1638
1639#endif /* 0 */
1640
1641static void __init enable_IO_APIC(void)
1642{
1643 union IO_APIC_reg_01 reg_01;
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001644 int i8259_apic, i8259_pin;
1645 int i, apic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646 unsigned long flags;
1647
1648 for (i = 0; i < PIN_MAP_SIZE; i++) {
1649 irq_2_pin[i].pin = -1;
1650 irq_2_pin[i].next = 0;
1651 }
1652 if (!pirqs_enabled)
1653 for (i = 0; i < MAX_PIRQS; i++)
1654 pirq_entries[i] = -1;
1655
1656 /*
1657 * The number of IO-APIC IRQ registers (== #pins):
1658 */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001659 for (apic = 0; apic < nr_ioapics; apic++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660 spin_lock_irqsave(&ioapic_lock, flags);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001661 reg_01.raw = io_apic_read(apic, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662 spin_unlock_irqrestore(&ioapic_lock, flags);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001663 nr_ioapic_registers[apic] = reg_01.bits.entries+1;
1664 }
1665 for(apic = 0; apic < nr_ioapics; apic++) {
1666 int pin;
1667 /* See if any of the pins is in ExtINT mode */
Eric W. Biederman1008fdd2006-01-11 22:46:06 +01001668 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001669 struct IO_APIC_route_entry entry;
Andi Kleencf4c6a22006-09-26 10:52:30 +02001670 entry = ioapic_read_entry(apic, pin);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001671
1672
1673 /* If the interrupt line is enabled and in ExtInt mode
1674 * I have found the pin where the i8259 is connected.
1675 */
1676 if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
1677 ioapic_i8259.apic = apic;
1678 ioapic_i8259.pin = pin;
1679 goto found_i8259;
1680 }
1681 }
1682 }
1683 found_i8259:
1684 /* Look to see what if the MP table has reported the ExtINT */
1685 /* If we could not find the appropriate pin by looking at the ioapic
1686 * the i8259 probably is not connected the ioapic but give the
1687 * mptable a chance anyway.
1688 */
1689 i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
1690 i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
1691 /* Trust the MP table if nothing is setup in the hardware */
1692 if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
1693 printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
1694 ioapic_i8259.pin = i8259_pin;
1695 ioapic_i8259.apic = i8259_apic;
1696 }
1697 /* Complain if the MP table and the hardware disagree */
1698 if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
1699 (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
1700 {
1701 printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702 }
1703
1704 /*
1705 * Do not trust the IO-APIC being empty at bootup
1706 */
1707 clear_IO_APIC();
1708}
1709
1710/*
1711 * Not an __init, needed by the reboot code
1712 */
1713void disable_IO_APIC(void)
1714{
1715 /*
1716 * Clear the IO-APIC before rebooting:
1717 */
1718 clear_IO_APIC();
1719
Eric W. Biederman650927e2005-06-25 14:57:44 -07001720 /*
Karsten Wiese0b968d22005-09-09 12:59:04 +02001721 * If the i8259 is routed through an IOAPIC
Eric W. Biederman650927e2005-06-25 14:57:44 -07001722 * Put that IOAPIC in virtual wire mode
Karsten Wiese0b968d22005-09-09 12:59:04 +02001723 * so legacy interrupts can be delivered.
Eric W. Biederman650927e2005-06-25 14:57:44 -07001724 */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001725 if (ioapic_i8259.pin != -1) {
Eric W. Biederman650927e2005-06-25 14:57:44 -07001726 struct IO_APIC_route_entry entry;
Eric W. Biederman650927e2005-06-25 14:57:44 -07001727
1728 memset(&entry, 0, sizeof(entry));
1729 entry.mask = 0; /* Enabled */
1730 entry.trigger = 0; /* Edge */
1731 entry.irr = 0;
1732 entry.polarity = 0; /* High */
1733 entry.delivery_status = 0;
1734 entry.dest_mode = 0; /* Physical */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001735 entry.delivery_mode = dest_ExtINT; /* ExtInt */
Eric W. Biederman650927e2005-06-25 14:57:44 -07001736 entry.vector = 0;
Vivek Goyal76865c32006-01-06 00:12:19 -08001737 entry.dest.physical.physical_dest =
1738 GET_APIC_ID(apic_read(APIC_ID));
Eric W. Biederman650927e2005-06-25 14:57:44 -07001739
1740 /*
1741 * Add it to the IO-APIC irq-routing table:
1742 */
Andi Kleencf4c6a22006-09-26 10:52:30 +02001743 ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
Eric W. Biederman650927e2005-06-25 14:57:44 -07001744 }
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001745 disconnect_bsp_APIC(ioapic_i8259.pin != -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746}
1747
1748/*
1749 * function to set the IO-APIC physical IDs based on the
1750 * values stored in the MPC table.
1751 *
1752 * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
1753 */
1754
1755#ifndef CONFIG_X86_NUMAQ
1756static void __init setup_ioapic_ids_from_mpc(void)
1757{
1758 union IO_APIC_reg_00 reg_00;
1759 physid_mask_t phys_id_present_map;
1760 int apic;
1761 int i;
1762 unsigned char old_id;
1763 unsigned long flags;
1764
1765 /*
Natalie Protasevichca05fea2005-06-23 00:08:22 -07001766 * Don't check I/O APIC IDs for xAPIC systems. They have
1767 * no meaning without the serial APIC bus.
1768 */
Shaohua Li7c5c1e42006-03-23 02:59:53 -08001769 if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
1770 || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
Natalie Protasevichca05fea2005-06-23 00:08:22 -07001771 return;
1772 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773 * This is broken; anything with a real cpu count has to
1774 * circumvent this idiocy regardless.
1775 */
1776 phys_id_present_map = ioapic_phys_id_map(phys_cpu_present_map);
1777
1778 /*
1779 * Set the IOAPIC ID to the value stored in the MPC table.
1780 */
1781 for (apic = 0; apic < nr_ioapics; apic++) {
1782
1783 /* Read the register 0 value */
1784 spin_lock_irqsave(&ioapic_lock, flags);
1785 reg_00.raw = io_apic_read(apic, 0);
1786 spin_unlock_irqrestore(&ioapic_lock, flags);
1787
1788 old_id = mp_ioapics[apic].mpc_apicid;
1789
1790 if (mp_ioapics[apic].mpc_apicid >= get_physical_broadcast()) {
1791 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1792 apic, mp_ioapics[apic].mpc_apicid);
1793 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
1794 reg_00.bits.ID);
1795 mp_ioapics[apic].mpc_apicid = reg_00.bits.ID;
1796 }
1797
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798 /*
1799 * Sanity check, is the ID really free? Every APIC in a
1800 * system must have a unique ID or we get lots of nice
1801 * 'stuck on smp_invalidate_needed IPI wait' messages.
1802 */
1803 if (check_apicid_used(phys_id_present_map,
1804 mp_ioapics[apic].mpc_apicid)) {
1805 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
1806 apic, mp_ioapics[apic].mpc_apicid);
1807 for (i = 0; i < get_physical_broadcast(); i++)
1808 if (!physid_isset(i, phys_id_present_map))
1809 break;
1810 if (i >= get_physical_broadcast())
1811 panic("Max APIC ID exceeded!\n");
1812 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
1813 i);
1814 physid_set(i, phys_id_present_map);
1815 mp_ioapics[apic].mpc_apicid = i;
1816 } else {
1817 physid_mask_t tmp;
1818 tmp = apicid_to_cpu_present(mp_ioapics[apic].mpc_apicid);
1819 apic_printk(APIC_VERBOSE, "Setting %d in the "
1820 "phys_id_present_map\n",
1821 mp_ioapics[apic].mpc_apicid);
1822 physids_or(phys_id_present_map, phys_id_present_map, tmp);
1823 }
1824
1825
1826 /*
1827 * We need to adjust the IRQ routing table
1828 * if the ID changed.
1829 */
1830 if (old_id != mp_ioapics[apic].mpc_apicid)
1831 for (i = 0; i < mp_irq_entries; i++)
1832 if (mp_irqs[i].mpc_dstapic == old_id)
1833 mp_irqs[i].mpc_dstapic
1834 = mp_ioapics[apic].mpc_apicid;
1835
1836 /*
1837 * Read the right value from the MPC table and
1838 * write it into the ID register.
1839 */
1840 apic_printk(APIC_VERBOSE, KERN_INFO
1841 "...changing IO-APIC physical APIC ID to %d ...",
1842 mp_ioapics[apic].mpc_apicid);
1843
1844 reg_00.bits.ID = mp_ioapics[apic].mpc_apicid;
1845 spin_lock_irqsave(&ioapic_lock, flags);
1846 io_apic_write(apic, 0, reg_00.raw);
1847 spin_unlock_irqrestore(&ioapic_lock, flags);
1848
1849 /*
1850 * Sanity check
1851 */
1852 spin_lock_irqsave(&ioapic_lock, flags);
1853 reg_00.raw = io_apic_read(apic, 0);
1854 spin_unlock_irqrestore(&ioapic_lock, flags);
1855 if (reg_00.bits.ID != mp_ioapics[apic].mpc_apicid)
1856 printk("could not set ID!\n");
1857 else
1858 apic_printk(APIC_VERBOSE, " ok.\n");
1859 }
1860}
1861#else
1862static void __init setup_ioapic_ids_from_mpc(void) { }
1863#endif
1864
Zachary Amsden7ce0bcf2007-02-13 13:26:21 +01001865int no_timer_check __initdata;
Zachary Amsden8542b202006-12-07 02:14:09 +01001866
1867static int __init notimercheck(char *s)
1868{
1869 no_timer_check = 1;
1870 return 1;
1871}
1872__setup("no_timer_check", notimercheck);
1873
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874/*
1875 * There is a nasty bug in some older SMP boards, their mptable lies
1876 * about the timer IRQ. We do the following to work around the situation:
1877 *
1878 * - timer IRQ defaults to IO-APIC IRQ
1879 * - if this function detects that timer IRQs are defunct, then we fall
1880 * back to ISA timer IRQs
1881 */
Adrian Bunkf0a7a5c2007-07-21 17:10:29 +02001882static int __init timer_irq_works(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883{
1884 unsigned long t1 = jiffies;
Ingo Molnar4aae0702007-12-18 18:05:58 +01001885 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886
Zachary Amsden8542b202006-12-07 02:14:09 +01001887 if (no_timer_check)
1888 return 1;
1889
Ingo Molnar4aae0702007-12-18 18:05:58 +01001890 local_save_flags(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891 local_irq_enable();
1892 /* Let ten ticks pass... */
1893 mdelay((10 * 1000) / HZ);
Ingo Molnar4aae0702007-12-18 18:05:58 +01001894 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895
1896 /*
1897 * Expect a few ticks at least, to be sure some possible
1898 * glue logic does not lock up after one or two first
1899 * ticks in a non-ExtINT mode. Also the local APIC
1900 * might have cached one ExtINT interrupt. Finally, at
1901 * least one tick may be lost due to delays.
1902 */
1903 if (jiffies - t1 > 4)
1904 return 1;
1905
1906 return 0;
1907}
1908
1909/*
1910 * In the SMP+IOAPIC case it might happen that there are an unspecified
1911 * number of pending IRQ events unhandled. These cases are very rare,
1912 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
1913 * better to do it this way as thus we do not have to be aware of
1914 * 'pending' interrupts in the IRQ path, except at this point.
1915 */
1916/*
1917 * Edge triggered needs to resend any interrupt
1918 * that was delayed but this is now handled in the device
1919 * independent code.
1920 */
1921
1922/*
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07001923 * Startup quirk:
1924 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925 * Starting up a edge-triggered IO-APIC interrupt is
1926 * nasty - we need to make sure that we get the edge.
1927 * If it is already asserted for some reason, we need
1928 * return 1 to indicate that is was pending.
1929 *
1930 * This is not complete - we should be able to fake
1931 * an edge even if it isn't on the 8259A...
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07001932 *
1933 * (We do this for level-triggered IRQs too - it cannot hurt.)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934 */
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07001935static unsigned int startup_ioapic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936{
1937 int was_pending = 0;
1938 unsigned long flags;
1939
1940 spin_lock_irqsave(&ioapic_lock, flags);
1941 if (irq < 16) {
1942 disable_8259A_irq(irq);
1943 if (i8259A_irq_pending(irq))
1944 was_pending = 1;
1945 }
1946 __unmask_IO_APIC_irq(irq);
1947 spin_unlock_irqrestore(&ioapic_lock, flags);
1948
1949 return was_pending;
1950}
1951
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07001952static void ack_ioapic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953{
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001954 move_native_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955 ack_APIC_irq();
1956}
1957
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07001958static void ack_ioapic_quirk_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959{
1960 unsigned long v;
1961 int i;
1962
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001963 move_native_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964/*
1965 * It appears there is an erratum which affects at least version 0x11
1966 * of I/O APIC (that's the 82093AA and cores integrated into various
1967 * chipsets). Under certain conditions a level-triggered interrupt is
1968 * erroneously delivered as edge-triggered one but the respective IRR
1969 * bit gets set nevertheless. As a result the I/O unit expects an EOI
1970 * message but it will never arrive and further interrupts are blocked
1971 * from the source. The exact reason is so far unknown, but the
1972 * phenomenon was observed when two consecutive interrupt requests
1973 * from a given source get delivered to the same CPU and the source is
1974 * temporarily disabled in between.
1975 *
1976 * A workaround is to simulate an EOI message manually. We achieve it
1977 * by setting the trigger mode to edge and then to level when the edge
1978 * trigger mode gets detected in the TMR of a local APIC for a
1979 * level-triggered interrupt. We mask the source for the time of the
1980 * operation to prevent an edge-triggered interrupt escaping meanwhile.
1981 * The idea is from Manfred Spraul. --macro
1982 */
Eric W. Biedermanb940d222006-10-08 07:43:46 -06001983 i = irq_vector[irq];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984
1985 v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
1986
1987 ack_APIC_irq();
1988
1989 if (!(v & (1 << (i & 0x1f)))) {
1990 atomic_inc(&irq_mis_count);
1991 spin_lock(&ioapic_lock);
1992 __mask_and_edge_IO_APIC_irq(irq);
1993 __unmask_and_level_IO_APIC_irq(irq);
1994 spin_unlock(&ioapic_lock);
1995 }
1996}
1997
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001998static int ioapic_retrigger_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999{
Eric W. Biedermanb940d222006-10-08 07:43:46 -06002000 send_IPI_self(irq_vector[irq]);
Ingo Molnarc0ad90a2006-06-29 02:24:44 -07002001
2002 return 1;
2003}
2004
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002005static struct irq_chip ioapic_chip __read_mostly = {
2006 .name = "IO-APIC",
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07002007 .startup = startup_ioapic_irq,
2008 .mask = mask_IO_APIC_irq,
2009 .unmask = unmask_IO_APIC_irq,
2010 .ack = ack_ioapic_irq,
2011 .eoi = ack_ioapic_quirk_irq,
Ashok Raj54d5d422005-09-06 15:16:15 -07002012#ifdef CONFIG_SMP
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07002013 .set_affinity = set_ioapic_affinity_irq,
Ashok Raj54d5d422005-09-06 15:16:15 -07002014#endif
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07002015 .retrigger = ioapic_retrigger_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016};
2017
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018
2019static inline void init_IO_APIC_traps(void)
2020{
2021 int irq;
2022
2023 /*
2024 * NOTE! The local APIC isn't very good at handling
2025 * multiple interrupts at the same interrupt level.
2026 * As the interrupt level is determined by taking the
2027 * vector number and shifting that right by 4, we
2028 * want to spread these out a bit so that they don't
2029 * all fall in the same interrupt level.
2030 *
2031 * Also, we've got to be careful not to trash gate
2032 * 0x80, because int 0x80 is hm, kind of importantish. ;)
2033 */
2034 for (irq = 0; irq < NR_IRQS ; irq++) {
2035 int tmp = irq;
Eric W. Biedermanb940d222006-10-08 07:43:46 -06002036 if (IO_APIC_IRQ(tmp) && !irq_vector[tmp]) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037 /*
2038 * Hmm.. We don't have an entry for this,
2039 * so default to an old-fashioned 8259
2040 * interrupt if we can..
2041 */
2042 if (irq < 16)
2043 make_8259A_irq(irq);
2044 else
2045 /* Strange. Oh, well.. */
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002046 irq_desc[irq].chip = &no_irq_chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047 }
2048 }
2049}
2050
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002051/*
2052 * The local APIC irq-chip implementation:
2053 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002055static void ack_apic(unsigned int irq)
2056{
2057 ack_APIC_irq();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058}
2059
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002060static void mask_lapic_irq (unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061{
2062 unsigned long v;
2063
2064 v = apic_read(APIC_LVT0);
2065 apic_write_around(APIC_LVT0, v | APIC_LVT_MASKED);
2066}
2067
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002068static void unmask_lapic_irq (unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069{
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002070 unsigned long v;
2071
2072 v = apic_read(APIC_LVT0);
2073 apic_write_around(APIC_LVT0, v & ~APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074}
2075
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002076static struct irq_chip lapic_chip __read_mostly = {
2077 .name = "local-APIC-edge",
2078 .mask = mask_lapic_irq,
2079 .unmask = unmask_lapic_irq,
2080 .eoi = ack_apic,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081};
2082
2083static void setup_nmi (void)
2084{
2085 /*
2086 * Dirty trick to enable the NMI watchdog ...
2087 * We put the 8259A master into AEOI mode and
2088 * unmask on all local APICs LVT0 as NMI.
2089 *
2090 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
2091 * is from Maciej W. Rozycki - so we do not have to EOI from
2092 * the NMI handler or the timer interrupt.
2093 */
2094 apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
2095
2096 on_each_cpu(enable_NMI_through_LVT0, NULL, 1, 1);
2097
2098 apic_printk(APIC_VERBOSE, " done.\n");
2099}
2100
2101/*
2102 * This looks a bit hackish but it's about the only one way of sending
2103 * a few INTA cycles to 8259As and any associated glue logic. ICR does
2104 * not support the ExtINT mode, unfortunately. We need to send these
2105 * cycles as some i82489DX-based boards have glue logic that keeps the
2106 * 8259A interrupt line asserted until INTA. --macro
2107 */
2108static inline void unlock_ExtINT_logic(void)
2109{
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002110 int apic, pin, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111 struct IO_APIC_route_entry entry0, entry1;
2112 unsigned char save_control, save_freq_select;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002114 pin = find_isa_irq_pin(8, mp_INT);
Adrian Bunk956fb532006-12-07 02:14:11 +01002115 if (pin == -1) {
2116 WARN_ON_ONCE(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117 return;
Adrian Bunk956fb532006-12-07 02:14:11 +01002118 }
2119 apic = find_isa_irq_apic(8, mp_INT);
2120 if (apic == -1) {
2121 WARN_ON_ONCE(1);
2122 return;
2123 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002124
Andi Kleencf4c6a22006-09-26 10:52:30 +02002125 entry0 = ioapic_read_entry(apic, pin);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002126 clear_IO_APIC_pin(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127
2128 memset(&entry1, 0, sizeof(entry1));
2129
2130 entry1.dest_mode = 0; /* physical delivery */
2131 entry1.mask = 0; /* unmask IRQ now */
2132 entry1.dest.physical.physical_dest = hard_smp_processor_id();
2133 entry1.delivery_mode = dest_ExtINT;
2134 entry1.polarity = entry0.polarity;
2135 entry1.trigger = 0;
2136 entry1.vector = 0;
2137
Andi Kleencf4c6a22006-09-26 10:52:30 +02002138 ioapic_write_entry(apic, pin, entry1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139
2140 save_control = CMOS_READ(RTC_CONTROL);
2141 save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
2142 CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
2143 RTC_FREQ_SELECT);
2144 CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
2145
2146 i = 100;
2147 while (i-- > 0) {
2148 mdelay(10);
2149 if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
2150 i -= 10;
2151 }
2152
2153 CMOS_WRITE(save_control, RTC_CONTROL);
2154 CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002155 clear_IO_APIC_pin(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002156
Andi Kleencf4c6a22006-09-26 10:52:30 +02002157 ioapic_write_entry(apic, pin, entry0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002158}
2159
Kimball Murraye0c1e9b2006-05-08 15:17:16 +02002160int timer_uses_ioapic_pin_0;
2161
Linus Torvalds1da177e2005-04-16 15:20:36 -07002162/*
2163 * This code may look a bit paranoid, but it's supposed to cooperate with
2164 * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
2165 * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
2166 * fanatically on his truly buggy board.
2167 */
Zachary Amsden8542b202006-12-07 02:14:09 +01002168static inline void __init check_timer(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002169{
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002170 int apic1, pin1, apic2, pin2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002171 int vector;
Maciej W. Rozyckid4d25de2007-11-26 20:42:19 +01002172 unsigned int ver;
Ingo Molnar4aae0702007-12-18 18:05:58 +01002173 unsigned long flags;
2174
2175 local_irq_save(flags);
Maciej W. Rozyckid4d25de2007-11-26 20:42:19 +01002176
2177 ver = apic_read(APIC_LVR);
2178 ver = GET_APIC_VERSION(ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179
2180 /*
2181 * get/set the timer IRQ vector:
2182 */
2183 disable_8259A_irq(0);
2184 vector = assign_irq_vector(0);
2185 set_intr_gate(vector, interrupt[0]);
2186
2187 /*
2188 * Subtle, code in do_timer_interrupt() expects an AEOI
2189 * mode for the 8259A whenever interrupts are routed
2190 * through I/O APICs. Also IRQ0 has to be enabled in
2191 * the 8259A which implies the virtual wire has to be
Maciej W. Rozyckid4d25de2007-11-26 20:42:19 +01002192 * disabled in the local APIC. Finally timer interrupts
2193 * need to be acknowledged manually in the 8259A for
2194 * timer_interrupt() and for the i82489DX when using
2195 * the NMI watchdog.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002196 */
2197 apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2198 init_8259A(1);
Maciej W. Rozyckid4d25de2007-11-26 20:42:19 +01002199 timer_ack = !cpu_has_tsc;
2200 timer_ack |= (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
Andi Kleenf9262c12006-03-08 17:57:25 -08002201 if (timer_over_8254 > 0)
2202 enable_8259A_irq(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002204 pin1 = find_isa_irq_pin(0, mp_INT);
2205 apic1 = find_isa_irq_apic(0, mp_INT);
2206 pin2 = ioapic_i8259.pin;
2207 apic2 = ioapic_i8259.apic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002208
Kimball Murraye0c1e9b2006-05-08 15:17:16 +02002209 if (pin1 == 0)
2210 timer_uses_ioapic_pin_0 = 1;
2211
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002212 printk(KERN_INFO "..TIMER: vector=0x%02X apic1=%d pin1=%d apic2=%d pin2=%d\n",
2213 vector, apic1, pin1, apic2, pin2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214
2215 if (pin1 != -1) {
2216 /*
2217 * Ok, does IRQ0 through the IOAPIC work?
2218 */
2219 unmask_IO_APIC_irq(0);
2220 if (timer_irq_works()) {
2221 if (nmi_watchdog == NMI_IO_APIC) {
2222 disable_8259A_irq(0);
2223 setup_nmi();
2224 enable_8259A_irq(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225 }
Chuck Ebbert66759a02005-09-12 18:49:25 +02002226 if (disable_timer_pin_1 > 0)
2227 clear_IO_APIC_pin(0, pin1);
Ingo Molnar4aae0702007-12-18 18:05:58 +01002228 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229 }
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002230 clear_IO_APIC_pin(apic1, pin1);
2231 printk(KERN_ERR "..MP-BIOS bug: 8254 timer not connected to "
2232 "IO-APIC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233 }
2234
2235 printk(KERN_INFO "...trying to set up timer (IRQ0) through the 8259A ... ");
2236 if (pin2 != -1) {
2237 printk("\n..... (found pin %d) ...", pin2);
2238 /*
2239 * legacy devices should be connected to IO APIC #0
2240 */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002241 setup_ExtINT_IRQ0_pin(apic2, pin2, vector);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002242 if (timer_irq_works()) {
2243 printk("works.\n");
2244 if (pin1 != -1)
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002245 replace_pin_at_irq(0, apic1, pin1, apic2, pin2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002246 else
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002247 add_pin_to_irq(0, apic2, pin2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248 if (nmi_watchdog == NMI_IO_APIC) {
2249 setup_nmi();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002250 }
Ingo Molnar4aae0702007-12-18 18:05:58 +01002251 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002252 }
2253 /*
2254 * Cleanup, just in case ...
2255 */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002256 clear_IO_APIC_pin(apic2, pin2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002257 }
2258 printk(" failed.\n");
2259
2260 if (nmi_watchdog == NMI_IO_APIC) {
2261 printk(KERN_WARNING "timer doesn't work through the IO-APIC - disabling NMI Watchdog!\n");
2262 nmi_watchdog = 0;
2263 }
2264
2265 printk(KERN_INFO "...trying to set up timer as Virtual Wire IRQ...");
2266
2267 disable_8259A_irq(0);
Ingo Molnara460e742006-10-17 00:10:03 -07002268 set_irq_chip_and_handler_name(0, &lapic_chip, handle_fasteoi_irq,
Maciej W. Rozycki2e188932007-02-13 13:26:20 +01002269 "fasteoi");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002270 apic_write_around(APIC_LVT0, APIC_DM_FIXED | vector); /* Fixed mode */
2271 enable_8259A_irq(0);
2272
2273 if (timer_irq_works()) {
2274 printk(" works.\n");
Ingo Molnar4aae0702007-12-18 18:05:58 +01002275 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276 }
2277 apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | vector);
2278 printk(" failed.\n");
2279
2280 printk(KERN_INFO "...trying to set up timer as ExtINT IRQ...");
2281
2282 timer_ack = 0;
2283 init_8259A(0);
2284 make_8259A_irq(0);
2285 apic_write_around(APIC_LVT0, APIC_DM_EXTINT);
2286
2287 unlock_ExtINT_logic();
2288
2289 if (timer_irq_works()) {
2290 printk(" works.\n");
Ingo Molnar4aae0702007-12-18 18:05:58 +01002291 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002292 }
2293 printk(" failed :(.\n");
2294 panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
2295 "report. Then try booting with the 'noapic' option");
Ingo Molnar4aae0702007-12-18 18:05:58 +01002296out:
2297 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002298}
2299
2300/*
2301 *
2302 * IRQ's that are handled by the PIC in the MPS IOAPIC case.
2303 * - IRQ2 is the cascade IRQ, and cannot be a io-apic IRQ.
2304 * Linux doesn't really care, as it's not actually used
2305 * for any interrupt handling anyway.
2306 */
2307#define PIC_IRQS (1 << PIC_CASCADE_IR)
2308
2309void __init setup_IO_APIC(void)
2310{
Rusty Russelldbeb2be2007-10-19 20:35:03 +02002311 int i;
2312
2313 /* Reserve all the system vectors. */
2314 for (i = FIRST_SYSTEM_VECTOR; i < NR_VECTORS; i++)
2315 set_bit(i, used_vectors);
2316
Linus Torvalds1da177e2005-04-16 15:20:36 -07002317 enable_IO_APIC();
2318
2319 if (acpi_ioapic)
2320 io_apic_irqs = ~0; /* all IRQs go through IOAPIC */
2321 else
2322 io_apic_irqs = ~PIC_IRQS;
2323
2324 printk("ENABLING IO-APIC IRQs\n");
2325
2326 /*
2327 * Set up IO-APIC IRQ routing.
2328 */
2329 if (!acpi_ioapic)
2330 setup_ioapic_ids_from_mpc();
2331 sync_Arb_IDs();
2332 setup_IO_APIC_irqs();
2333 init_IO_APIC_traps();
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08002334 check_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002335 if (!acpi_ioapic)
2336 print_IO_APIC();
2337}
2338
Andi Kleenf9262c12006-03-08 17:57:25 -08002339static int __init setup_disable_8254_timer(char *s)
2340{
2341 timer_over_8254 = -1;
2342 return 1;
2343}
2344static int __init setup_enable_8254_timer(char *s)
2345{
2346 timer_over_8254 = 2;
2347 return 1;
2348}
2349
2350__setup("disable_8254_timer", setup_disable_8254_timer);
2351__setup("enable_8254_timer", setup_enable_8254_timer);
2352
Linus Torvalds1da177e2005-04-16 15:20:36 -07002353/*
2354 * Called after all the initialization is done. If we didnt find any
2355 * APIC bugs then we can allow the modify fast path
2356 */
2357
2358static int __init io_apic_bug_finalize(void)
2359{
2360 if(sis_apic_bug == -1)
2361 sis_apic_bug = 0;
2362 return 0;
2363}
2364
2365late_initcall(io_apic_bug_finalize);
2366
2367struct sysfs_ioapic_data {
2368 struct sys_device dev;
2369 struct IO_APIC_route_entry entry[0];
2370};
2371static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
2372
Pavel Machek438510f2005-04-16 15:25:24 -07002373static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002374{
2375 struct IO_APIC_route_entry *entry;
2376 struct sysfs_ioapic_data *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002377 int i;
2378
2379 data = container_of(dev, struct sysfs_ioapic_data, dev);
2380 entry = data->entry;
Andi Kleencf4c6a22006-09-26 10:52:30 +02002381 for (i = 0; i < nr_ioapic_registers[dev->id]; i ++)
2382 entry[i] = ioapic_read_entry(dev->id, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002383
2384 return 0;
2385}
2386
2387static int ioapic_resume(struct sys_device *dev)
2388{
2389 struct IO_APIC_route_entry *entry;
2390 struct sysfs_ioapic_data *data;
2391 unsigned long flags;
2392 union IO_APIC_reg_00 reg_00;
2393 int i;
2394
2395 data = container_of(dev, struct sysfs_ioapic_data, dev);
2396 entry = data->entry;
2397
2398 spin_lock_irqsave(&ioapic_lock, flags);
2399 reg_00.raw = io_apic_read(dev->id, 0);
2400 if (reg_00.bits.ID != mp_ioapics[dev->id].mpc_apicid) {
2401 reg_00.bits.ID = mp_ioapics[dev->id].mpc_apicid;
2402 io_apic_write(dev->id, 0, reg_00.raw);
2403 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404 spin_unlock_irqrestore(&ioapic_lock, flags);
Andi Kleencf4c6a22006-09-26 10:52:30 +02002405 for (i = 0; i < nr_ioapic_registers[dev->id]; i ++)
2406 ioapic_write_entry(dev->id, i, entry[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002407
2408 return 0;
2409}
2410
2411static struct sysdev_class ioapic_sysdev_class = {
2412 set_kset_name("ioapic"),
2413 .suspend = ioapic_suspend,
2414 .resume = ioapic_resume,
2415};
2416
2417static int __init ioapic_init_sysfs(void)
2418{
2419 struct sys_device * dev;
2420 int i, size, error = 0;
2421
2422 error = sysdev_class_register(&ioapic_sysdev_class);
2423 if (error)
2424 return error;
2425
2426 for (i = 0; i < nr_ioapics; i++ ) {
2427 size = sizeof(struct sys_device) + nr_ioapic_registers[i]
2428 * sizeof(struct IO_APIC_route_entry);
2429 mp_ioapic_data[i] = kmalloc(size, GFP_KERNEL);
2430 if (!mp_ioapic_data[i]) {
2431 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
2432 continue;
2433 }
2434 memset(mp_ioapic_data[i], 0, size);
2435 dev = &mp_ioapic_data[i]->dev;
2436 dev->id = i;
2437 dev->cls = &ioapic_sysdev_class;
2438 error = sysdev_register(dev);
2439 if (error) {
2440 kfree(mp_ioapic_data[i]);
2441 mp_ioapic_data[i] = NULL;
2442 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
2443 continue;
2444 }
2445 }
2446
2447 return 0;
2448}
2449
2450device_initcall(ioapic_init_sysfs);
2451
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002452/*
Eric W. Biederman95d77882006-10-04 02:17:01 -07002453 * Dynamic irq allocate and deallocation
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002454 */
2455int create_irq(void)
2456{
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07002457 /* Allocate an unused irq */
Andi Kleen306a22c2006-12-09 21:33:36 +01002458 int irq, new, vector = 0;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002459 unsigned long flags;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002460
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07002461 irq = -ENOSPC;
2462 spin_lock_irqsave(&vector_lock, flags);
2463 for (new = (NR_IRQS - 1); new >= 0; new--) {
2464 if (platform_legacy_irq(new))
2465 continue;
2466 if (irq_vector[new] != 0)
2467 continue;
2468 vector = __assign_irq_vector(new);
2469 if (likely(vector > 0))
2470 irq = new;
2471 break;
2472 }
2473 spin_unlock_irqrestore(&vector_lock, flags);
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002474
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07002475 if (irq >= 0) {
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002476 set_intr_gate(vector, interrupt[irq]);
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002477 dynamic_irq_init(irq);
2478 }
2479 return irq;
2480}
2481
2482void destroy_irq(unsigned int irq)
2483{
2484 unsigned long flags;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002485
2486 dynamic_irq_cleanup(irq);
2487
2488 spin_lock_irqsave(&vector_lock, flags);
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002489 irq_vector[irq] = 0;
2490 spin_unlock_irqrestore(&vector_lock, flags);
2491}
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002492
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07002493/*
Simon Arlott27b46d72007-10-20 01:13:56 +02002494 * MSI message composition
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07002495 */
2496#ifdef CONFIG_PCI_MSI
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07002497static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07002498{
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07002499 int vector;
2500 unsigned dest;
2501
2502 vector = assign_irq_vector(irq);
2503 if (vector >= 0) {
2504 dest = cpu_mask_to_apicid(TARGET_CPUS);
2505
2506 msg->address_hi = MSI_ADDR_BASE_HI;
2507 msg->address_lo =
2508 MSI_ADDR_BASE_LO |
2509 ((INT_DEST_MODE == 0) ?
2510 MSI_ADDR_DEST_MODE_PHYSICAL:
2511 MSI_ADDR_DEST_MODE_LOGICAL) |
2512 ((INT_DELIVERY_MODE != dest_LowestPrio) ?
2513 MSI_ADDR_REDIRECTION_CPU:
2514 MSI_ADDR_REDIRECTION_LOWPRI) |
2515 MSI_ADDR_DEST_ID(dest);
2516
2517 msg->data =
2518 MSI_DATA_TRIGGER_EDGE |
2519 MSI_DATA_LEVEL_ASSERT |
2520 ((INT_DELIVERY_MODE != dest_LowestPrio) ?
2521 MSI_DATA_DELIVERY_FIXED:
2522 MSI_DATA_DELIVERY_LOWPRI) |
2523 MSI_DATA_VECTOR(vector);
2524 }
2525 return vector;
2526}
2527
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07002528#ifdef CONFIG_SMP
2529static void set_msi_irq_affinity(unsigned int irq, cpumask_t mask)
2530{
2531 struct msi_msg msg;
2532 unsigned int dest;
2533 cpumask_t tmp;
2534 int vector;
2535
2536 cpus_and(tmp, mask, cpu_online_map);
2537 if (cpus_empty(tmp))
2538 tmp = TARGET_CPUS;
2539
2540 vector = assign_irq_vector(irq);
2541 if (vector < 0)
2542 return;
2543
2544 dest = cpu_mask_to_apicid(mask);
2545
2546 read_msi_msg(irq, &msg);
2547
2548 msg.data &= ~MSI_DATA_VECTOR_MASK;
2549 msg.data |= MSI_DATA_VECTOR(vector);
2550 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
2551 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
2552
2553 write_msi_msg(irq, &msg);
Eric W. Biederman9f0a5ba2007-02-23 04:13:55 -07002554 irq_desc[irq].affinity = mask;
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07002555}
2556#endif /* CONFIG_SMP */
2557
2558/*
2559 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
2560 * which implement the MSI or MSI-X Capability Structure.
2561 */
2562static struct irq_chip msi_chip = {
2563 .name = "PCI-MSI",
2564 .unmask = unmask_msi_irq,
2565 .mask = mask_msi_irq,
2566 .ack = ack_ioapic_irq,
2567#ifdef CONFIG_SMP
2568 .set_affinity = set_msi_irq_affinity,
2569#endif
2570 .retrigger = ioapic_retrigger_irq,
2571};
2572
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -07002573int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07002574{
2575 struct msi_msg msg;
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -07002576 int irq, ret;
2577 irq = create_irq();
2578 if (irq < 0)
2579 return irq;
2580
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07002581 ret = msi_compose_msg(dev, irq, &msg);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -07002582 if (ret < 0) {
2583 destroy_irq(irq);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07002584 return ret;
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -07002585 }
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07002586
Michael Ellerman7fe37302007-04-18 19:39:21 +10002587 set_irq_msi(irq, desc);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07002588 write_msi_msg(irq, &msg);
2589
Ingo Molnara460e742006-10-17 00:10:03 -07002590 set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq,
2591 "edge");
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07002592
Michael Ellerman7fe37302007-04-18 19:39:21 +10002593 return 0;
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07002594}
2595
2596void arch_teardown_msi_irq(unsigned int irq)
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07002597{
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -07002598 destroy_irq(irq);
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07002599}
2600
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07002601#endif /* CONFIG_PCI_MSI */
2602
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002603/*
2604 * Hypertransport interrupt support
2605 */
2606#ifdef CONFIG_HT_IRQ
2607
2608#ifdef CONFIG_SMP
2609
2610static void target_ht_irq(unsigned int irq, unsigned int dest)
2611{
Eric W. Biedermanec683072006-11-08 17:44:57 -08002612 struct ht_irq_msg msg;
2613 fetch_ht_irq_msg(irq, &msg);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002614
Eric W. Biedermanec683072006-11-08 17:44:57 -08002615 msg.address_lo &= ~(HT_IRQ_LOW_DEST_ID_MASK);
2616 msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002617
Eric W. Biedermanec683072006-11-08 17:44:57 -08002618 msg.address_lo |= HT_IRQ_LOW_DEST_ID(dest);
2619 msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002620
Eric W. Biedermanec683072006-11-08 17:44:57 -08002621 write_ht_irq_msg(irq, &msg);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002622}
2623
2624static void set_ht_irq_affinity(unsigned int irq, cpumask_t mask)
2625{
2626 unsigned int dest;
2627 cpumask_t tmp;
2628
2629 cpus_and(tmp, mask, cpu_online_map);
2630 if (cpus_empty(tmp))
2631 tmp = TARGET_CPUS;
2632
2633 cpus_and(mask, tmp, CPU_MASK_ALL);
2634
2635 dest = cpu_mask_to_apicid(mask);
2636
2637 target_ht_irq(irq, dest);
Eric W. Biederman9f0a5ba2007-02-23 04:13:55 -07002638 irq_desc[irq].affinity = mask;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002639}
2640#endif
2641
Aneesh Kumar K.Vc37e1082006-10-11 01:20:43 -07002642static struct irq_chip ht_irq_chip = {
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002643 .name = "PCI-HT",
2644 .mask = mask_ht_irq,
2645 .unmask = unmask_ht_irq,
2646 .ack = ack_ioapic_irq,
2647#ifdef CONFIG_SMP
2648 .set_affinity = set_ht_irq_affinity,
2649#endif
2650 .retrigger = ioapic_retrigger_irq,
2651};
2652
2653int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
2654{
2655 int vector;
2656
2657 vector = assign_irq_vector(irq);
2658 if (vector >= 0) {
Eric W. Biedermanec683072006-11-08 17:44:57 -08002659 struct ht_irq_msg msg;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002660 unsigned dest;
2661 cpumask_t tmp;
2662
2663 cpus_clear(tmp);
2664 cpu_set(vector >> 8, tmp);
2665 dest = cpu_mask_to_apicid(tmp);
2666
Eric W. Biedermanec683072006-11-08 17:44:57 -08002667 msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002668
Eric W. Biedermanec683072006-11-08 17:44:57 -08002669 msg.address_lo =
2670 HT_IRQ_LOW_BASE |
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002671 HT_IRQ_LOW_DEST_ID(dest) |
2672 HT_IRQ_LOW_VECTOR(vector) |
2673 ((INT_DEST_MODE == 0) ?
2674 HT_IRQ_LOW_DM_PHYSICAL :
2675 HT_IRQ_LOW_DM_LOGICAL) |
2676 HT_IRQ_LOW_RQEOI_EDGE |
2677 ((INT_DELIVERY_MODE != dest_LowestPrio) ?
2678 HT_IRQ_LOW_MT_FIXED :
2679 HT_IRQ_LOW_MT_ARBITRATED) |
2680 HT_IRQ_LOW_IRQ_MASKED;
2681
Eric W. Biedermanec683072006-11-08 17:44:57 -08002682 write_ht_irq_msg(irq, &msg);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002683
Ingo Molnara460e742006-10-17 00:10:03 -07002684 set_irq_chip_and_handler_name(irq, &ht_irq_chip,
2685 handle_edge_irq, "edge");
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002686 }
2687 return vector;
2688}
2689#endif /* CONFIG_HT_IRQ */
2690
Linus Torvalds1da177e2005-04-16 15:20:36 -07002691/* --------------------------------------------------------------------------
2692 ACPI-based IOAPIC Configuration
2693 -------------------------------------------------------------------------- */
2694
Len Brown888ba6c2005-08-24 12:07:20 -04002695#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -07002696
2697int __init io_apic_get_unique_id (int ioapic, int apic_id)
2698{
2699 union IO_APIC_reg_00 reg_00;
2700 static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
2701 physid_mask_t tmp;
2702 unsigned long flags;
2703 int i = 0;
2704
2705 /*
2706 * The P4 platform supports up to 256 APIC IDs on two separate APIC
2707 * buses (one for LAPICs, one for IOAPICs), where predecessors only
2708 * supports up to 16 on one shared APIC bus.
2709 *
2710 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
2711 * advantage of new APIC bus architecture.
2712 */
2713
2714 if (physids_empty(apic_id_map))
2715 apic_id_map = ioapic_phys_id_map(phys_cpu_present_map);
2716
2717 spin_lock_irqsave(&ioapic_lock, flags);
2718 reg_00.raw = io_apic_read(ioapic, 0);
2719 spin_unlock_irqrestore(&ioapic_lock, flags);
2720
2721 if (apic_id >= get_physical_broadcast()) {
2722 printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
2723 "%d\n", ioapic, apic_id, reg_00.bits.ID);
2724 apic_id = reg_00.bits.ID;
2725 }
2726
2727 /*
2728 * Every APIC in a system must have a unique ID or we get lots of nice
2729 * 'stuck on smp_invalidate_needed IPI wait' messages.
2730 */
2731 if (check_apicid_used(apic_id_map, apic_id)) {
2732
2733 for (i = 0; i < get_physical_broadcast(); i++) {
2734 if (!check_apicid_used(apic_id_map, i))
2735 break;
2736 }
2737
2738 if (i == get_physical_broadcast())
2739 panic("Max apic_id exceeded!\n");
2740
2741 printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
2742 "trying %d\n", ioapic, apic_id, i);
2743
2744 apic_id = i;
2745 }
2746
2747 tmp = apicid_to_cpu_present(apic_id);
2748 physids_or(apic_id_map, apic_id_map, tmp);
2749
2750 if (reg_00.bits.ID != apic_id) {
2751 reg_00.bits.ID = apic_id;
2752
2753 spin_lock_irqsave(&ioapic_lock, flags);
2754 io_apic_write(ioapic, 0, reg_00.raw);
2755 reg_00.raw = io_apic_read(ioapic, 0);
2756 spin_unlock_irqrestore(&ioapic_lock, flags);
2757
2758 /* Sanity check */
Andreas Deresch6070f9e2006-02-26 04:18:34 +01002759 if (reg_00.bits.ID != apic_id) {
2760 printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
2761 return -1;
2762 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002763 }
2764
2765 apic_printk(APIC_VERBOSE, KERN_INFO
2766 "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
2767
2768 return apic_id;
2769}
2770
2771
2772int __init io_apic_get_version (int ioapic)
2773{
2774 union IO_APIC_reg_01 reg_01;
2775 unsigned long flags;
2776
2777 spin_lock_irqsave(&ioapic_lock, flags);
2778 reg_01.raw = io_apic_read(ioapic, 1);
2779 spin_unlock_irqrestore(&ioapic_lock, flags);
2780
2781 return reg_01.bits.version;
2782}
2783
2784
2785int __init io_apic_get_redir_entries (int ioapic)
2786{
2787 union IO_APIC_reg_01 reg_01;
2788 unsigned long flags;
2789
2790 spin_lock_irqsave(&ioapic_lock, flags);
2791 reg_01.raw = io_apic_read(ioapic, 1);
2792 spin_unlock_irqrestore(&ioapic_lock, flags);
2793
2794 return reg_01.bits.entries;
2795}
2796
2797
2798int io_apic_set_pci_routing (int ioapic, int pin, int irq, int edge_level, int active_high_low)
2799{
2800 struct IO_APIC_route_entry entry;
2801 unsigned long flags;
2802
2803 if (!IO_APIC_IRQ(irq)) {
2804 printk(KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
2805 ioapic);
2806 return -EINVAL;
2807 }
2808
2809 /*
2810 * Generate a PCI IRQ routing entry and program the IOAPIC accordingly.
2811 * Note that we mask (disable) IRQs now -- these get enabled when the
2812 * corresponding device driver registers for this IRQ.
2813 */
2814
2815 memset(&entry,0,sizeof(entry));
2816
2817 entry.delivery_mode = INT_DELIVERY_MODE;
2818 entry.dest_mode = INT_DEST_MODE;
2819 entry.dest.logical.logical_dest = cpu_mask_to_apicid(TARGET_CPUS);
2820 entry.trigger = edge_level;
2821 entry.polarity = active_high_low;
2822 entry.mask = 1;
2823
2824 /*
2825 * IRQs < 16 are already in the irq_2_pin[] map
2826 */
2827 if (irq >= 16)
2828 add_pin_to_irq(irq, ioapic, pin);
2829
2830 entry.vector = assign_irq_vector(irq);
2831
2832 apic_printk(APIC_DEBUG, KERN_DEBUG "IOAPIC[%d]: Set PCI routing entry "
2833 "(%d-%d -> 0x%x -> IRQ %d Mode:%i Active:%i)\n", ioapic,
2834 mp_ioapics[ioapic].mpc_apicid, pin, entry.vector, irq,
2835 edge_level, active_high_low);
2836
2837 ioapic_register_intr(irq, entry.vector, edge_level);
2838
2839 if (!ioapic && (irq < 16))
2840 disable_8259A_irq(irq);
2841
2842 spin_lock_irqsave(&ioapic_lock, flags);
Andi Kleend15512f2006-12-07 02:14:07 +01002843 __ioapic_write_entry(ioapic, pin, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002844 spin_unlock_irqrestore(&ioapic_lock, flags);
2845
2846 return 0;
2847}
2848
Shaohua Li61fd47e2007-11-17 01:05:28 -05002849int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
2850{
2851 int i;
2852
2853 if (skip_ioapic_setup)
2854 return -1;
2855
2856 for (i = 0; i < mp_irq_entries; i++)
2857 if (mp_irqs[i].mpc_irqtype == mp_INT &&
2858 mp_irqs[i].mpc_srcbusirq == bus_irq)
2859 break;
2860 if (i >= mp_irq_entries)
2861 return -1;
2862
2863 *trigger = irq_trigger(i);
2864 *polarity = irq_polarity(i);
2865 return 0;
2866}
2867
Len Brown888ba6c2005-08-24 12:07:20 -04002868#endif /* CONFIG_ACPI */
Rusty Russell1a3f2392006-09-26 10:52:32 +02002869
2870static int __init parse_disable_timer_pin_1(char *arg)
2871{
2872 disable_timer_pin_1 = 1;
2873 return 0;
2874}
2875early_param("disable_timer_pin_1", parse_disable_timer_pin_1);
2876
2877static int __init parse_enable_timer_pin_1(char *arg)
2878{
2879 disable_timer_pin_1 = -1;
2880 return 0;
2881}
2882early_param("enable_timer_pin_1", parse_enable_timer_pin_1);
2883
2884static int __init parse_noapic(char *arg)
2885{
2886 /* disable IO-APIC */
2887 disable_ioapic_setup();
2888 return 0;
2889}
2890early_param("noapic", parse_noapic);