blob: 4c0c249b475dba8b53ff37da91207ade225365c1 [file] [log] [blame]
Michael Barkowski23308c52007-03-19 09:15:28 -05001/*
2 * MPC832x RDB Device Tree Source
3 *
4 * Copyright 2007 Freescale Semiconductor Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
11
Paul Gortmakercda13dd2008-01-28 16:09:36 -050012/dts-v1/;
13
Michael Barkowski23308c52007-03-19 09:15:28 -050014/ {
15 model = "MPC8323ERDB";
16 compatible = "MPC8323ERDB", "MPC832xRDB", "MPC83xxRDB";
17 #address-cells = <1>;
18 #size-cells = <1>;
19
Kumar Galaea082fa2007-12-12 01:46:12 -060020 aliases {
Michael Barkowskie8718092008-11-13 10:18:28 -050021 ethernet0 = &enet1;
22 ethernet1 = &enet0;
Kumar Galaea082fa2007-12-12 01:46:12 -060023 serial0 = &serial0;
24 serial1 = &serial1;
25 pci0 = &pci0;
26 };
27
Michael Barkowski23308c52007-03-19 09:15:28 -050028 cpus {
29 #address-cells = <1>;
30 #size-cells = <0>;
31
32 PowerPC,8323@0 {
33 device_type = "cpu";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050034 reg = <0x0>;
35 d-cache-line-size = <0x20>; // 32 bytes
36 i-cache-line-size = <0x20>; // 32 bytes
37 d-cache-size = <16384>; // L1, 16K
38 i-cache-size = <16384>; // L1, 16K
Michael Barkowski23308c52007-03-19 09:15:28 -050039 timebase-frequency = <0>;
40 bus-frequency = <0>;
41 clock-frequency = <0>;
Michael Barkowski23308c52007-03-19 09:15:28 -050042 };
43 };
44
45 memory {
46 device_type = "memory";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050047 reg = <0x00000000 0x04000000>;
Michael Barkowski23308c52007-03-19 09:15:28 -050048 };
49
50 soc8323@e0000000 {
51 #address-cells = <1>;
52 #size-cells = <1>;
Michael Barkowski23308c52007-03-19 09:15:28 -050053 device_type = "soc";
Kim Phillipscf0d19f2008-07-29 15:29:24 -050054 compatible = "simple-bus";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050055 ranges = <0x0 0xe0000000 0x00100000>;
56 reg = <0xe0000000 0x00000200>;
Michael Barkowski23308c52007-03-19 09:15:28 -050057 bus-frequency = <0>;
58
59 wdt@200 {
60 device_type = "watchdog";
61 compatible = "mpc83xx_wdt";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050062 reg = <0x200 0x100>;
Michael Barkowski23308c52007-03-19 09:15:28 -050063 };
64
65 i2c@3000 {
Kumar Galaec9686c2007-12-11 23:17:24 -060066 #address-cells = <1>;
67 #size-cells = <0>;
68 cell-index = <0>;
Michael Barkowski23308c52007-03-19 09:15:28 -050069 compatible = "fsl-i2c";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050070 reg = <0x3000 0x100>;
71 interrupts = <14 0x8>;
Kumar Galadee80552008-06-27 13:45:19 -050072 interrupt-parent = <&ipic>;
Michael Barkowski23308c52007-03-19 09:15:28 -050073 dfsrr;
74 };
75
Kumar Galaea082fa2007-12-12 01:46:12 -060076 serial0: serial@4500 {
77 cell-index = <0>;
Michael Barkowski23308c52007-03-19 09:15:28 -050078 device_type = "serial";
79 compatible = "ns16550";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050080 reg = <0x4500 0x100>;
Michael Barkowski23308c52007-03-19 09:15:28 -050081 clock-frequency = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -050082 interrupts = <9 0x8>;
Kumar Galadee80552008-06-27 13:45:19 -050083 interrupt-parent = <&ipic>;
Michael Barkowski23308c52007-03-19 09:15:28 -050084 };
85
Kumar Galaea082fa2007-12-12 01:46:12 -060086 serial1: serial@4600 {
87 cell-index = <1>;
Michael Barkowski23308c52007-03-19 09:15:28 -050088 device_type = "serial";
89 compatible = "ns16550";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050090 reg = <0x4600 0x100>;
Michael Barkowski23308c52007-03-19 09:15:28 -050091 clock-frequency = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -050092 interrupts = <10 0x8>;
Kumar Galadee80552008-06-27 13:45:19 -050093 interrupt-parent = <&ipic>;
94 };
95
96 dma@82a8 {
97 #address-cells = <1>;
98 #size-cells = <1>;
99 compatible = "fsl,mpc8323-dma", "fsl,elo-dma";
100 reg = <0x82a8 4>;
101 ranges = <0 0x8100 0x1a8>;
102 interrupt-parent = <&ipic>;
103 interrupts = <71 8>;
104 cell-index = <0>;
105 dma-channel@0 {
106 compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
107 reg = <0 0x80>;
Kumar Galaaeb42762008-09-23 22:05:10 -0500108 cell-index = <0>;
Kumar Galadee80552008-06-27 13:45:19 -0500109 interrupt-parent = <&ipic>;
110 interrupts = <71 8>;
111 };
112 dma-channel@80 {
113 compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
114 reg = <0x80 0x80>;
Kumar Galaaeb42762008-09-23 22:05:10 -0500115 cell-index = <1>;
Kumar Galadee80552008-06-27 13:45:19 -0500116 interrupt-parent = <&ipic>;
117 interrupts = <71 8>;
118 };
119 dma-channel@100 {
120 compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
121 reg = <0x100 0x80>;
Kumar Galaaeb42762008-09-23 22:05:10 -0500122 cell-index = <2>;
Kumar Galadee80552008-06-27 13:45:19 -0500123 interrupt-parent = <&ipic>;
124 interrupts = <71 8>;
125 };
126 dma-channel@180 {
127 compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
128 reg = <0x180 0x28>;
Kumar Galaaeb42762008-09-23 22:05:10 -0500129 cell-index = <3>;
Kumar Galadee80552008-06-27 13:45:19 -0500130 interrupt-parent = <&ipic>;
131 interrupts = <71 8>;
132 };
Michael Barkowski23308c52007-03-19 09:15:28 -0500133 };
134
135 crypto@30000 {
Kim Phillips3fd44732008-07-08 19:13:33 -0500136 compatible = "fsl,sec2.2", "fsl,sec2.1", "fsl,sec2.0";
137 reg = <0x30000 0x10000>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500138 interrupts = <11 0x8>;
Kumar Galadee80552008-06-27 13:45:19 -0500139 interrupt-parent = <&ipic>;
Kim Phillips3fd44732008-07-08 19:13:33 -0500140 fsl,num-channels = <1>;
141 fsl,channel-fifo-len = <24>;
142 fsl,exec-units-mask = <0x4c>;
143 fsl,descriptor-types-mask = <0x0122003f>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500144 };
145
Kumar Galadee80552008-06-27 13:45:19 -0500146 ipic:pic@700 {
Michael Barkowski23308c52007-03-19 09:15:28 -0500147 interrupt-controller;
148 #address-cells = <0>;
149 #interrupt-cells = <2>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500150 reg = <0x700 0x100>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500151 device_type = "ipic";
152 };
153
154 par_io@1400 {
Anton Vorontsov75458282009-03-31 15:24:39 -0700155 #address-cells = <1>;
156 #size-cells = <1>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500157 reg = <0x1400 0x100>;
Anton Vorontsov75458282009-03-31 15:24:39 -0700158 ranges = <3 0x1448 0x18>;
159 compatible = "fsl,mpc8323-qe-pario";
Michael Barkowski23308c52007-03-19 09:15:28 -0500160 device_type = "par_io";
161 num-ports = <7>;
162
Anton Vorontsov75458282009-03-31 15:24:39 -0700163 qe_pio_d: gpio-controller@1448 {
164 #gpio-cells = <2>;
165 compatible = "fsl,mpc8323-qe-pario-bank";
166 reg = <3 0x18>;
167 gpio-controller;
168 };
169
Michael Barkowski23308c52007-03-19 09:15:28 -0500170 ucc2pio:ucc_pin@02 {
171 pio-map = <
172 /* port pin dir open_drain assignment has_irq */
173 3 4 3 0 2 0 /* MDIO */
174 3 5 1 0 2 0 /* MDC */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500175 3 21 2 0 1 0 /* RX_CLK (CLK16) */
176 3 23 2 0 1 0 /* TX_CLK (CLK3) */
177 0 18 1 0 1 0 /* TxD0 */
178 0 19 1 0 1 0 /* TxD1 */
179 0 20 1 0 1 0 /* TxD2 */
180 0 21 1 0 1 0 /* TxD3 */
181 0 22 2 0 1 0 /* RxD0 */
182 0 23 2 0 1 0 /* RxD1 */
183 0 24 2 0 1 0 /* RxD2 */
184 0 25 2 0 1 0 /* RxD3 */
185 0 26 2 0 1 0 /* RX_ER */
186 0 27 1 0 1 0 /* TX_ER */
187 0 28 2 0 1 0 /* RX_DV */
188 0 29 2 0 1 0 /* COL */
189 0 30 1 0 1 0 /* TX_EN */
190 0 31 2 0 1 0>; /* CRS */
Michael Barkowski23308c52007-03-19 09:15:28 -0500191 };
192 ucc3pio:ucc_pin@03 {
193 pio-map = <
194 /* port pin dir open_drain assignment has_irq */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500195 0 13 2 0 1 0 /* RX_CLK (CLK9) */
196 3 24 2 0 1 0 /* TX_CLK (CLK10) */
Michael Barkowski23308c52007-03-19 09:15:28 -0500197 1 0 1 0 1 0 /* TxD0 */
198 1 1 1 0 1 0 /* TxD1 */
199 1 2 1 0 1 0 /* TxD2 */
200 1 3 1 0 1 0 /* TxD3 */
201 1 4 2 0 1 0 /* RxD0 */
202 1 5 2 0 1 0 /* RxD1 */
203 1 6 2 0 1 0 /* RxD2 */
204 1 7 2 0 1 0 /* RxD3 */
205 1 8 2 0 1 0 /* RX_ER */
206 1 9 1 0 1 0 /* TX_ER */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500207 1 10 2 0 1 0 /* RX_DV */
208 1 11 2 0 1 0 /* COL */
209 1 12 1 0 1 0 /* TX_EN */
210 1 13 2 0 1 0>; /* CRS */
Michael Barkowski23308c52007-03-19 09:15:28 -0500211 };
212 };
213 };
214
215 qe@e0100000 {
216 #address-cells = <1>;
217 #size-cells = <1>;
218 device_type = "qe";
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300219 compatible = "fsl,qe";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500220 ranges = <0x0 0xe0100000 0x00100000>;
221 reg = <0xe0100000 0x480>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500222 brg-frequency = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500223 bus-frequency = <198000000>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500224
225 muram@10000 {
Paul Gortmaker390167e2008-01-28 02:27:51 -0500226 #address-cells = <1>;
227 #size-cells = <1>;
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300228 compatible = "fsl,qe-muram", "fsl,cpm-muram";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500229 ranges = <0x0 0x00010000 0x00004000>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500230
231 data-only@0 {
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300232 compatible = "fsl,qe-muram-data",
233 "fsl,cpm-muram-data";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500234 reg = <0x0 0x4000>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500235 };
236 };
237
238 spi@4c0 {
Anton Vorontsov75458282009-03-31 15:24:39 -0700239 #address-cells = <1>;
240 #size-cells = <0>;
Anton Vorontsovf3a2b292008-01-24 18:40:07 +0300241 cell-index = <0>;
242 compatible = "fsl,spi";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500243 reg = <0x4c0 0x40>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500244 interrupts = <2>;
245 interrupt-parent = <&qeic>;
Anton Vorontsov75458282009-03-31 15:24:39 -0700246 gpios = <&qe_pio_d 13 0>;
Anton Vorontsov8237bf02007-08-23 15:36:00 +0400247 mode = "cpu-qe";
Anton Vorontsov75458282009-03-31 15:24:39 -0700248
249 mmc-slot@0 {
250 compatible = "fsl,mpc8323rdb-mmc-slot",
251 "mmc-spi-slot";
252 reg = <0>;
253 gpios = <&qe_pio_d 14 1
254 &qe_pio_d 15 0>;
255 voltage-ranges = <3300 3300>;
256 spi-max-frequency = <50000000>;
257 };
Michael Barkowski23308c52007-03-19 09:15:28 -0500258 };
259
260 spi@500 {
Anton Vorontsovf3a2b292008-01-24 18:40:07 +0300261 cell-index = <1>;
262 compatible = "fsl,spi";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500263 reg = <0x500 0x40>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500264 interrupts = <1>;
265 interrupt-parent = <&qeic>;
266 mode = "cpu";
267 };
268
Kumar Galae77b28e2007-12-12 00:28:35 -0600269 enet0: ucc@3000 {
Michael Barkowski23308c52007-03-19 09:15:28 -0500270 device_type = "network";
271 compatible = "ucc_geth";
Kumar Galae77b28e2007-12-12 00:28:35 -0600272 cell-index = <2>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500273 reg = <0x3000 0x200>;
274 interrupts = <33>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500275 interrupt-parent = <&qeic>;
Timur Tabieae98262007-06-22 14:33:15 -0500276 local-mac-address = [ 00 00 00 00 00 00 ];
Timur Tabi9fb1e352007-12-03 15:17:59 -0600277 rx-clock-name = "clk16";
278 tx-clock-name = "clk3";
Michael Barkowski23308c52007-03-19 09:15:28 -0500279 phy-handle = <&phy00>;
280 pio-handle = <&ucc2pio>;
281 };
282
Kumar Galae77b28e2007-12-12 00:28:35 -0600283 enet1: ucc@2200 {
Michael Barkowski23308c52007-03-19 09:15:28 -0500284 device_type = "network";
285 compatible = "ucc_geth";
Kumar Galae77b28e2007-12-12 00:28:35 -0600286 cell-index = <3>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500287 reg = <0x2200 0x200>;
288 interrupts = <34>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500289 interrupt-parent = <&qeic>;
Timur Tabieae98262007-06-22 14:33:15 -0500290 local-mac-address = [ 00 00 00 00 00 00 ];
Timur Tabi9fb1e352007-12-03 15:17:59 -0600291 rx-clock-name = "clk9";
292 tx-clock-name = "clk10";
Michael Barkowski23308c52007-03-19 09:15:28 -0500293 phy-handle = <&phy04>;
294 pio-handle = <&ucc3pio>;
295 };
296
297 mdio@3120 {
298 #address-cells = <1>;
299 #size-cells = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500300 reg = <0x3120 0x18>;
Anton Vorontsovd0a2f822008-01-24 18:40:01 +0300301 compatible = "fsl,ucc-mdio";
Michael Barkowski23308c52007-03-19 09:15:28 -0500302
303 phy00:ethernet-phy@00 {
Kumar Galadee80552008-06-27 13:45:19 -0500304 interrupt-parent = <&ipic>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500305 interrupts = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500306 reg = <0x0>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500307 device_type = "ethernet-phy";
Michael Barkowski23308c52007-03-19 09:15:28 -0500308 };
309 phy04:ethernet-phy@04 {
Kumar Galadee80552008-06-27 13:45:19 -0500310 interrupt-parent = <&ipic>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500311 interrupts = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500312 reg = <0x4>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500313 device_type = "ethernet-phy";
Michael Barkowski23308c52007-03-19 09:15:28 -0500314 };
315 };
316
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300317 qeic:interrupt-controller@80 {
Michael Barkowski23308c52007-03-19 09:15:28 -0500318 interrupt-controller;
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300319 compatible = "fsl,qe-ic";
Michael Barkowski23308c52007-03-19 09:15:28 -0500320 #address-cells = <0>;
321 #interrupt-cells = <1>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500322 reg = <0x80 0x80>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500323 big-endian;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500324 interrupts = <32 0x8 33 0x8>; //high:32 low:33
Kumar Galadee80552008-06-27 13:45:19 -0500325 interrupt-parent = <&ipic>;
Michael Barkowski23308c52007-03-19 09:15:28 -0500326 };
327 };
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500328
Kumar Galaea082fa2007-12-12 01:46:12 -0600329 pci0: pci@e0008500 {
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500330 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500331 interrupt-map = <
332 /* IDSEL 0x10 AD16 (USB) */
Kumar Galadee80552008-06-27 13:45:19 -0500333 0x8000 0x0 0x0 0x1 &ipic 17 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500334
335 /* IDSEL 0x11 AD17 (Mini1)*/
Kumar Galadee80552008-06-27 13:45:19 -0500336 0x8800 0x0 0x0 0x1 &ipic 18 0x8
337 0x8800 0x0 0x0 0x2 &ipic 19 0x8
338 0x8800 0x0 0x0 0x3 &ipic 20 0x8
339 0x8800 0x0 0x0 0x4 &ipic 48 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500340
341 /* IDSEL 0x12 AD18 (PCI/Mini2) */
Kumar Galadee80552008-06-27 13:45:19 -0500342 0x9000 0x0 0x0 0x1 &ipic 19 0x8
343 0x9000 0x0 0x0 0x2 &ipic 20 0x8
344 0x9000 0x0 0x0 0x3 &ipic 48 0x8
345 0x9000 0x0 0x0 0x4 &ipic 17 0x8>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500346
Kumar Galadee80552008-06-27 13:45:19 -0500347 interrupt-parent = <&ipic>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500348 interrupts = <66 0x8>;
349 bus-range = <0x0 0x0>;
350 ranges = <0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
351 0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
352 0x01000000 0x0 0xd0000000 0xd0000000 0x0 0x04000000>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500353 clock-frequency = <0>;
354 #interrupt-cells = <1>;
355 #size-cells = <2>;
356 #address-cells = <3>;
John Rigby5b70a092008-10-07 13:00:18 -0600357 reg = <0xe0008500 0x100 /* internal registers */
358 0xe0008300 0x8>; /* config space access registers */
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500359 compatible = "fsl,mpc8349-pci";
360 device_type = "pci";
361 };
Michael Barkowski23308c52007-03-19 09:15:28 -0500362};