Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 1 | /* |
| 2 | * RNG driver for VIA RNGs |
| 3 | * |
| 4 | * Copyright 2005 (c) MontaVista Software, Inc. |
| 5 | * |
| 6 | * with the majority of the code coming from: |
| 7 | * |
| 8 | * Hardware driver for the Intel/AMD/VIA Random Number Generators (RNG) |
| 9 | * (c) Copyright 2003 Red Hat Inc <jgarzik@redhat.com> |
| 10 | * |
| 11 | * derived from |
| 12 | * |
| 13 | * Hardware driver for the AMD 768 Random Number Generator (RNG) |
Alan Cox | 77122d0 | 2008-10-27 15:10:23 +0000 | [diff] [blame] | 14 | * (c) Copyright 2001 Red Hat Inc |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 15 | * |
| 16 | * derived from |
| 17 | * |
| 18 | * Hardware driver for Intel i810 Random Number Generator (RNG) |
| 19 | * Copyright 2000,2001 Jeff Garzik <jgarzik@pobox.com> |
| 20 | * Copyright 2000,2001 Philipp Rumpf <prumpf@mandrakesoft.com> |
| 21 | * |
| 22 | * This file is licensed under the terms of the GNU General Public |
| 23 | * License version 2. This program is licensed "as is" without any |
| 24 | * warranty of any kind, whether express or implied. |
| 25 | */ |
| 26 | |
Herbert Xu | 55db838 | 2011-01-07 14:55:06 +1100 | [diff] [blame] | 27 | #include <crypto/padlock.h> |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 28 | #include <linux/module.h> |
| 29 | #include <linux/kernel.h> |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 30 | #include <linux/hw_random.h> |
Patrick McHardy | 984e976 | 2007-11-21 12:24:45 +0800 | [diff] [blame] | 31 | #include <linux/delay.h> |
Ben Hutchings | ff6f83f | 2013-09-01 23:53:57 +0100 | [diff] [blame] | 32 | #include <asm/cpu_device_id.h> |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 33 | #include <asm/io.h> |
| 34 | #include <asm/msr.h> |
| 35 | #include <asm/cpufeature.h> |
Suresh Siddha | e491401 | 2008-08-13 22:02:26 +1000 | [diff] [blame] | 36 | #include <asm/i387.h> |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 37 | |
| 38 | |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 39 | |
| 40 | |
| 41 | enum { |
| 42 | VIA_STRFILT_CNT_SHIFT = 16, |
| 43 | VIA_STRFILT_FAIL = (1 << 15), |
| 44 | VIA_STRFILT_ENABLE = (1 << 14), |
| 45 | VIA_RAWBITS_ENABLE = (1 << 13), |
| 46 | VIA_RNG_ENABLE = (1 << 6), |
Dave Jones | 11025e8 | 2008-02-06 01:37:13 -0800 | [diff] [blame] | 47 | VIA_NOISESRC1 = (1 << 8), |
| 48 | VIA_NOISESRC2 = (1 << 9), |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 49 | VIA_XSTORE_CNT_MASK = 0x0F, |
| 50 | |
| 51 | VIA_RNG_CHUNK_8 = 0x00, /* 64 rand bits, 64 stored bits */ |
| 52 | VIA_RNG_CHUNK_4 = 0x01, /* 32 rand bits, 32 stored bits */ |
| 53 | VIA_RNG_CHUNK_4_MASK = 0xFFFFFFFF, |
| 54 | VIA_RNG_CHUNK_2 = 0x02, /* 16 rand bits, 32 stored bits */ |
| 55 | VIA_RNG_CHUNK_2_MASK = 0xFFFF, |
| 56 | VIA_RNG_CHUNK_1 = 0x03, /* 8 rand bits, 32 stored bits */ |
| 57 | VIA_RNG_CHUNK_1_MASK = 0xFF, |
| 58 | }; |
| 59 | |
| 60 | /* |
| 61 | * Investigate using the 'rep' prefix to obtain 32 bits of random data |
| 62 | * in one insn. The upside is potentially better performance. The |
| 63 | * downside is that the instruction becomes no longer atomic. Due to |
| 64 | * this, just like familiar issues with /dev/random itself, the worst |
| 65 | * case of a 'rep xstore' could potentially pause a cpu for an |
| 66 | * unreasonably long time. In practice, this condition would likely |
| 67 | * only occur when the hardware is failing. (or so we hope :)) |
| 68 | * |
| 69 | * Another possible performance boost may come from simply buffering |
| 70 | * until we have 4 bytes, thus returning a u32 at a time, |
| 71 | * instead of the current u8-at-a-time. |
Suresh Siddha | e491401 | 2008-08-13 22:02:26 +1000 | [diff] [blame] | 72 | * |
| 73 | * Padlock instructions can generate a spurious DNA fault, so |
| 74 | * we have to call them in the context of irq_ts_save/restore() |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 75 | */ |
| 76 | |
| 77 | static inline u32 xstore(u32 *addr, u32 edx_in) |
| 78 | { |
| 79 | u32 eax_out; |
Suresh Siddha | e491401 | 2008-08-13 22:02:26 +1000 | [diff] [blame] | 80 | int ts_state; |
| 81 | |
| 82 | ts_state = irq_ts_save(); |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 83 | |
| 84 | asm(".byte 0x0F,0xA7,0xC0 /* xstore %%edi (addr=%0) */" |
Herbert Xu | 0735ac1 | 2011-01-07 14:48:57 +1100 | [diff] [blame] | 85 | : "=m" (*addr), "=a" (eax_out), "+d" (edx_in), "+D" (addr)); |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 86 | |
Suresh Siddha | e491401 | 2008-08-13 22:02:26 +1000 | [diff] [blame] | 87 | irq_ts_restore(ts_state); |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 88 | return eax_out; |
| 89 | } |
| 90 | |
Patrick McHardy | 984e976 | 2007-11-21 12:24:45 +0800 | [diff] [blame] | 91 | static int via_rng_data_present(struct hwrng *rng, int wait) |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 92 | { |
Herbert Xu | 55db838 | 2011-01-07 14:55:06 +1100 | [diff] [blame] | 93 | char buf[16 + PADLOCK_ALIGNMENT - STACK_ALIGN] __attribute__ |
| 94 | ((aligned(STACK_ALIGN))); |
| 95 | u32 *via_rng_datum = (u32 *)PTR_ALIGN(&buf[0], PADLOCK_ALIGNMENT); |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 96 | u32 bytes_out; |
Patrick McHardy | 984e976 | 2007-11-21 12:24:45 +0800 | [diff] [blame] | 97 | int i; |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 98 | |
| 99 | /* We choose the recommended 1-byte-per-instruction RNG rate, |
| 100 | * for greater randomness at the expense of speed. Larger |
| 101 | * values 2, 4, or 8 bytes-per-instruction yield greater |
| 102 | * speed at lesser randomness. |
| 103 | * |
| 104 | * If you change this to another VIA_CHUNK_n, you must also |
| 105 | * change the ->n_bytes values in rng_vendor_ops[] tables. |
| 106 | * VIA_CHUNK_8 requires further code changes. |
| 107 | * |
| 108 | * A copy of MSR_VIA_RNG is placed in eax_out when xstore |
| 109 | * completes. |
| 110 | */ |
| 111 | |
Patrick McHardy | 984e976 | 2007-11-21 12:24:45 +0800 | [diff] [blame] | 112 | for (i = 0; i < 20; i++) { |
| 113 | *via_rng_datum = 0; /* paranoia, not really necessary */ |
| 114 | bytes_out = xstore(via_rng_datum, VIA_RNG_CHUNK_1); |
| 115 | bytes_out &= VIA_XSTORE_CNT_MASK; |
| 116 | if (bytes_out || !wait) |
| 117 | break; |
| 118 | udelay(10); |
| 119 | } |
Herbert Xu | 55db838 | 2011-01-07 14:55:06 +1100 | [diff] [blame] | 120 | rng->priv = *via_rng_datum; |
Patrick McHardy | 984e976 | 2007-11-21 12:24:45 +0800 | [diff] [blame] | 121 | return bytes_out ? 1 : 0; |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 122 | } |
| 123 | |
| 124 | static int via_rng_data_read(struct hwrng *rng, u32 *data) |
| 125 | { |
| 126 | u32 via_rng_datum = (u32)rng->priv; |
| 127 | |
| 128 | *data = via_rng_datum; |
| 129 | |
| 130 | return 1; |
| 131 | } |
| 132 | |
| 133 | static int via_rng_init(struct hwrng *rng) |
| 134 | { |
Dave Jones | 11025e8 | 2008-02-06 01:37:13 -0800 | [diff] [blame] | 135 | struct cpuinfo_x86 *c = &cpu_data(0); |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 136 | u32 lo, hi, old_lo; |
| 137 | |
Harald Welte | 858576b | 2009-05-15 16:00:32 +1000 | [diff] [blame] | 138 | /* VIA Nano CPUs don't have the MSR_VIA_RNG anymore. The RNG |
| 139 | * is always enabled if CPUID rng_en is set. There is no |
| 140 | * RNG configuration like it used to be the case in this |
| 141 | * register */ |
| 142 | if ((c->x86 == 6) && (c->x86_model >= 0x0f)) { |
| 143 | if (!cpu_has_xstore_enabled) { |
Sudip Mukherjee | 7a1ae9c | 2014-09-15 20:31:20 +0530 | [diff] [blame] | 144 | pr_err(PFX "can't enable hardware RNG " |
Harald Welte | 858576b | 2009-05-15 16:00:32 +1000 | [diff] [blame] | 145 | "if XSTORE is not enabled\n"); |
| 146 | return -ENODEV; |
| 147 | } |
| 148 | return 0; |
| 149 | } |
| 150 | |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 151 | /* Control the RNG via MSR. Tread lightly and pay very close |
| 152 | * close attention to values written, as the reserved fields |
| 153 | * are documented to be "undefined and unpredictable"; but it |
| 154 | * does not say to write them as zero, so I make a guess that |
| 155 | * we restore the values we find in the register. |
| 156 | */ |
| 157 | rdmsr(MSR_VIA_RNG, lo, hi); |
| 158 | |
| 159 | old_lo = lo; |
| 160 | lo &= ~(0x7f << VIA_STRFILT_CNT_SHIFT); |
| 161 | lo &= ~VIA_XSTORE_CNT_MASK; |
| 162 | lo &= ~(VIA_STRFILT_ENABLE | VIA_STRFILT_FAIL | VIA_RAWBITS_ENABLE); |
| 163 | lo |= VIA_RNG_ENABLE; |
Dave Jones | 11025e8 | 2008-02-06 01:37:13 -0800 | [diff] [blame] | 164 | lo |= VIA_NOISESRC1; |
| 165 | |
| 166 | /* Enable secondary noise source on CPUs where it is present. */ |
| 167 | |
| 168 | /* Nehemiah stepping 8 and higher */ |
| 169 | if ((c->x86_model == 9) && (c->x86_mask > 7)) |
| 170 | lo |= VIA_NOISESRC2; |
| 171 | |
| 172 | /* Esther */ |
| 173 | if (c->x86_model >= 10) |
| 174 | lo |= VIA_NOISESRC2; |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 175 | |
| 176 | if (lo != old_lo) |
| 177 | wrmsr(MSR_VIA_RNG, lo, hi); |
| 178 | |
| 179 | /* perhaps-unnecessary sanity check; remove after testing if |
| 180 | unneeded */ |
| 181 | rdmsr(MSR_VIA_RNG, lo, hi); |
| 182 | if ((lo & VIA_RNG_ENABLE) == 0) { |
Sudip Mukherjee | 7a1ae9c | 2014-09-15 20:31:20 +0530 | [diff] [blame] | 183 | pr_err(PFX "cannot enable VIA C3 RNG, aborting\n"); |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 184 | return -ENODEV; |
| 185 | } |
| 186 | |
| 187 | return 0; |
| 188 | } |
| 189 | |
| 190 | |
| 191 | static struct hwrng via_rng = { |
| 192 | .name = "via", |
| 193 | .init = via_rng_init, |
| 194 | .data_present = via_rng_data_present, |
| 195 | .data_read = via_rng_data_read, |
| 196 | }; |
| 197 | |
| 198 | |
| 199 | static int __init mod_init(void) |
| 200 | { |
| 201 | int err; |
| 202 | |
| 203 | if (!cpu_has_xstore) |
| 204 | return -ENODEV; |
Sudip Mukherjee | 7a1ae9c | 2014-09-15 20:31:20 +0530 | [diff] [blame] | 205 | pr_info("VIA RNG detected\n"); |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 206 | err = hwrng_register(&via_rng); |
| 207 | if (err) { |
Sudip Mukherjee | 7a1ae9c | 2014-09-15 20:31:20 +0530 | [diff] [blame] | 208 | pr_err(PFX "RNG registering failed (%d)\n", |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 209 | err); |
| 210 | goto out; |
| 211 | } |
| 212 | out: |
| 213 | return err; |
| 214 | } |
| 215 | |
| 216 | static void __exit mod_exit(void) |
| 217 | { |
| 218 | hwrng_unregister(&via_rng); |
| 219 | } |
| 220 | |
Michael Buesch | 56fb5fe | 2007-01-10 23:15:43 -0800 | [diff] [blame] | 221 | module_init(mod_init); |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 222 | module_exit(mod_exit); |
| 223 | |
Ben Hutchings | a44bc80 | 2013-09-05 00:46:12 +0100 | [diff] [blame] | 224 | static struct x86_cpu_id __maybe_unused via_rng_cpu_id[] = { |
Ben Hutchings | ff6f83f | 2013-09-01 23:53:57 +0100 | [diff] [blame] | 225 | X86_FEATURE_MATCH(X86_FEATURE_XSTORE), |
| 226 | {} |
| 227 | }; |
| 228 | |
Harald Welte | 608d1cd | 2009-05-15 15:57:35 +1000 | [diff] [blame] | 229 | MODULE_DESCRIPTION("H/W RNG driver for VIA CPU with PadLock"); |
Michael Buesch | 1352336 | 2006-06-26 00:25:02 -0700 | [diff] [blame] | 230 | MODULE_LICENSE("GPL"); |
Ben Hutchings | ff6f83f | 2013-09-01 23:53:57 +0100 | [diff] [blame] | 231 | MODULE_DEVICE_TABLE(x86cpu, via_rng_cpu_id); |