blob: 6832c4c969a3c95c4d42f51bdfc2e7d01e66f356 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright (C) The Weather Channel, Inc. 2002. All Rights Reserved.
3 * Copyright 2005 Stephane Marchesin
4 *
5 * The Weather Channel (TM) funded Tungsten Graphics to develop the
6 * initial release of the Radeon 8500 driver under the XFree86 license.
7 * This notice must be preserved.
8 *
9 * Permission is hereby granted, free of charge, to any person obtaining a
10 * copy of this software and associated documentation files (the "Software"),
11 * to deal in the Software without restriction, including without limitation
12 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
13 * and/or sell copies of the Software, and to permit persons to whom the
14 * Software is furnished to do so, subject to the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the next
17 * paragraph) shall be included in all copies or substantial portions of the
18 * Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
21 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
22 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
23 * THE AUTHORS AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
24 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
25 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
26 * DEALINGS IN THE SOFTWARE.
27 *
28 * Authors:
29 * Keith Whitwell <keith@tungstengraphics.com>
30 */
31
32
33#include "drmP.h"
34#include "drm.h"
35#include "drm_sarea.h"
36#include "nouveau_drv.h"
37
38static struct mem_block *
39split_block(struct mem_block *p, uint64_t start, uint64_t size,
40 struct drm_file *file_priv)
41{
42 /* Maybe cut off the start of an existing block */
43 if (start > p->start) {
44 struct mem_block *newblock =
45 kmalloc(sizeof(*newblock), GFP_KERNEL);
46 if (!newblock)
47 goto out;
48 newblock->start = start;
49 newblock->size = p->size - (start - p->start);
50 newblock->file_priv = NULL;
51 newblock->next = p->next;
52 newblock->prev = p;
53 p->next->prev = newblock;
54 p->next = newblock;
55 p->size -= newblock->size;
56 p = newblock;
57 }
58
59 /* Maybe cut off the end of an existing block */
60 if (size < p->size) {
61 struct mem_block *newblock =
62 kmalloc(sizeof(*newblock), GFP_KERNEL);
63 if (!newblock)
64 goto out;
65 newblock->start = start + size;
66 newblock->size = p->size - size;
67 newblock->file_priv = NULL;
68 newblock->next = p->next;
69 newblock->prev = p;
70 p->next->prev = newblock;
71 p->next = newblock;
72 p->size = size;
73 }
74
75out:
76 /* Our block is in the middle */
77 p->file_priv = file_priv;
78 return p;
79}
80
81struct mem_block *
82nouveau_mem_alloc_block(struct mem_block *heap, uint64_t size,
83 int align2, struct drm_file *file_priv, int tail)
84{
85 struct mem_block *p;
86 uint64_t mask = (1 << align2) - 1;
87
88 if (!heap)
89 return NULL;
90
91 if (tail) {
92 list_for_each_prev(p, heap) {
93 uint64_t start = ((p->start + p->size) - size) & ~mask;
94
95 if (p->file_priv == NULL && start >= p->start &&
96 start + size <= p->start + p->size)
97 return split_block(p, start, size, file_priv);
98 }
99 } else {
100 list_for_each(p, heap) {
101 uint64_t start = (p->start + mask) & ~mask;
102
103 if (p->file_priv == NULL &&
104 start + size <= p->start + p->size)
105 return split_block(p, start, size, file_priv);
106 }
107 }
108
109 return NULL;
110}
111
112void nouveau_mem_free_block(struct mem_block *p)
113{
114 p->file_priv = NULL;
115
116 /* Assumes a single contiguous range. Needs a special file_priv in
117 * 'heap' to stop it being subsumed.
118 */
119 if (p->next->file_priv == NULL) {
120 struct mem_block *q = p->next;
121 p->size += q->size;
122 p->next = q->next;
123 p->next->prev = p;
124 kfree(q);
125 }
126
127 if (p->prev->file_priv == NULL) {
128 struct mem_block *q = p->prev;
129 q->size += p->size;
130 q->next = p->next;
131 q->next->prev = q;
132 kfree(p);
133 }
134}
135
136/* Initialize. How to check for an uninitialized heap?
137 */
138int nouveau_mem_init_heap(struct mem_block **heap, uint64_t start,
139 uint64_t size)
140{
141 struct mem_block *blocks = kmalloc(sizeof(*blocks), GFP_KERNEL);
142
143 if (!blocks)
144 return -ENOMEM;
145
146 *heap = kmalloc(sizeof(**heap), GFP_KERNEL);
147 if (!*heap) {
148 kfree(blocks);
149 return -ENOMEM;
150 }
151
152 blocks->start = start;
153 blocks->size = size;
154 blocks->file_priv = NULL;
155 blocks->next = blocks->prev = *heap;
156
157 memset(*heap, 0, sizeof(**heap));
158 (*heap)->file_priv = (struct drm_file *) -1;
159 (*heap)->next = (*heap)->prev = blocks;
160 return 0;
161}
162
163/*
164 * Free all blocks associated with the releasing file_priv
165 */
166void nouveau_mem_release(struct drm_file *file_priv, struct mem_block *heap)
167{
168 struct mem_block *p;
169
170 if (!heap || !heap->next)
171 return;
172
173 list_for_each(p, heap) {
174 if (p->file_priv == file_priv)
175 p->file_priv = NULL;
176 }
177
178 /* Assumes a single contiguous range. Needs a special file_priv in
179 * 'heap' to stop it being subsumed.
180 */
181 list_for_each(p, heap) {
182 while ((p->file_priv == NULL) &&
183 (p->next->file_priv == NULL) &&
184 (p->next != heap)) {
185 struct mem_block *q = p->next;
186 p->size += q->size;
187 p->next = q->next;
188 p->next->prev = p;
189 kfree(q);
190 }
191 }
192}
193
194/*
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100195 * NV10-NV40 tiling helpers
196 */
197
198static void
199nv10_mem_set_region_tiling(struct drm_device *dev, int i, uint32_t addr,
200 uint32_t size, uint32_t pitch)
201{
202 struct drm_nouveau_private *dev_priv = dev->dev_private;
203 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
204 struct nouveau_fb_engine *pfb = &dev_priv->engine.fb;
205 struct nouveau_pgraph_engine *pgraph = &dev_priv->engine.graph;
206 struct nouveau_tile_reg *tile = &dev_priv->tile.reg[i];
207
208 tile->addr = addr;
209 tile->size = size;
210 tile->used = !!pitch;
211 nouveau_fence_unref((void **)&tile->fence);
212
213 if (!pfifo->cache_flush(dev))
214 return;
215
216 pfifo->reassign(dev, false);
217 pfifo->cache_flush(dev);
218 pfifo->cache_pull(dev, false);
219
220 nouveau_wait_for_idle(dev);
221
222 pgraph->set_region_tiling(dev, i, addr, size, pitch);
223 pfb->set_region_tiling(dev, i, addr, size, pitch);
224
225 pfifo->cache_pull(dev, true);
226 pfifo->reassign(dev, true);
227}
228
229struct nouveau_tile_reg *
230nv10_mem_set_tiling(struct drm_device *dev, uint32_t addr, uint32_t size,
231 uint32_t pitch)
232{
233 struct drm_nouveau_private *dev_priv = dev->dev_private;
234 struct nouveau_fb_engine *pfb = &dev_priv->engine.fb;
235 struct nouveau_tile_reg *tile = dev_priv->tile.reg, *found = NULL;
236 int i;
237
238 spin_lock(&dev_priv->tile.lock);
239
240 for (i = 0; i < pfb->num_tiles; i++) {
241 if (tile[i].used)
242 /* Tile region in use. */
243 continue;
244
245 if (tile[i].fence &&
246 !nouveau_fence_signalled(tile[i].fence, NULL))
247 /* Pending tile region. */
248 continue;
249
250 if (max(tile[i].addr, addr) <
251 min(tile[i].addr + tile[i].size, addr + size))
252 /* Kill an intersecting tile region. */
253 nv10_mem_set_region_tiling(dev, i, 0, 0, 0);
254
255 if (pitch && !found) {
256 /* Free tile region. */
257 nv10_mem_set_region_tiling(dev, i, addr, size, pitch);
258 found = &tile[i];
259 }
260 }
261
262 spin_unlock(&dev_priv->tile.lock);
263
264 return found;
265}
266
267void
268nv10_mem_expire_tiling(struct drm_device *dev, struct nouveau_tile_reg *tile,
269 struct nouveau_fence *fence)
270{
271 if (fence) {
272 /* Mark it as pending. */
273 tile->fence = fence;
274 nouveau_fence_ref(fence);
275 }
276
277 tile->used = false;
278}
279
280/*
Ben Skeggs6ee73862009-12-11 19:24:15 +1000281 * NV50 VM helpers
282 */
283int
284nv50_mem_vm_bind_linear(struct drm_device *dev, uint64_t virt, uint32_t size,
285 uint32_t flags, uint64_t phys)
286{
287 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs66b6eba2010-02-11 10:23:30 +1000288 unsigned pages;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000289
Ben Skeggs66b6eba2010-02-11 10:23:30 +1000290 virt -= dev_priv->vm_vram_base;
291 pages = size >> 16;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000292
293 dev_priv->engine.instmem.prepare_access(dev, true);
Ben Skeggs4c27bd32010-02-11 10:25:53 +1000294 while (pages--) {
295 struct nouveau_gpuobj *pt = dev_priv->vm_vram_pt[virt >> 29];
296 unsigned pte = ((virt & 0x1fffffffULL) >> 16) << 1;
297 unsigned offset_h = upper_32_bits(phys) & 0xff;
298 unsigned offset_l = lower_32_bits(phys);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000299
Ben Skeggs4c27bd32010-02-11 10:25:53 +1000300 nv_wo32(dev, pt, pte++, offset_l | 1);
301 nv_wo32(dev, pt, pte++, offset_h | flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000302
Ben Skeggs4c27bd32010-02-11 10:25:53 +1000303 phys += (1 << 16);
304 virt += (1 << 16);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000305 }
306 dev_priv->engine.instmem.finish_access(dev);
307
308 nv_wr32(dev, 0x100c80, 0x00050001);
309 if (!nv_wait(0x100c80, 0x00000001, 0x00000000)) {
310 NV_ERROR(dev, "timeout: (0x100c80 & 1) == 0 (2)\n");
311 NV_ERROR(dev, "0x100c80 = 0x%08x\n", nv_rd32(dev, 0x100c80));
312 return -EBUSY;
313 }
314
315 nv_wr32(dev, 0x100c80, 0x00000001);
316 if (!nv_wait(0x100c80, 0x00000001, 0x00000000)) {
317 NV_ERROR(dev, "timeout: (0x100c80 & 1) == 0 (2)\n");
318 NV_ERROR(dev, "0x100c80 = 0x%08x\n", nv_rd32(dev, 0x100c80));
319 return -EBUSY;
320 }
321
322 return 0;
323}
324
325void
326nv50_mem_vm_unbind(struct drm_device *dev, uint64_t virt, uint32_t size)
327{
Ben Skeggs4c27bd32010-02-11 10:25:53 +1000328 struct drm_nouveau_private *dev_priv = dev->dev_private;
329 struct nouveau_gpuobj *pgt;
330 unsigned pages, pte, end;
331
332 virt -= dev_priv->vm_vram_base;
333 pages = (size >> 16) << 1;
334
335 dev_priv->engine.instmem.prepare_access(dev, true);
336 while (pages) {
337 pgt = dev_priv->vm_vram_pt[virt >> 29];
338 pte = (virt & 0x1ffe0000ULL) >> 15;
339
340 end = pte + pages;
341 if (end > 16384)
342 end = 16384;
343 pages -= (end - pte);
344 virt += (end - pte) << 15;
345
346 while (pte < end)
347 nv_wo32(dev, pgt, pte++, 0);
348 }
349 dev_priv->engine.instmem.finish_access(dev);
350
351 nv_wr32(dev, 0x100c80, 0x00050001);
352 if (!nv_wait(0x100c80, 0x00000001, 0x00000000)) {
353 NV_ERROR(dev, "timeout: (0x100c80 & 1) == 0 (2)\n");
354 NV_ERROR(dev, "0x100c80 = 0x%08x\n", nv_rd32(dev, 0x100c80));
355 return;
356 }
357
358 nv_wr32(dev, 0x100c80, 0x00000001);
359 if (!nv_wait(0x100c80, 0x00000001, 0x00000000)) {
360 NV_ERROR(dev, "timeout: (0x100c80 & 1) == 0 (2)\n");
361 NV_ERROR(dev, "0x100c80 = 0x%08x\n", nv_rd32(dev, 0x100c80));
362 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000363}
364
365/*
366 * Cleanup everything
367 */
368void nouveau_mem_takedown(struct mem_block **heap)
369{
370 struct mem_block *p;
371
372 if (!*heap)
373 return;
374
375 for (p = (*heap)->next; p != *heap;) {
376 struct mem_block *q = p;
377 p = p->next;
378 kfree(q);
379 }
380
381 kfree(*heap);
382 *heap = NULL;
383}
384
385void nouveau_mem_close(struct drm_device *dev)
386{
387 struct drm_nouveau_private *dev_priv = dev->dev_private;
388
Ben Skeggsac8fb972010-01-15 09:24:20 +1000389 nouveau_bo_unpin(dev_priv->vga_ram);
390 nouveau_bo_ref(NULL, &dev_priv->vga_ram);
391
Ben Skeggs6ee73862009-12-11 19:24:15 +1000392 ttm_bo_device_release(&dev_priv->ttm.bdev);
393
394 nouveau_ttm_global_release(dev_priv);
395
396 if (drm_core_has_AGP(dev) && dev->agp &&
397 drm_core_check_feature(dev, DRIVER_MODESET)) {
398 struct drm_agp_mem *entry, *tempe;
399
400 /* Remove AGP resources, but leave dev->agp
401 intact until drv_cleanup is called. */
402 list_for_each_entry_safe(entry, tempe, &dev->agp->memory, head) {
403 if (entry->bound)
404 drm_unbind_agp(entry->memory);
405 drm_free_agp(entry->memory, entry->pages);
406 kfree(entry);
407 }
408 INIT_LIST_HEAD(&dev->agp->memory);
409
410 if (dev->agp->acquired)
411 drm_agp_release(dev);
412
413 dev->agp->acquired = 0;
414 dev->agp->enabled = 0;
415 }
416
417 if (dev_priv->fb_mtrr) {
418 drm_mtrr_del(dev_priv->fb_mtrr, drm_get_resource_start(dev, 1),
419 drm_get_resource_len(dev, 1), DRM_MTRR_WC);
420 dev_priv->fb_mtrr = 0;
421 }
422}
423
424/*XXX won't work on BSD because of pci_read_config_dword */
425static uint32_t
426nouveau_mem_fb_amount_igp(struct drm_device *dev)
427{
428 struct drm_nouveau_private *dev_priv = dev->dev_private;
429 struct pci_dev *bridge;
430 uint32_t mem;
431
432 bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 1));
433 if (!bridge) {
434 NV_ERROR(dev, "no bridge device\n");
435 return 0;
436 }
437
438 if (dev_priv->flags&NV_NFORCE) {
439 pci_read_config_dword(bridge, 0x7C, &mem);
440 return (uint64_t)(((mem >> 6) & 31) + 1)*1024*1024;
441 } else
442 if (dev_priv->flags&NV_NFORCE2) {
443 pci_read_config_dword(bridge, 0x84, &mem);
444 return (uint64_t)(((mem >> 4) & 127) + 1)*1024*1024;
445 }
446
447 NV_ERROR(dev, "impossible!\n");
448 return 0;
449}
450
451/* returns the amount of FB ram in bytes */
452uint64_t nouveau_mem_fb_amount(struct drm_device *dev)
453{
454 struct drm_nouveau_private *dev_priv = dev->dev_private;
455 uint32_t boot0;
456
457 switch (dev_priv->card_type) {
458 case NV_04:
459 boot0 = nv_rd32(dev, NV03_BOOT_0);
460 if (boot0 & 0x00000100)
461 return (((boot0 >> 12) & 0xf) * 2 + 2) * 1024 * 1024;
462
463 switch (boot0 & NV03_BOOT_0_RAM_AMOUNT) {
464 case NV04_BOOT_0_RAM_AMOUNT_32MB:
465 return 32 * 1024 * 1024;
466 case NV04_BOOT_0_RAM_AMOUNT_16MB:
467 return 16 * 1024 * 1024;
468 case NV04_BOOT_0_RAM_AMOUNT_8MB:
469 return 8 * 1024 * 1024;
470 case NV04_BOOT_0_RAM_AMOUNT_4MB:
471 return 4 * 1024 * 1024;
472 }
473 break;
474 case NV_10:
475 case NV_20:
476 case NV_30:
477 case NV_40:
478 case NV_50:
479 default:
480 if (dev_priv->flags & (NV_NFORCE | NV_NFORCE2)) {
481 return nouveau_mem_fb_amount_igp(dev);
482 } else {
483 uint64_t mem;
484 mem = (nv_rd32(dev, NV04_FIFO_DATA) &
485 NV10_FIFO_DATA_RAM_AMOUNT_MB_MASK) >>
486 NV10_FIFO_DATA_RAM_AMOUNT_MB_SHIFT;
487 return mem * 1024 * 1024;
488 }
489 break;
490 }
491
492 NV_ERROR(dev,
493 "Unable to detect video ram size. Please report your setup to "
494 DRIVER_EMAIL "\n");
495 return 0;
496}
497
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000498#if __OS_HAS_AGP
Ben Skeggs6ee73862009-12-11 19:24:15 +1000499static void nouveau_mem_reset_agp(struct drm_device *dev)
500{
501 uint32_t saved_pci_nv_1, saved_pci_nv_19, pmc_enable;
502
503 saved_pci_nv_1 = nv_rd32(dev, NV04_PBUS_PCI_NV_1);
504 saved_pci_nv_19 = nv_rd32(dev, NV04_PBUS_PCI_NV_19);
505
506 /* clear busmaster bit */
507 nv_wr32(dev, NV04_PBUS_PCI_NV_1, saved_pci_nv_1 & ~0x4);
508 /* clear SBA and AGP bits */
509 nv_wr32(dev, NV04_PBUS_PCI_NV_19, saved_pci_nv_19 & 0xfffff0ff);
510
511 /* power cycle pgraph, if enabled */
512 pmc_enable = nv_rd32(dev, NV03_PMC_ENABLE);
513 if (pmc_enable & NV_PMC_ENABLE_PGRAPH) {
514 nv_wr32(dev, NV03_PMC_ENABLE,
515 pmc_enable & ~NV_PMC_ENABLE_PGRAPH);
516 nv_wr32(dev, NV03_PMC_ENABLE, nv_rd32(dev, NV03_PMC_ENABLE) |
517 NV_PMC_ENABLE_PGRAPH);
518 }
519
520 /* and restore (gives effect of resetting AGP) */
521 nv_wr32(dev, NV04_PBUS_PCI_NV_19, saved_pci_nv_19);
522 nv_wr32(dev, NV04_PBUS_PCI_NV_1, saved_pci_nv_1);
523}
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000524#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000525
526int
527nouveau_mem_init_agp(struct drm_device *dev)
528{
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000529#if __OS_HAS_AGP
Ben Skeggs6ee73862009-12-11 19:24:15 +1000530 struct drm_nouveau_private *dev_priv = dev->dev_private;
531 struct drm_agp_info info;
532 struct drm_agp_mode mode;
533 int ret;
534
535 if (nouveau_noagp)
536 return 0;
537
538 nouveau_mem_reset_agp(dev);
539
540 if (!dev->agp->acquired) {
541 ret = drm_agp_acquire(dev);
542 if (ret) {
543 NV_ERROR(dev, "Unable to acquire AGP: %d\n", ret);
544 return ret;
545 }
546 }
547
548 ret = drm_agp_info(dev, &info);
549 if (ret) {
550 NV_ERROR(dev, "Unable to get AGP info: %d\n", ret);
551 return ret;
552 }
553
554 /* see agp.h for the AGPSTAT_* modes available */
555 mode.mode = info.mode;
556 ret = drm_agp_enable(dev, mode);
557 if (ret) {
558 NV_ERROR(dev, "Unable to enable AGP: %d\n", ret);
559 return ret;
560 }
561
562 dev_priv->gart_info.type = NOUVEAU_GART_AGP;
563 dev_priv->gart_info.aper_base = info.aperture_base;
564 dev_priv->gart_info.aper_size = info.aperture_size;
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000565#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000566 return 0;
567}
568
569int
570nouveau_mem_init(struct drm_device *dev)
571{
572 struct drm_nouveau_private *dev_priv = dev->dev_private;
573 struct ttm_bo_device *bdev = &dev_priv->ttm.bdev;
574 int ret, dma_bits = 32;
575
576 dev_priv->fb_phys = drm_get_resource_start(dev, 1);
577 dev_priv->gart_info.type = NOUVEAU_GART_NONE;
578
579 if (dev_priv->card_type >= NV_50 &&
580 pci_dma_supported(dev->pdev, DMA_BIT_MASK(40)))
581 dma_bits = 40;
582
583 ret = pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(dma_bits));
584 if (ret) {
585 NV_ERROR(dev, "Error setting DMA mask: %d\n", ret);
586 return ret;
587 }
588
589 ret = nouveau_ttm_global_init(dev_priv);
590 if (ret)
591 return ret;
592
593 ret = ttm_bo_device_init(&dev_priv->ttm.bdev,
594 dev_priv->ttm.bo_global_ref.ref.object,
595 &nouveau_bo_driver, DRM_FILE_PAGE_OFFSET,
596 dma_bits <= 32 ? true : false);
597 if (ret) {
598 NV_ERROR(dev, "Error initialising bo driver: %d\n", ret);
599 return ret;
600 }
601
602 INIT_LIST_HEAD(&dev_priv->ttm.bo_list);
603 spin_lock_init(&dev_priv->ttm.bo_list_lock);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100604 spin_lock_init(&dev_priv->tile.lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000605
606 dev_priv->fb_available_size = nouveau_mem_fb_amount(dev);
607
608 dev_priv->fb_mappable_pages = dev_priv->fb_available_size;
609 if (dev_priv->fb_mappable_pages > drm_get_resource_len(dev, 1))
610 dev_priv->fb_mappable_pages = drm_get_resource_len(dev, 1);
611 dev_priv->fb_mappable_pages >>= PAGE_SHIFT;
612
613 NV_INFO(dev, "%d MiB VRAM\n", (int)(dev_priv->fb_available_size >> 20));
614
615 /* remove reserved space at end of vram from available amount */
616 dev_priv->fb_available_size -= dev_priv->ramin_rsvd_vram;
617 dev_priv->fb_aper_free = dev_priv->fb_available_size;
618
619 /* mappable vram */
620 ret = ttm_bo_init_mm(bdev, TTM_PL_VRAM,
621 dev_priv->fb_available_size >> PAGE_SHIFT);
622 if (ret) {
623 NV_ERROR(dev, "Failed VRAM mm init: %d\n", ret);
624 return ret;
625 }
626
Ben Skeggsac8fb972010-01-15 09:24:20 +1000627 ret = nouveau_bo_new(dev, NULL, 256*1024, 0, TTM_PL_FLAG_VRAM,
628 0, 0, true, true, &dev_priv->vga_ram);
629 if (ret == 0)
630 ret = nouveau_bo_pin(dev_priv->vga_ram, TTM_PL_FLAG_VRAM);
631 if (ret) {
632 NV_WARN(dev, "failed to reserve VGA memory\n");
633 nouveau_bo_ref(NULL, &dev_priv->vga_ram);
634 }
635
Ben Skeggs6ee73862009-12-11 19:24:15 +1000636 /* GART */
637#if !defined(__powerpc__) && !defined(__ia64__)
638 if (drm_device_is_agp(dev) && dev->agp) {
639 ret = nouveau_mem_init_agp(dev);
640 if (ret)
641 NV_ERROR(dev, "Error initialising AGP: %d\n", ret);
642 }
643#endif
644
645 if (dev_priv->gart_info.type == NOUVEAU_GART_NONE) {
646 ret = nouveau_sgdma_init(dev);
647 if (ret) {
648 NV_ERROR(dev, "Error initialising PCI(E): %d\n", ret);
649 return ret;
650 }
651 }
652
653 NV_INFO(dev, "%d MiB GART (aperture)\n",
654 (int)(dev_priv->gart_info.aper_size >> 20));
655 dev_priv->gart_info.aper_free = dev_priv->gart_info.aper_size;
656
657 ret = ttm_bo_init_mm(bdev, TTM_PL_TT,
658 dev_priv->gart_info.aper_size >> PAGE_SHIFT);
659 if (ret) {
660 NV_ERROR(dev, "Failed TT mm init: %d\n", ret);
661 return ret;
662 }
663
664 dev_priv->fb_mtrr = drm_mtrr_add(drm_get_resource_start(dev, 1),
665 drm_get_resource_len(dev, 1),
666 DRM_MTRR_WC);
Ben Skeggsac8fb972010-01-15 09:24:20 +1000667
Ben Skeggs6ee73862009-12-11 19:24:15 +1000668 return 0;
669}
670
671