blob: 07be1dd045306e6783285045a29056ab3a9ebbd7 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright (C) The Weather Channel, Inc. 2002. All Rights Reserved.
3 * Copyright 2005 Stephane Marchesin
4 *
5 * The Weather Channel (TM) funded Tungsten Graphics to develop the
6 * initial release of the Radeon 8500 driver under the XFree86 license.
7 * This notice must be preserved.
8 *
9 * Permission is hereby granted, free of charge, to any person obtaining a
10 * copy of this software and associated documentation files (the "Software"),
11 * to deal in the Software without restriction, including without limitation
12 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
13 * and/or sell copies of the Software, and to permit persons to whom the
14 * Software is furnished to do so, subject to the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the next
17 * paragraph) shall be included in all copies or substantial portions of the
18 * Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
21 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
22 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
23 * THE AUTHORS AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
24 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
25 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
26 * DEALINGS IN THE SOFTWARE.
27 *
28 * Authors:
29 * Keith Whitwell <keith@tungstengraphics.com>
30 */
31
32
33#include "drmP.h"
34#include "drm.h"
35#include "drm_sarea.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100036
Francisco Jerezcbab95db2010-10-11 03:43:58 +020037#include "nouveau_drv.h"
38#include "nouveau_pm.h"
Ben Skeggs573a2a32010-08-25 15:26:04 +100039#include "nouveau_mm.h"
Ben Skeggsa11c3192010-08-27 10:00:25 +100040#include "nouveau_vm.h"
Roy Splieta845fff2010-10-04 23:01:08 +020041
Ben Skeggs6ee73862009-12-11 19:24:15 +100042/*
Francisco Jereza0af9ad2009-12-11 16:51:09 +010043 * NV10-NV40 tiling helpers
44 */
45
46static void
Francisco Jereza5cf68b2010-10-24 16:14:41 +020047nv10_mem_update_tile_region(struct drm_device *dev,
48 struct nouveau_tile_reg *tile, uint32_t addr,
49 uint32_t size, uint32_t pitch, uint32_t flags)
Francisco Jereza0af9ad2009-12-11 16:51:09 +010050{
51 struct drm_nouveau_private *dev_priv = dev->dev_private;
52 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
53 struct nouveau_fb_engine *pfb = &dev_priv->engine.fb;
54 struct nouveau_pgraph_engine *pgraph = &dev_priv->engine.graph;
Francisco Jereza5cf68b2010-10-24 16:14:41 +020055 int i = tile - dev_priv->tile.reg;
56 unsigned long save;
Francisco Jereza0af9ad2009-12-11 16:51:09 +010057
Marcin Slusarz382d62e2010-10-20 21:50:24 +020058 nouveau_fence_unref(&tile->fence);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010059
Francisco Jereza5cf68b2010-10-24 16:14:41 +020060 if (tile->pitch)
61 pfb->free_tile_region(dev, i);
62
63 if (pitch)
64 pfb->init_tile_region(dev, i, addr, size, pitch, flags);
65
66 spin_lock_irqsave(&dev_priv->context_switch_lock, save);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010067 pfifo->reassign(dev, false);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010068 pfifo->cache_pull(dev, false);
69
70 nouveau_wait_for_idle(dev);
71
Francisco Jereza5cf68b2010-10-24 16:14:41 +020072 pfb->set_tile_region(dev, i);
73 pgraph->set_tile_region(dev, i);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010074
75 pfifo->cache_pull(dev, true);
76 pfifo->reassign(dev, true);
Francisco Jereza5cf68b2010-10-24 16:14:41 +020077 spin_unlock_irqrestore(&dev_priv->context_switch_lock, save);
78}
79
80static struct nouveau_tile_reg *
81nv10_mem_get_tile_region(struct drm_device *dev, int i)
82{
83 struct drm_nouveau_private *dev_priv = dev->dev_private;
84 struct nouveau_tile_reg *tile = &dev_priv->tile.reg[i];
85
86 spin_lock(&dev_priv->tile.lock);
87
88 if (!tile->used &&
89 (!tile->fence || nouveau_fence_signalled(tile->fence)))
90 tile->used = true;
91 else
92 tile = NULL;
93
94 spin_unlock(&dev_priv->tile.lock);
95 return tile;
96}
97
98void
99nv10_mem_put_tile_region(struct drm_device *dev, struct nouveau_tile_reg *tile,
100 struct nouveau_fence *fence)
101{
102 struct drm_nouveau_private *dev_priv = dev->dev_private;
103
104 if (tile) {
105 spin_lock(&dev_priv->tile.lock);
106 if (fence) {
107 /* Mark it as pending. */
108 tile->fence = fence;
109 nouveau_fence_ref(fence);
110 }
111
112 tile->used = false;
113 spin_unlock(&dev_priv->tile.lock);
114 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100115}
116
117struct nouveau_tile_reg *
118nv10_mem_set_tiling(struct drm_device *dev, uint32_t addr, uint32_t size,
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200119 uint32_t pitch, uint32_t flags)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100120{
121 struct drm_nouveau_private *dev_priv = dev->dev_private;
122 struct nouveau_fb_engine *pfb = &dev_priv->engine.fb;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200123 struct nouveau_tile_reg *tile, *found = NULL;
124 int i;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100125
126 for (i = 0; i < pfb->num_tiles; i++) {
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200127 tile = nv10_mem_get_tile_region(dev, i);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100128
129 if (pitch && !found) {
Francisco Jerez9f56b122010-09-07 18:24:52 +0200130 found = tile;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200131 continue;
132
133 } else if (tile && tile->pitch) {
134 /* Kill an unused tile region. */
135 nv10_mem_update_tile_region(dev, tile, 0, 0, 0, 0);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100136 }
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200137
138 nv10_mem_put_tile_region(dev, tile, NULL);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100139 }
140
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200141 if (found)
142 nv10_mem_update_tile_region(dev, found, addr, size,
143 pitch, flags);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100144 return found;
145}
146
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100147/*
Ben Skeggs6ee73862009-12-11 19:24:15 +1000148 * Cleanup everything
149 */
Ben Skeggsb833ac22010-06-01 15:32:24 +1000150void
Ben Skeggsfbd28952010-09-01 15:24:34 +1000151nouveau_mem_vram_fini(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000152{
153 struct drm_nouveau_private *dev_priv = dev->dev_private;
154
Ben Skeggsac8fb972010-01-15 09:24:20 +1000155 nouveau_bo_unpin(dev_priv->vga_ram);
156 nouveau_bo_ref(NULL, &dev_priv->vga_ram);
157
Ben Skeggs6ee73862009-12-11 19:24:15 +1000158 ttm_bo_device_release(&dev_priv->ttm.bdev);
159
160 nouveau_ttm_global_release(dev_priv);
161
Ben Skeggsfbd28952010-09-01 15:24:34 +1000162 if (dev_priv->fb_mtrr >= 0) {
163 drm_mtrr_del(dev_priv->fb_mtrr,
164 pci_resource_start(dev->pdev, 1),
165 pci_resource_len(dev->pdev, 1), DRM_MTRR_WC);
166 dev_priv->fb_mtrr = -1;
167 }
168}
169
170void
171nouveau_mem_gart_fini(struct drm_device *dev)
172{
173 nouveau_sgdma_takedown(dev);
174
Ben Skeggscd0b0722010-06-01 15:56:22 +1000175 if (drm_core_has_AGP(dev) && dev->agp) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000176 struct drm_agp_mem *entry, *tempe;
177
178 /* Remove AGP resources, but leave dev->agp
179 intact until drv_cleanup is called. */
180 list_for_each_entry_safe(entry, tempe, &dev->agp->memory, head) {
181 if (entry->bound)
182 drm_unbind_agp(entry->memory);
183 drm_free_agp(entry->memory, entry->pages);
184 kfree(entry);
185 }
186 INIT_LIST_HEAD(&dev->agp->memory);
187
188 if (dev->agp->acquired)
189 drm_agp_release(dev);
190
191 dev->agp->acquired = 0;
192 dev->agp->enabled = 0;
193 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000194}
195
Ben Skeggs6ee73862009-12-11 19:24:15 +1000196static uint32_t
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000197nouveau_mem_detect_nv04(struct drm_device *dev)
198{
Francisco Jerez3c7066b2010-07-13 15:50:23 +0200199 uint32_t boot0 = nv_rd32(dev, NV04_PFB_BOOT_0);
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000200
201 if (boot0 & 0x00000100)
202 return (((boot0 >> 12) & 0xf) * 2 + 2) * 1024 * 1024;
203
Francisco Jerez3c7066b2010-07-13 15:50:23 +0200204 switch (boot0 & NV04_PFB_BOOT_0_RAM_AMOUNT) {
205 case NV04_PFB_BOOT_0_RAM_AMOUNT_32MB:
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000206 return 32 * 1024 * 1024;
Francisco Jerez3c7066b2010-07-13 15:50:23 +0200207 case NV04_PFB_BOOT_0_RAM_AMOUNT_16MB:
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000208 return 16 * 1024 * 1024;
Francisco Jerez3c7066b2010-07-13 15:50:23 +0200209 case NV04_PFB_BOOT_0_RAM_AMOUNT_8MB:
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000210 return 8 * 1024 * 1024;
Francisco Jerez3c7066b2010-07-13 15:50:23 +0200211 case NV04_PFB_BOOT_0_RAM_AMOUNT_4MB:
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000212 return 4 * 1024 * 1024;
213 }
214
215 return 0;
216}
217
218static uint32_t
219nouveau_mem_detect_nforce(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000220{
221 struct drm_nouveau_private *dev_priv = dev->dev_private;
222 struct pci_dev *bridge;
223 uint32_t mem;
224
225 bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 1));
226 if (!bridge) {
227 NV_ERROR(dev, "no bridge device\n");
228 return 0;
229 }
230
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000231 if (dev_priv->flags & NV_NFORCE) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000232 pci_read_config_dword(bridge, 0x7C, &mem);
233 return (uint64_t)(((mem >> 6) & 31) + 1)*1024*1024;
234 } else
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000235 if (dev_priv->flags & NV_NFORCE2) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000236 pci_read_config_dword(bridge, 0x84, &mem);
237 return (uint64_t)(((mem >> 4) & 127) + 1)*1024*1024;
238 }
239
240 NV_ERROR(dev, "impossible!\n");
241 return 0;
242}
243
Ben Skeggs60d2a882010-12-06 15:28:54 +1000244int
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000245nouveau_mem_detect(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000246{
247 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000248
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000249 if (dev_priv->card_type == NV_04) {
250 dev_priv->vram_size = nouveau_mem_detect_nv04(dev);
251 } else
252 if (dev_priv->flags & (NV_NFORCE | NV_NFORCE2)) {
253 dev_priv->vram_size = nouveau_mem_detect_nforce(dev);
Ben Skeggs7a2e4e02010-06-02 10:12:00 +1000254 } else
255 if (dev_priv->card_type < NV_50) {
Francisco Jerez3c7066b2010-07-13 15:50:23 +0200256 dev_priv->vram_size = nv_rd32(dev, NV04_PFB_FIFO_DATA);
257 dev_priv->vram_size &= NV10_PFB_FIFO_DATA_RAM_AMOUNT_MB_MASK;
Ben Skeggsc556d982010-08-04 13:44:41 +1000258 } else {
259 dev_priv->vram_size = nv_rd32(dev, 0x10f20c) << 20;
260 dev_priv->vram_size *= nv_rd32(dev, 0x121c74);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000261 }
262
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000263 if (dev_priv->vram_size)
264 return 0;
265 return -ENOMEM;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000266}
267
Ben Skeggs60d2a882010-12-06 15:28:54 +1000268bool
269nouveau_mem_flags_valid(struct drm_device *dev, u32 tile_flags)
270{
271 if (!(tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK))
272 return true;
273
274 return false;
275}
276
Francisco Jerez71d06182010-09-08 02:23:20 +0200277#if __OS_HAS_AGP
278static unsigned long
279get_agp_mode(struct drm_device *dev, unsigned long mode)
280{
281 struct drm_nouveau_private *dev_priv = dev->dev_private;
282
283 /*
284 * FW seems to be broken on nv18, it makes the card lock up
285 * randomly.
286 */
287 if (dev_priv->chipset == 0x18)
288 mode &= ~PCI_AGP_COMMAND_FW;
289
Francisco Jerezde5899b2010-09-08 02:28:23 +0200290 /*
291 * AGP mode set in the command line.
292 */
293 if (nouveau_agpmode > 0) {
294 bool agpv3 = mode & 0x8;
295 int rate = agpv3 ? nouveau_agpmode / 4 : nouveau_agpmode;
296
297 mode = (mode & ~0x7) | (rate & 0x7);
298 }
299
Francisco Jerez71d06182010-09-08 02:23:20 +0200300 return mode;
301}
302#endif
303
Francisco Jereze04d8e82010-07-23 20:29:13 +0200304int
305nouveau_mem_reset_agp(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000306{
Francisco Jereze04d8e82010-07-23 20:29:13 +0200307#if __OS_HAS_AGP
308 uint32_t saved_pci_nv_1, pmc_enable;
309 int ret;
310
311 /* First of all, disable fast writes, otherwise if it's
312 * already enabled in the AGP bridge and we disable the card's
313 * AGP controller we might be locking ourselves out of it. */
Francisco Jerez316f60a2010-08-26 16:13:49 +0200314 if ((nv_rd32(dev, NV04_PBUS_PCI_NV_19) |
315 dev->agp->mode) & PCI_AGP_COMMAND_FW) {
Francisco Jereze04d8e82010-07-23 20:29:13 +0200316 struct drm_agp_info info;
317 struct drm_agp_mode mode;
318
319 ret = drm_agp_info(dev, &info);
320 if (ret)
321 return ret;
322
Francisco Jerez71d06182010-09-08 02:23:20 +0200323 mode.mode = get_agp_mode(dev, info.mode) & ~PCI_AGP_COMMAND_FW;
Francisco Jereze04d8e82010-07-23 20:29:13 +0200324 ret = drm_agp_enable(dev, mode);
325 if (ret)
326 return ret;
327 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000328
329 saved_pci_nv_1 = nv_rd32(dev, NV04_PBUS_PCI_NV_1);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000330
331 /* clear busmaster bit */
332 nv_wr32(dev, NV04_PBUS_PCI_NV_1, saved_pci_nv_1 & ~0x4);
Francisco Jereze04d8e82010-07-23 20:29:13 +0200333 /* disable AGP */
334 nv_wr32(dev, NV04_PBUS_PCI_NV_19, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000335
336 /* power cycle pgraph, if enabled */
337 pmc_enable = nv_rd32(dev, NV03_PMC_ENABLE);
338 if (pmc_enable & NV_PMC_ENABLE_PGRAPH) {
339 nv_wr32(dev, NV03_PMC_ENABLE,
340 pmc_enable & ~NV_PMC_ENABLE_PGRAPH);
341 nv_wr32(dev, NV03_PMC_ENABLE, nv_rd32(dev, NV03_PMC_ENABLE) |
342 NV_PMC_ENABLE_PGRAPH);
343 }
344
345 /* and restore (gives effect of resetting AGP) */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000346 nv_wr32(dev, NV04_PBUS_PCI_NV_1, saved_pci_nv_1);
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000347#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000348
Francisco Jereze04d8e82010-07-23 20:29:13 +0200349 return 0;
350}
351
Ben Skeggs6ee73862009-12-11 19:24:15 +1000352int
353nouveau_mem_init_agp(struct drm_device *dev)
354{
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000355#if __OS_HAS_AGP
Ben Skeggs6ee73862009-12-11 19:24:15 +1000356 struct drm_nouveau_private *dev_priv = dev->dev_private;
357 struct drm_agp_info info;
358 struct drm_agp_mode mode;
359 int ret;
360
Ben Skeggs6ee73862009-12-11 19:24:15 +1000361 if (!dev->agp->acquired) {
362 ret = drm_agp_acquire(dev);
363 if (ret) {
364 NV_ERROR(dev, "Unable to acquire AGP: %d\n", ret);
365 return ret;
366 }
367 }
368
Francisco Jerez2b495262010-07-30 13:57:54 +0200369 nouveau_mem_reset_agp(dev);
370
Ben Skeggs6ee73862009-12-11 19:24:15 +1000371 ret = drm_agp_info(dev, &info);
372 if (ret) {
373 NV_ERROR(dev, "Unable to get AGP info: %d\n", ret);
374 return ret;
375 }
376
377 /* see agp.h for the AGPSTAT_* modes available */
Francisco Jerez71d06182010-09-08 02:23:20 +0200378 mode.mode = get_agp_mode(dev, info.mode);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000379 ret = drm_agp_enable(dev, mode);
380 if (ret) {
381 NV_ERROR(dev, "Unable to enable AGP: %d\n", ret);
382 return ret;
383 }
384
385 dev_priv->gart_info.type = NOUVEAU_GART_AGP;
386 dev_priv->gart_info.aper_base = info.aperture_base;
387 dev_priv->gart_info.aper_size = info.aperture_size;
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000388#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000389 return 0;
390}
391
392int
Ben Skeggsfbd28952010-09-01 15:24:34 +1000393nouveau_mem_vram_init(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000394{
395 struct drm_nouveau_private *dev_priv = dev->dev_private;
396 struct ttm_bo_device *bdev = &dev_priv->ttm.bdev;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000397 int ret, dma_bits;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000398
399 if (dev_priv->card_type >= NV_50 &&
400 pci_dma_supported(dev->pdev, DMA_BIT_MASK(40)))
401 dma_bits = 40;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000402 else
403 dma_bits = 32;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000404
405 ret = pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(dma_bits));
Ben Skeggsfbd28952010-09-01 15:24:34 +1000406 if (ret)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000407 return ret;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000408
Ben Skeggsfbd28952010-09-01 15:24:34 +1000409 dev_priv->fb_phys = pci_resource_start(dev->pdev, 1);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000410
411 ret = nouveau_ttm_global_init(dev_priv);
412 if (ret)
413 return ret;
414
415 ret = ttm_bo_device_init(&dev_priv->ttm.bdev,
416 dev_priv->ttm.bo_global_ref.ref.object,
417 &nouveau_bo_driver, DRM_FILE_PAGE_OFFSET,
418 dma_bits <= 32 ? true : false);
419 if (ret) {
420 NV_ERROR(dev, "Error initialising bo driver: %d\n", ret);
421 return ret;
422 }
423
Ben Skeggsfbd28952010-09-01 15:24:34 +1000424 /* reserve space at end of VRAM for PRAMIN */
425 if (dev_priv->chipset == 0x40 || dev_priv->chipset == 0x47 ||
426 dev_priv->chipset == 0x49 || dev_priv->chipset == 0x4b)
427 dev_priv->ramin_rsvd_vram = (2 * 1024 * 1024);
428 else
429 if (dev_priv->card_type >= NV_40)
430 dev_priv->ramin_rsvd_vram = (1 * 1024 * 1024);
431 else
432 dev_priv->ramin_rsvd_vram = (512 * 1024);
433
Ben Skeggs60d2a882010-12-06 15:28:54 +1000434 ret = dev_priv->engine.vram.init(dev);
Ben Skeggs573a2a32010-08-25 15:26:04 +1000435 if (ret)
436 return ret;
437
Ben Skeggs60d2a882010-12-06 15:28:54 +1000438 NV_INFO(dev, "Detected %dMiB VRAM\n", (int)(dev_priv->vram_size >> 20));
439 if (dev_priv->vram_sys_base) {
440 NV_INFO(dev, "Stolen system memory at: 0x%010llx\n",
441 dev_priv->vram_sys_base);
442 }
443
Ben Skeggs573a2a32010-08-25 15:26:04 +1000444 dev_priv->fb_available_size = dev_priv->vram_size;
445 dev_priv->fb_mappable_pages = dev_priv->fb_available_size;
446 if (dev_priv->fb_mappable_pages > pci_resource_len(dev->pdev, 1))
447 dev_priv->fb_mappable_pages = pci_resource_len(dev->pdev, 1);
448 dev_priv->fb_mappable_pages >>= PAGE_SHIFT;
449
Ben Skeggs6ee73862009-12-11 19:24:15 +1000450 dev_priv->fb_available_size -= dev_priv->ramin_rsvd_vram;
451 dev_priv->fb_aper_free = dev_priv->fb_available_size;
452
453 /* mappable vram */
454 ret = ttm_bo_init_mm(bdev, TTM_PL_VRAM,
455 dev_priv->fb_available_size >> PAGE_SHIFT);
456 if (ret) {
457 NV_ERROR(dev, "Failed VRAM mm init: %d\n", ret);
458 return ret;
459 }
460
Ben Skeggsac8fb972010-01-15 09:24:20 +1000461 ret = nouveau_bo_new(dev, NULL, 256*1024, 0, TTM_PL_FLAG_VRAM,
462 0, 0, true, true, &dev_priv->vga_ram);
463 if (ret == 0)
464 ret = nouveau_bo_pin(dev_priv->vga_ram, TTM_PL_FLAG_VRAM);
465 if (ret) {
466 NV_WARN(dev, "failed to reserve VGA memory\n");
467 nouveau_bo_ref(NULL, &dev_priv->vga_ram);
468 }
469
Ben Skeggsfbd28952010-09-01 15:24:34 +1000470 dev_priv->fb_mtrr = drm_mtrr_add(pci_resource_start(dev->pdev, 1),
471 pci_resource_len(dev->pdev, 1),
472 DRM_MTRR_WC);
473 return 0;
474}
475
476int
477nouveau_mem_gart_init(struct drm_device *dev)
478{
479 struct drm_nouveau_private *dev_priv = dev->dev_private;
480 struct ttm_bo_device *bdev = &dev_priv->ttm.bdev;
481 int ret;
482
483 dev_priv->gart_info.type = NOUVEAU_GART_NONE;
484
Ben Skeggs6ee73862009-12-11 19:24:15 +1000485#if !defined(__powerpc__) && !defined(__ia64__)
Francisco Jerezde5899b2010-09-08 02:28:23 +0200486 if (drm_device_is_agp(dev) && dev->agp && nouveau_agpmode) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000487 ret = nouveau_mem_init_agp(dev);
488 if (ret)
489 NV_ERROR(dev, "Error initialising AGP: %d\n", ret);
490 }
491#endif
492
493 if (dev_priv->gart_info.type == NOUVEAU_GART_NONE) {
494 ret = nouveau_sgdma_init(dev);
495 if (ret) {
496 NV_ERROR(dev, "Error initialising PCI(E): %d\n", ret);
497 return ret;
498 }
499 }
500
501 NV_INFO(dev, "%d MiB GART (aperture)\n",
502 (int)(dev_priv->gart_info.aper_size >> 20));
503 dev_priv->gart_info.aper_free = dev_priv->gart_info.aper_size;
504
505 ret = ttm_bo_init_mm(bdev, TTM_PL_TT,
506 dev_priv->gart_info.aper_size >> PAGE_SHIFT);
507 if (ret) {
508 NV_ERROR(dev, "Failed TT mm init: %d\n", ret);
509 return ret;
510 }
511
Ben Skeggs6ee73862009-12-11 19:24:15 +1000512 return 0;
513}
514
Roy Spliet7760fcb2010-09-17 23:17:24 +0200515void
516nouveau_mem_timing_init(struct drm_device *dev)
517{
Roy Splietcac8f052010-10-20 01:09:56 +0200518 /* cards < NVC0 only */
Roy Spliet7760fcb2010-09-17 23:17:24 +0200519 struct drm_nouveau_private *dev_priv = dev->dev_private;
520 struct nouveau_pm_engine *pm = &dev_priv->engine.pm;
521 struct nouveau_pm_memtimings *memtimings = &pm->memtimings;
522 struct nvbios *bios = &dev_priv->vbios;
523 struct bit_entry P;
524 u8 tUNK_0, tUNK_1, tUNK_2;
525 u8 tRP; /* Byte 3 */
526 u8 tRAS; /* Byte 5 */
527 u8 tRFC; /* Byte 7 */
528 u8 tRC; /* Byte 9 */
529 u8 tUNK_10, tUNK_11, tUNK_12, tUNK_13, tUNK_14;
530 u8 tUNK_18, tUNK_19, tUNK_20, tUNK_21;
531 u8 *mem = NULL, *entry;
532 int i, recordlen, entries;
533
534 if (bios->type == NVBIOS_BIT) {
535 if (bit_table(dev, 'P', &P))
536 return;
537
538 if (P.version == 1)
539 mem = ROMPTR(bios, P.data[4]);
540 else
541 if (P.version == 2)
542 mem = ROMPTR(bios, P.data[8]);
543 else {
544 NV_WARN(dev, "unknown mem for BIT P %d\n", P.version);
545 }
546 } else {
547 NV_DEBUG(dev, "BMP version too old for memory\n");
548 return;
549 }
550
551 if (!mem) {
552 NV_DEBUG(dev, "memory timing table pointer invalid\n");
553 return;
554 }
555
556 if (mem[0] != 0x10) {
557 NV_WARN(dev, "memory timing table 0x%02x unknown\n", mem[0]);
558 return;
559 }
560
561 /* validate record length */
562 entries = mem[2];
563 recordlen = mem[3];
564 if (recordlen < 15) {
565 NV_ERROR(dev, "mem timing table length unknown: %d\n", mem[3]);
566 return;
567 }
568
569 /* parse vbios entries into common format */
570 memtimings->timing =
571 kcalloc(entries, sizeof(*memtimings->timing), GFP_KERNEL);
572 if (!memtimings->timing)
573 return;
574
575 entry = mem + mem[1];
576 for (i = 0; i < entries; i++, entry += recordlen) {
577 struct nouveau_pm_memtiming *timing = &pm->memtimings.timing[i];
578 if (entry[0] == 0)
579 continue;
580
581 tUNK_18 = 1;
582 tUNK_19 = 1;
583 tUNK_20 = 0;
584 tUNK_21 = 0;
Roy Splietcac8f052010-10-20 01:09:56 +0200585 switch (min(recordlen, 22)) {
586 case 22:
Roy Spliet7760fcb2010-09-17 23:17:24 +0200587 tUNK_21 = entry[21];
Roy Splietcac8f052010-10-20 01:09:56 +0200588 case 21:
Roy Spliet7760fcb2010-09-17 23:17:24 +0200589 tUNK_20 = entry[20];
Roy Splietcac8f052010-10-20 01:09:56 +0200590 case 20:
Roy Spliet7760fcb2010-09-17 23:17:24 +0200591 tUNK_19 = entry[19];
Roy Splietcac8f052010-10-20 01:09:56 +0200592 case 19:
Roy Spliet7760fcb2010-09-17 23:17:24 +0200593 tUNK_18 = entry[18];
594 default:
595 tUNK_0 = entry[0];
596 tUNK_1 = entry[1];
597 tUNK_2 = entry[2];
598 tRP = entry[3];
599 tRAS = entry[5];
600 tRFC = entry[7];
601 tRC = entry[9];
602 tUNK_10 = entry[10];
603 tUNK_11 = entry[11];
604 tUNK_12 = entry[12];
605 tUNK_13 = entry[13];
606 tUNK_14 = entry[14];
607 break;
608 }
609
610 timing->reg_100220 = (tRC << 24 | tRFC << 16 | tRAS << 8 | tRP);
611
612 /* XXX: I don't trust the -1's and +1's... they must come
613 * from somewhere! */
614 timing->reg_100224 = ((tUNK_0 + tUNK_19 + 1) << 24 |
615 tUNK_18 << 16 |
616 (tUNK_1 + tUNK_19 + 1) << 8 |
617 (tUNK_2 - 1));
618
619 timing->reg_100228 = (tUNK_12 << 16 | tUNK_11 << 8 | tUNK_10);
620 if(recordlen > 19) {
621 timing->reg_100228 += (tUNK_19 - 1) << 24;
Roy Splietcac8f052010-10-20 01:09:56 +0200622 }/* I cannot back-up this else-statement right now
623 else {
Roy Spliet7760fcb2010-09-17 23:17:24 +0200624 timing->reg_100228 += tUNK_12 << 24;
Roy Splietcac8f052010-10-20 01:09:56 +0200625 }*/
Roy Spliet7760fcb2010-09-17 23:17:24 +0200626
627 /* XXX: reg_10022c */
Roy Splietcac8f052010-10-20 01:09:56 +0200628 timing->reg_10022c = tUNK_2 - 1;
Roy Spliet7760fcb2010-09-17 23:17:24 +0200629
630 timing->reg_100230 = (tUNK_20 << 24 | tUNK_21 << 16 |
631 tUNK_13 << 8 | tUNK_13);
632
633 /* XXX: +6? */
634 timing->reg_100234 = (tRAS << 24 | (tUNK_19 + 6) << 8 | tRC);
Roy Splietcac8f052010-10-20 01:09:56 +0200635 timing->reg_100234 += max(tUNK_10,tUNK_11) << 16;
636
637 /* XXX; reg_100238, reg_10023c
638 * reg: 0x00??????
639 * reg_10023c:
640 * 0 for pre-NV50 cards
641 * 0x????0202 for NV50+ cards (empirical evidence) */
642 if(dev_priv->card_type >= NV_50) {
643 timing->reg_10023c = 0x202;
Roy Spliet7760fcb2010-09-17 23:17:24 +0200644 }
645
Roy Spliet7760fcb2010-09-17 23:17:24 +0200646 NV_DEBUG(dev, "Entry %d: 220: %08x %08x %08x %08x\n", i,
647 timing->reg_100220, timing->reg_100224,
648 timing->reg_100228, timing->reg_10022c);
649 NV_DEBUG(dev, " 230: %08x %08x %08x %08x\n",
650 timing->reg_100230, timing->reg_100234,
651 timing->reg_100238, timing->reg_10023c);
652 }
653
654 memtimings->nr_timing = entries;
655 memtimings->supported = true;
656}
657
658void
659nouveau_mem_timing_fini(struct drm_device *dev)
660{
661 struct drm_nouveau_private *dev_priv = dev->dev_private;
662 struct nouveau_pm_memtimings *mem = &dev_priv->engine.pm.memtimings;
663
664 kfree(mem->timing);
665}
Ben Skeggs573a2a32010-08-25 15:26:04 +1000666
667static int
668nouveau_vram_manager_init(struct ttm_mem_type_manager *man, unsigned long p_size)
669{
670 struct drm_nouveau_private *dev_priv = nouveau_bdev(man->bdev);
671 struct nouveau_mm *mm;
672 u32 b_size;
673 int ret;
674
675 p_size = (p_size << PAGE_SHIFT) >> 12;
676 b_size = dev_priv->vram_rblock_size >> 12;
677
678 ret = nouveau_mm_init(&mm, 0, p_size, b_size);
679 if (ret)
680 return ret;
681
682 man->priv = mm;
683 return 0;
684}
685
686static int
687nouveau_vram_manager_fini(struct ttm_mem_type_manager *man)
688{
689 struct nouveau_mm *mm = man->priv;
690 int ret;
691
692 ret = nouveau_mm_fini(&mm);
693 if (ret)
694 return ret;
695
696 man->priv = NULL;
697 return 0;
698}
699
700static void
701nouveau_vram_manager_del(struct ttm_mem_type_manager *man,
702 struct ttm_mem_reg *mem)
703{
704 struct drm_nouveau_private *dev_priv = nouveau_bdev(man->bdev);
Ben Skeggs60d2a882010-12-06 15:28:54 +1000705 struct nouveau_vram_engine *vram = &dev_priv->engine.vram;
Ben Skeggs573a2a32010-08-25 15:26:04 +1000706 struct drm_device *dev = dev_priv->dev;
707
Ben Skeggs60d2a882010-12-06 15:28:54 +1000708 vram->put(dev, (struct nouveau_vram **)&mem->mm_node);
Ben Skeggs573a2a32010-08-25 15:26:04 +1000709}
710
711static int
712nouveau_vram_manager_new(struct ttm_mem_type_manager *man,
713 struct ttm_buffer_object *bo,
714 struct ttm_placement *placement,
715 struct ttm_mem_reg *mem)
716{
717 struct drm_nouveau_private *dev_priv = nouveau_bdev(man->bdev);
Ben Skeggs60d2a882010-12-06 15:28:54 +1000718 struct nouveau_vram_engine *vram = &dev_priv->engine.vram;
Ben Skeggs573a2a32010-08-25 15:26:04 +1000719 struct drm_device *dev = dev_priv->dev;
720 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs60d2a882010-12-06 15:28:54 +1000721 struct nouveau_vram *node;
Ben Skeggs5f6fdca2010-11-12 15:13:59 +1000722 u32 size_nc = 0;
Ben Skeggs573a2a32010-08-25 15:26:04 +1000723 int ret;
724
Ben Skeggs5f6fdca2010-11-12 15:13:59 +1000725 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG)
726 size_nc = 1 << nvbo->vma.node->type;
727
Ben Skeggs60d2a882010-12-06 15:28:54 +1000728 ret = vram->get(dev, mem->num_pages << PAGE_SHIFT,
729 mem->page_alignment << PAGE_SHIFT, size_nc,
730 (nvbo->tile_flags >> 8) & 0xff, &node);
Ben Skeggs573a2a32010-08-25 15:26:04 +1000731 if (ret)
732 return ret;
733
Ben Skeggs4c74eb72010-11-10 14:10:04 +1000734 node->page_shift = 12;
735 if (nvbo->vma.node)
736 node->page_shift = nvbo->vma.node->type;
737
Ben Skeggs60d2a882010-12-06 15:28:54 +1000738 mem->mm_node = node;
739 mem->start = node->offset >> PAGE_SHIFT;
Ben Skeggs573a2a32010-08-25 15:26:04 +1000740 return 0;
741}
742
743void
744nouveau_vram_manager_debug(struct ttm_mem_type_manager *man, const char *prefix)
745{
Ben Skeggs573a2a32010-08-25 15:26:04 +1000746 struct nouveau_mm *mm = man->priv;
747 struct nouveau_mm_node *r;
748 u64 total = 0, ttotal[3] = {}, tused[3] = {}, tfree[3] = {};
749 int i;
750
751 mutex_lock(&mm->mutex);
752 list_for_each_entry(r, &mm->nodes, nl_entry) {
753 printk(KERN_DEBUG "%s %s-%d: 0x%010llx 0x%010llx\n",
754 prefix, r->free ? "free" : "used", r->type,
755 ((u64)r->offset << 12),
756 (((u64)r->offset + r->length) << 12));
757 total += r->length;
758 ttotal[r->type] += r->length;
759 if (r->free)
760 tfree[r->type] += r->length;
761 else
762 tused[r->type] += r->length;
763 }
764 mutex_unlock(&mm->mutex);
765
766 printk(KERN_DEBUG "%s total: 0x%010llx\n", prefix, total << 12);
767 for (i = 0; i < 3; i++) {
768 printk(KERN_DEBUG "%s type %d: 0x%010llx, "
769 "used 0x%010llx, free 0x%010llx\n", prefix,
770 i, ttotal[i] << 12, tused[i] << 12, tfree[i] << 12);
771 }
772}
773
774const struct ttm_mem_type_manager_func nouveau_vram_manager = {
775 nouveau_vram_manager_init,
776 nouveau_vram_manager_fini,
777 nouveau_vram_manager_new,
778 nouveau_vram_manager_del,
779 nouveau_vram_manager_debug
780};