blob: 66055b3d86684031ab16eb9e872360fb68fcaaa2 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright © 2007 David Airlie
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * David Airlie
25 */
26 /*
27 * Modularization
28 */
29
30#include <linux/module.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031#include <linux/fb.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020032
33#include "drmP.h"
34#include "drm.h"
35#include "drm_crtc.h"
36#include "drm_crtc_helper.h"
37#include "radeon_drm.h"
38#include "radeon.h"
39
Dave Airlie785b93e2009-08-28 15:46:53 +100040#include "drm_fb_helper.h"
41
Jerome Glisse771fe6b2009-06-05 14:42:42 +020042struct radeon_fb_device {
Dave Airlie785b93e2009-08-28 15:46:53 +100043 struct drm_fb_helper helper;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020044 struct radeon_framebuffer *rfb;
Dave Airlie785b93e2009-08-28 15:46:53 +100045 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020046};
47
Jerome Glisse771fe6b2009-06-05 14:42:42 +020048static struct fb_ops radeonfb_ops = {
49 .owner = THIS_MODULE,
Michel Dänzerc88f9f02009-09-15 17:09:30 +020050 .fb_check_var = drm_fb_helper_check_var,
Dave Airlie785b93e2009-08-28 15:46:53 +100051 .fb_set_par = drm_fb_helper_set_par,
52 .fb_setcolreg = drm_fb_helper_setcolreg,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020053 .fb_fillrect = cfb_fillrect,
54 .fb_copyarea = cfb_copyarea,
55 .fb_imageblit = cfb_imageblit,
Dave Airlie785b93e2009-08-28 15:46:53 +100056 .fb_pan_display = drm_fb_helper_pan_display,
57 .fb_blank = drm_fb_helper_blank,
Dave Airlie068143d2009-10-05 09:58:02 +100058 .fb_setcmap = drm_fb_helper_setcmap,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020059};
60
61/**
62 * Curretly it is assumed that the old framebuffer is reused.
63 *
64 * LOCKING
65 * caller should hold the mode config lock.
66 *
67 */
68int radeonfb_resize(struct drm_device *dev, struct drm_crtc *crtc)
69{
70 struct fb_info *info;
71 struct drm_framebuffer *fb;
72 struct drm_display_mode *mode = crtc->desired_mode;
73
74 fb = crtc->fb;
75 if (fb == NULL) {
76 return 1;
77 }
78 info = fb->fbdev;
79 if (info == NULL) {
80 return 1;
81 }
82 if (mode == NULL) {
83 return 1;
84 }
85 info->var.xres = mode->hdisplay;
86 info->var.right_margin = mode->hsync_start - mode->hdisplay;
87 info->var.hsync_len = mode->hsync_end - mode->hsync_start;
88 info->var.left_margin = mode->htotal - mode->hsync_end;
89 info->var.yres = mode->vdisplay;
90 info->var.lower_margin = mode->vsync_start - mode->vdisplay;
91 info->var.vsync_len = mode->vsync_end - mode->vsync_start;
92 info->var.upper_margin = mode->vtotal - mode->vsync_end;
93 info->var.pixclock = 10000000 / mode->htotal * 1000 / mode->vtotal * 100;
94 /* avoid overflow */
95 info->var.pixclock = info->var.pixclock * 1000 / mode->vrefresh;
96
97 return 0;
98}
99EXPORT_SYMBOL(radeonfb_resize);
100
Dave Airliee024e112009-06-24 09:48:08 +1000101static int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102{
103 int aligned = width;
Dave Airliee024e112009-06-24 09:48:08 +1000104 int align_large = (ASIC_IS_AVIVO(rdev)) || tiled;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105 int pitch_mask = 0;
106
107 switch (bpp / 8) {
108 case 1:
109 pitch_mask = align_large ? 255 : 127;
110 break;
111 case 2:
112 pitch_mask = align_large ? 127 : 31;
113 break;
114 case 3:
115 case 4:
116 pitch_mask = align_large ? 63 : 15;
117 break;
118 }
119
120 aligned += pitch_mask;
121 aligned &= ~pitch_mask;
122 return aligned;
123}
124
Dave Airlie785b93e2009-08-28 15:46:53 +1000125static struct drm_fb_helper_funcs radeon_fb_helper_funcs = {
126 .gamma_set = radeon_crtc_fb_gamma_set,
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000127 .gamma_get = radeon_crtc_fb_gamma_get,
Dave Airlie785b93e2009-08-28 15:46:53 +1000128};
129
130int radeonfb_create(struct drm_device *dev,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200131 uint32_t fb_width, uint32_t fb_height,
132 uint32_t surface_width, uint32_t surface_height,
Dave Airlied50ba252009-09-23 14:44:08 +1000133 uint32_t surface_depth, uint32_t surface_bpp,
Dave Airlie785b93e2009-08-28 15:46:53 +1000134 struct drm_framebuffer **fb_p)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200135{
Dave Airlie785b93e2009-08-28 15:46:53 +1000136 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200137 struct fb_info *info;
138 struct radeon_fb_device *rfbdev;
Jerome Glissef92e93e2009-06-22 18:15:58 +0200139 struct drm_framebuffer *fb = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200140 struct radeon_framebuffer *rfb;
141 struct drm_mode_fb_cmd mode_cmd;
142 struct drm_gem_object *gobj = NULL;
Jerome Glisse4c788672009-11-20 14:29:23 +0100143 struct radeon_bo *rbo = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200144 struct device *device = &rdev->pdev->dev;
145 int size, aligned_size, ret;
Jerome Glissef92e93e2009-06-22 18:15:58 +0200146 u64 fb_gpuaddr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200147 void *fbptr = NULL;
Jerome Glissef92e93e2009-06-22 18:15:58 +0200148 unsigned long tmp;
Dave Airliee024e112009-06-24 09:48:08 +1000149 bool fb_tiled = false; /* useful for testing */
Michel Dänzerc88f9f02009-09-15 17:09:30 +0200150 u32 tiling_flags = 0;
Dave Airliedfee5612009-10-02 09:19:09 +1000151 int crtc_count;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200152
153 mode_cmd.width = surface_width;
154 mode_cmd.height = surface_height;
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000155
156 /* avivo can't scanout real 24bpp */
157 if ((surface_bpp == 24) && ASIC_IS_AVIVO(rdev))
158 surface_bpp = 32;
159
Dave Airlied50ba252009-09-23 14:44:08 +1000160 mode_cmd.bpp = surface_bpp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200161 /* need to align pitch with crtc limits */
Dave Airliee024e112009-06-24 09:48:08 +1000162 mode_cmd.pitch = radeon_align_pitch(rdev, mode_cmd.width, mode_cmd.bpp, fb_tiled) * ((mode_cmd.bpp + 1) / 8);
Dave Airlied50ba252009-09-23 14:44:08 +1000163 mode_cmd.depth = surface_depth;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200164
165 size = mode_cmd.pitch * mode_cmd.height;
166 aligned_size = ALIGN(size, PAGE_SIZE);
167
168 ret = radeon_gem_object_create(rdev, aligned_size, 0,
Jerome Glissef92e93e2009-06-22 18:15:58 +0200169 RADEON_GEM_DOMAIN_VRAM,
170 false, ttm_bo_type_kernel,
Jerome Glisse4c788672009-11-20 14:29:23 +0100171 &gobj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200172 if (ret) {
Jerome Glissef92e93e2009-06-22 18:15:58 +0200173 printk(KERN_ERR "failed to allocate framebuffer (%d %d)\n",
174 surface_width, surface_height);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200175 ret = -ENOMEM;
176 goto out;
177 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100178 rbo = gobj->driver_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200179
Dave Airliee024e112009-06-24 09:48:08 +1000180 if (fb_tiled)
Michel Dänzerc88f9f02009-09-15 17:09:30 +0200181 tiling_flags = RADEON_TILING_MACRO;
182
183#ifdef __BIG_ENDIAN
184 switch (mode_cmd.bpp) {
185 case 32:
186 tiling_flags |= RADEON_TILING_SWAP_32BIT;
187 break;
188 case 16:
189 tiling_flags |= RADEON_TILING_SWAP_16BIT;
190 default:
191 break;
192 }
193#endif
194
Jerome Glisse4c788672009-11-20 14:29:23 +0100195 if (tiling_flags) {
196 ret = radeon_bo_set_tiling_flags(rbo,
197 tiling_flags | RADEON_TILING_SURFACE,
198 mode_cmd.pitch);
199 if (ret)
200 dev_err(rdev->dev, "FB failed to set tiling flags\n");
201 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202 mutex_lock(&rdev->ddev->struct_mutex);
203 fb = radeon_framebuffer_create(rdev->ddev, &mode_cmd, gobj);
204 if (fb == NULL) {
205 DRM_ERROR("failed to allocate fb.\n");
206 ret = -ENOMEM;
207 goto out_unref;
208 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100209 ret = radeon_bo_reserve(rbo, false);
210 if (unlikely(ret != 0))
211 goto out_unref;
212 ret = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_gpuaddr);
Jerome Glissef92e93e2009-06-22 18:15:58 +0200213 if (ret) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100214 radeon_bo_unreserve(rbo);
215 goto out_unref;
216 }
217 if (fb_tiled)
218 radeon_bo_check_tiling(rbo, 0, 0);
219 ret = radeon_bo_kmap(rbo, &fbptr);
220 radeon_bo_unreserve(rbo);
221 if (ret) {
Jerome Glissef92e93e2009-06-22 18:15:58 +0200222 goto out_unref;
223 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200224
225 list_add(&fb->filp_head, &rdev->ddev->mode_config.fb_kernel_list);
226
Dave Airlie785b93e2009-08-28 15:46:53 +1000227 *fb_p = fb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200228 rfb = to_radeon_framebuffer(fb);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200229 rdev->fbdev_rfb = rfb;
Jerome Glisse4c788672009-11-20 14:29:23 +0100230 rdev->fbdev_rbo = rbo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231
232 info = framebuffer_alloc(sizeof(struct radeon_fb_device), device);
233 if (info == NULL) {
234 ret = -ENOMEM;
235 goto out_unref;
236 }
Dave Airlie785b93e2009-08-28 15:46:53 +1000237
Dave Airlie2f9a60d2009-09-11 18:35:38 +1000238 rdev->fbdev_info = info;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200239 rfbdev = info->par;
Dave Airlie785b93e2009-08-28 15:46:53 +1000240 rfbdev->helper.funcs = &radeon_fb_helper_funcs;
241 rfbdev->helper.dev = dev;
Dave Airliedfee5612009-10-02 09:19:09 +1000242 if (rdev->flags & RADEON_SINGLE_CRTC)
243 crtc_count = 1;
244 else
245 crtc_count = 2;
246 ret = drm_fb_helper_init_crtc_count(&rfbdev->helper, crtc_count,
Dave Airlie785b93e2009-08-28 15:46:53 +1000247 RADEONFB_CONN_LIMIT);
248 if (ret)
249 goto out_unref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200250
Jerome Glisse4c788672009-11-20 14:29:23 +0100251 memset_io(fbptr, 0xff, aligned_size);
Dave Airliebf8e8282009-08-17 10:20:47 +1000252
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200253 strcpy(info->fix.id, "radeondrmfb");
Dave Airlie785b93e2009-08-28 15:46:53 +1000254
Dave Airlie068143d2009-10-05 09:58:02 +1000255 drm_fb_helper_fill_fix(info, fb->pitch, fb->depth);
Dave Airlie785b93e2009-08-28 15:46:53 +1000256
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200257 info->flags = FBINFO_DEFAULT;
258 info->fbops = &radeonfb_ops;
Dave Airlie785b93e2009-08-28 15:46:53 +1000259
Jerome Glissef92e93e2009-06-22 18:15:58 +0200260 tmp = fb_gpuaddr - rdev->mc.vram_location;
261 info->fix.smem_start = rdev->mc.aper_base + tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200262 info->fix.smem_len = size;
263 info->screen_base = fbptr;
264 info->screen_size = size;
Dave Airlie785b93e2009-08-28 15:46:53 +1000265
266 drm_fb_helper_fill_var(info, fb, fb_width, fb_height);
Dave Airlieed8f0d92009-07-29 17:07:38 +1000267
268 /* setup aperture base/size for vesafb takeover */
269 info->aperture_base = rdev->ddev->mode_config.fb_base;
270 info->aperture_size = rdev->mc.real_vram_size;
271
Michel Dänzer696d4df2009-06-23 16:12:53 +0200272 info->fix.mmio_start = 0;
273 info->fix.mmio_len = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200274 info->pixmap.size = 64*1024;
275 info->pixmap.buf_align = 8;
276 info->pixmap.access_align = 32;
277 info->pixmap.flags = FB_PIXMAP_SYSTEM;
278 info->pixmap.scan_align = 1;
279 if (info->screen_base == NULL) {
280 ret = -ENOSPC;
281 goto out_unref;
282 }
283 DRM_INFO("fb mappable at 0x%lX\n", info->fix.smem_start);
284 DRM_INFO("vram apper at 0x%lX\n", (unsigned long)rdev->mc.aper_base);
285 DRM_INFO("size %lu\n", (unsigned long)size);
286 DRM_INFO("fb depth is %d\n", fb->depth);
287 DRM_INFO(" pitch is %d\n", fb->pitch);
288
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200289 fb->fbdev = info;
290 rfbdev->rfb = rfb;
291 rfbdev->rdev = rdev;
292
293 mutex_unlock(&rdev->ddev->struct_mutex);
294 return 0;
295
296out_unref:
Jerome Glisse4c788672009-11-20 14:29:23 +0100297 if (rbo) {
298 ret = radeon_bo_reserve(rbo, false);
299 if (likely(ret == 0)) {
300 radeon_bo_kunmap(rbo);
301 radeon_bo_unreserve(rbo);
302 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200303 }
Jerome Glissef92e93e2009-06-22 18:15:58 +0200304 if (fb && ret) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200305 list_del(&fb->filp_head);
306 drm_gem_object_unreference(gobj);
307 drm_framebuffer_cleanup(fb);
308 kfree(fb);
309 }
310 drm_gem_object_unreference(gobj);
311 mutex_unlock(&rdev->ddev->struct_mutex);
312out:
313 return ret;
314}
315
Dave Airlied50ba252009-09-23 14:44:08 +1000316static char *mode_option;
317int radeon_parse_options(char *options)
318{
319 char *this_opt;
320
321 if (!options || !*options)
322 return 0;
323
324 while ((this_opt = strsep(&options, ",")) != NULL) {
325 if (!*this_opt)
326 continue;
327 mode_option = this_opt;
328 }
329 return 0;
330}
331
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200332int radeonfb_probe(struct drm_device *dev)
333{
Dave Airlie47381152009-11-18 13:39:34 +1000334 struct radeon_device *rdev = dev->dev_private;
335 int bpp_sel = 32;
336
337 /* select 8 bpp console on RN50 or 16MB cards */
338 if (ASIC_IS_RN50(rdev) || rdev->mc.real_vram_size <= (32*1024*1024))
339 bpp_sel = 8;
340
341 return drm_fb_helper_single_fb_probe(dev, bpp_sel, &radeonfb_create);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200342}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200343
344int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb)
345{
346 struct fb_info *info;
347 struct radeon_framebuffer *rfb = to_radeon_framebuffer(fb);
Jerome Glisse4c788672009-11-20 14:29:23 +0100348 struct radeon_bo *rbo;
349 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200350
351 if (!fb) {
352 return -EINVAL;
353 }
354 info = fb->fbdev;
355 if (info) {
Dave Airlie785b93e2009-08-28 15:46:53 +1000356 struct radeon_fb_device *rfbdev = info->par;
Jerome Glisse4c788672009-11-20 14:29:23 +0100357 rbo = rfb->obj->driver_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200358 unregister_framebuffer(info);
Jerome Glisse4c788672009-11-20 14:29:23 +0100359 r = radeon_bo_reserve(rbo, false);
360 if (likely(r == 0)) {
361 radeon_bo_kunmap(rbo);
362 radeon_bo_unpin(rbo);
363 radeon_bo_unreserve(rbo);
364 }
Dave Airlie785b93e2009-08-28 15:46:53 +1000365 drm_fb_helper_free(&rfbdev->helper);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200366 framebuffer_release(info);
367 }
368
369 printk(KERN_INFO "unregistered panic notifier\n");
Dave Airlie785b93e2009-08-28 15:46:53 +1000370
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200371 return 0;
372}
373EXPORT_SYMBOL(radeonfb_remove);
374MODULE_LICENSE("GPL");