blob: ff2948513f8eb2365de0f3f6a5a424f84737cb0b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 95, 96, 97, 98, 99, 2000, 2003 Ralf Baechle
7 * Copyright (C) 1999, 2000, 2001 Silicon Graphics, Inc.
8 */
9#ifndef _ASM_PGTABLE_32_H
10#define _ASM_PGTABLE_32_H
11
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <asm/addrspace.h>
13#include <asm/page.h>
14
15#include <linux/linkage.h>
16#include <asm/cachectl.h>
17#include <asm/fixmap.h>
18
Ralf Baechlec6e8b582005-02-10 12:19:59 +000019#include <asm-generic/pgtable-nopmd.h>
20
Linus Torvalds1da177e2005-04-16 15:20:36 -070021/*
22 * - add_wired_entry() add a fixed TLB entry, and move wired register
23 */
24extern void add_wired_entry(unsigned long entrylo0, unsigned long entrylo1,
25 unsigned long entryhi, unsigned long pagemask);
26
27/*
28 * - add_temporary_entry() add a temporary TLB entry. We use TLB entries
29 * starting at the top and working down. This is for populating the
30 * TLB before trap_init() puts the TLB miss handler in place. It
31 * should be used only for entries matching the actual page tables,
32 * to prevent inconsistencies.
33 */
34extern int add_temporary_entry(unsigned long entrylo0, unsigned long entrylo1,
35 unsigned long entryhi, unsigned long pagemask);
36
37
38/* Basically we have the same two-level (which is the logical three level
39 * Linux page table layout folded) page tables as the i386. Some day
40 * when we have proper page coloring support we can have a 1% quicker
41 * tlb refill handling mechanism, but for now it is a bit slower but
42 * works even with the cache aliasing problem the R4k and above have.
43 */
44
Linus Torvalds1da177e2005-04-16 15:20:36 -070045/* PGDIR_SHIFT determines what a third-level page table entry can map */
Ralf Baechle4c8081e42007-07-31 21:47:03 +010046#define PGDIR_SHIFT (2 * PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2)
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#define PGDIR_SIZE (1UL << PGDIR_SHIFT)
48#define PGDIR_MASK (~(PGDIR_SIZE-1))
49
50/*
51 * Entries per page directory level: we use two-level, so
Ralf Baechlec6e8b582005-02-10 12:19:59 +000052 * we don't really have any PUD/PMD directory physically.
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 */
54#ifdef CONFIG_64BIT_PHYS_ADDR
55#define PGD_ORDER 1
Ralf Baechlec6e8b582005-02-10 12:19:59 +000056#define PUD_ORDER aieeee_attempt_to_allocate_pud
57#define PMD_ORDER 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#define PTE_ORDER 0
59#else
60#define PGD_ORDER 0
Ralf Baechlec6e8b582005-02-10 12:19:59 +000061#define PUD_ORDER aieeee_attempt_to_allocate_pud
62#define PMD_ORDER 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#define PTE_ORDER 0
64#endif
65
66#define PTRS_PER_PGD ((PAGE_SIZE << PGD_ORDER) / sizeof(pgd_t))
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#define PTRS_PER_PTE ((PAGE_SIZE << PTE_ORDER) / sizeof(pte_t))
68
69#define USER_PTRS_PER_PGD (0x80000000UL/PGDIR_SIZE)
Hugh Dickinsd455a362005-04-19 13:29:23 -070070#define FIRST_USER_ADDRESS 0
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Thiemo Seuferf29244a2005-02-21 11:11:32 +000072#define VMALLOC_START MAP_BASE
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
74#ifdef CONFIG_HIGHMEM
75# define VMALLOC_END (PKMAP_BASE-2*PAGE_SIZE)
76#else
77# define VMALLOC_END (FIXADDR_START-2*PAGE_SIZE)
78#endif
79
80#ifdef CONFIG_64BIT_PHYS_ADDR
81#define pte_ERROR(e) \
82 printk("%s:%d: bad pte %016Lx.\n", __FILE__, __LINE__, pte_val(e))
83#else
84#define pte_ERROR(e) \
85 printk("%s:%d: bad pte %08lx.\n", __FILE__, __LINE__, pte_val(e))
86#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070087#define pgd_ERROR(e) \
88 printk("%s:%d: bad pgd %08lx.\n", __FILE__, __LINE__, pgd_val(e))
89
90extern void load_pgd(unsigned long pg_dir);
91
92extern pte_t invalid_pte_table[PAGE_SIZE/sizeof(pte_t)];
93
94/*
95 * Empty pgd/pmd entries point to the invalid_pte_table.
96 */
97static inline int pmd_none(pmd_t pmd)
98{
99 return pmd_val(pmd) == (unsigned long) invalid_pte_table;
100}
101
102#define pmd_bad(pmd) (pmd_val(pmd) & ~PAGE_MASK)
103
104static inline int pmd_present(pmd_t pmd)
105{
106 return pmd_val(pmd) != (unsigned long) invalid_pte_table;
107}
108
109static inline void pmd_clear(pmd_t *pmdp)
110{
111 pmd_val(*pmdp) = ((unsigned long) invalid_pte_table);
112}
113
Ralf Baechle6e760c82005-07-06 12:08:11 +0000114#if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32_R1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115#define pte_page(x) pfn_to_page(pte_pfn(x))
116#define pte_pfn(x) ((unsigned long)((x).pte_high >> 6))
117static inline pte_t
118pfn_pte(unsigned long pfn, pgprot_t prot)
119{
120 pte_t pte;
121 pte.pte_high = (pfn << 6) | (pgprot_val(prot) & 0x3f);
122 pte.pte_low = pgprot_val(prot);
123 return pte;
124}
125
126#else
127
128#define pte_page(x) pfn_to_page(pte_pfn(x))
129
130#ifdef CONFIG_CPU_VR41XX
131#define pte_pfn(x) ((unsigned long)((x).pte >> (PAGE_SHIFT + 2)))
132#define pfn_pte(pfn, prot) __pte(((pfn) << (PAGE_SHIFT + 2)) | pgprot_val(prot))
133#else
134#define pte_pfn(x) ((unsigned long)((x).pte >> PAGE_SHIFT))
Ralf Baechle533330b2005-08-17 10:11:10 +0000135#define pfn_pte(pfn, prot) __pte(((unsigned long long)(pfn) << PAGE_SHIFT) | pgprot_val(prot))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136#endif
Ralf Baechle6e760c82005-07-06 12:08:11 +0000137#endif /* defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32_R1) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138
139#define __pgd_offset(address) pgd_index(address)
Thiemo Seuferf29244a2005-02-21 11:11:32 +0000140#define __pud_offset(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141#define __pmd_offset(address) (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1))
142
143/* to find an entry in a kernel page-table-directory */
144#define pgd_offset_k(address) pgd_offset(&init_mm, address)
145
Thiemo Seuferf29244a2005-02-21 11:11:32 +0000146#define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD-1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147
148/* to find an entry in a page-table-directory */
149#define pgd_offset(mm,addr) ((mm)->pgd + pgd_index(addr))
150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151/* Find an entry in the third-level page table.. */
152#define __pte_offset(address) \
153 (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
154#define pte_offset(dir, address) \
Franck Bui-Huu5b70a312006-12-05 10:39:56 +0100155 ((pte_t *) pmd_page_vaddr(*(dir)) + __pte_offset(address))
156#define pte_offset_kernel(dir, address) \
157 ((pte_t *) pmd_page_vaddr(*(dir)) + __pte_offset(address))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
159#define pte_offset_map(dir, address) \
160 ((pte_t *)page_address(pmd_page(*(dir))) + __pte_offset(address))
161#define pte_offset_map_nested(dir, address) \
162 ((pte_t *)page_address(pmd_page(*(dir))) + __pte_offset(address))
163#define pte_unmap(pte) ((void)(pte))
164#define pte_unmap_nested(pte) ((void)(pte))
165
166#if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
167
168/* Swap entries must have VALID bit cleared. */
169#define __swp_type(x) (((x).val >> 10) & 0x1f)
170#define __swp_offset(x) ((x).val >> 15)
171#define __swp_entry(type,offset) \
172 ((swp_entry_t) { ((type) << 10) | ((offset) << 15) })
173
174/*
Sergei Shtylyov7cb710c2006-05-27 22:39:39 +0400175 * Bits 0, 4, 8, and 9 are taken, split up 28 bits of offset into this range:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 */
Sergei Shtylyov7cb710c2006-05-27 22:39:39 +0400177#define PTE_FILE_MAX_BITS 28
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
Sergei Shtylyov7cb710c2006-05-27 22:39:39 +0400179#define pte_to_pgoff(_pte) ((((_pte).pte >> 1 ) & 0x07) | \
180 (((_pte).pte >> 2 ) & 0x38) | \
181 (((_pte).pte >> 10) << 6 ))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
Sergei Shtylyov7cb710c2006-05-27 22:39:39 +0400183#define pgoff_to_pte(off) ((pte_t) { (((off) & 0x07) << 1 ) | \
184 (((off) & 0x38) << 2 ) | \
185 (((off) >> 6 ) << 10) | \
186 _PAGE_FILE })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
188#else
189
190/* Swap entries must have VALID and GLOBAL bits cleared. */
Sergei Shtylyov6ebba0e2006-05-27 20:43:04 +0400191#if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32)
192#define __swp_type(x) (((x).val >> 2) & 0x1f)
193#define __swp_offset(x) ((x).val >> 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194#define __swp_entry(type,offset) \
Sergei Shtylyov6ebba0e2006-05-27 20:43:04 +0400195 ((swp_entry_t) { ((type) << 2) | ((offset) << 7) })
196#else
197#define __swp_type(x) (((x).val >> 8) & 0x1f)
198#define __swp_offset(x) ((x).val >> 13)
199#define __swp_entry(type,offset) \
200 ((swp_entry_t) { ((type) << 8) | ((offset) << 13) })
201#endif /* defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202
Sergei Shtylyov7cb710c2006-05-27 22:39:39 +0400203#if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204/*
Sergei Shtylyov7cb710c2006-05-27 22:39:39 +0400205 * Bits 0 and 1 of pte_high are taken, use the rest for the page offset...
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 */
Sergei Shtylyov7cb710c2006-05-27 22:39:39 +0400207#define PTE_FILE_MAX_BITS 30
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208
Sergei Shtylyov7cb710c2006-05-27 22:39:39 +0400209#define pte_to_pgoff(_pte) ((_pte).pte_high >> 2)
210#define pgoff_to_pte(off) ((pte_t) { _PAGE_FILE, (off) << 2 })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211
212#else
Sergei Shtylyov7cb710c2006-05-27 22:39:39 +0400213/*
214 * Bits 0, 4, 6, and 7 are taken, split up 28 bits of offset into this range:
215 */
216#define PTE_FILE_MAX_BITS 28
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217
Sergei Shtylyov7cb710c2006-05-27 22:39:39 +0400218#define pte_to_pgoff(_pte) ((((_pte).pte >> 1) & 0x7) | \
219 (((_pte).pte >> 2) & 0x8) | \
220 (((_pte).pte >> 8) << 4))
221
222#define pgoff_to_pte(off) ((pte_t) { (((off) & 0x7) << 1) | \
223 (((off) & 0x8) << 2) | \
224 (((off) >> 4) << 8) | \
225 _PAGE_FILE })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226#endif
227
228#endif
229
Sergei Shtylyov6ebba0e2006-05-27 20:43:04 +0400230#if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32)
231#define __pte_to_swp_entry(pte) ((swp_entry_t) { (pte).pte_high })
232#define __swp_entry_to_pte(x) ((pte_t) { 0, (x).val })
233#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
235#define __swp_entry_to_pte(x) ((pte_t) { (x).val })
Sergei Shtylyov6ebba0e2006-05-27 20:43:04 +0400236#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
238#endif /* _ASM_PGTABLE_32_H */