blob: e47f2fc294ce9250352b894befe0e943df1efa62 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
31#include "radeon_object.h"
32
33/* TODO: Here are things that needs to be done :
34 * - surface allocator & initializer : (bit like scratch reg) should
35 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
36 * related to surface
37 * - WB : write back stuff (do it bit like scratch reg things)
38 * - Vblank : look at Jesse's rework and what we should do
39 * - r600/r700: gart & cp
40 * - cs : clean cs ioctl use bitmap & things like that.
41 * - power management stuff
42 * - Barrier in gart code
43 * - Unmappabled vram ?
44 * - TESTING, TESTING, TESTING
45 */
46
47#include <asm/atomic.h>
48#include <linux/wait.h>
49#include <linux/list.h>
50#include <linux/kref.h>
51
52#include "radeon_mode.h"
53#include "radeon_reg.h"
Jerome Glisse068a1172009-06-17 13:28:30 +020054#include "r300.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020055
56/*
57 * Modules parameters.
58 */
59extern int radeon_no_wb;
60extern int radeon_modeset;
61extern int radeon_dynclks;
62extern int radeon_r4xx_atom;
63extern int radeon_agpmode;
64extern int radeon_vram_limit;
65extern int radeon_gart_size;
66extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020067extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020068extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100069extern int radeon_tv;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020070
71/*
72 * Copy from radeon_drv.h so we don't have to include both and have conflicting
73 * symbol;
74 */
75#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
76#define RADEON_IB_POOL_SIZE 16
77#define RADEON_DEBUGFS_MAX_NUM_FILES 32
78#define RADEONFB_CONN_LIMIT 4
79
80enum radeon_family {
81 CHIP_R100,
82 CHIP_RV100,
83 CHIP_RS100,
84 CHIP_RV200,
85 CHIP_RS200,
86 CHIP_R200,
87 CHIP_RV250,
88 CHIP_RS300,
89 CHIP_RV280,
90 CHIP_R300,
91 CHIP_R350,
92 CHIP_RV350,
93 CHIP_RV380,
94 CHIP_R420,
95 CHIP_R423,
96 CHIP_RV410,
97 CHIP_RS400,
98 CHIP_RS480,
99 CHIP_RS600,
100 CHIP_RS690,
101 CHIP_RS740,
102 CHIP_RV515,
103 CHIP_R520,
104 CHIP_RV530,
105 CHIP_RV560,
106 CHIP_RV570,
107 CHIP_R580,
108 CHIP_R600,
109 CHIP_RV610,
110 CHIP_RV630,
111 CHIP_RV620,
112 CHIP_RV635,
113 CHIP_RV670,
114 CHIP_RS780,
115 CHIP_RV770,
116 CHIP_RV730,
117 CHIP_RV710,
Jerome Glissec93bb852009-07-13 21:04:08 +0200118 CHIP_RS880,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200119 CHIP_LAST,
120};
121
122enum radeon_chip_flags {
123 RADEON_FAMILY_MASK = 0x0000ffffUL,
124 RADEON_FLAGS_MASK = 0xffff0000UL,
125 RADEON_IS_MOBILITY = 0x00010000UL,
126 RADEON_IS_IGP = 0x00020000UL,
127 RADEON_SINGLE_CRTC = 0x00040000UL,
128 RADEON_IS_AGP = 0x00080000UL,
129 RADEON_HAS_HIERZ = 0x00100000UL,
130 RADEON_IS_PCIE = 0x00200000UL,
131 RADEON_NEW_MEMMAP = 0x00400000UL,
132 RADEON_IS_PCI = 0x00800000UL,
133 RADEON_IS_IGPGART = 0x01000000UL,
134};
135
136
137/*
138 * Errata workarounds.
139 */
140enum radeon_pll_errata {
141 CHIP_ERRATA_R300_CG = 0x00000001,
142 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
143 CHIP_ERRATA_PLL_DELAY = 0x00000004
144};
145
146
147struct radeon_device;
148
149
150/*
151 * BIOS.
152 */
153bool radeon_get_bios(struct radeon_device *rdev);
154
155/*
156 * Clocks
157 */
158
159struct radeon_clock {
160 struct radeon_pll p1pll;
161 struct radeon_pll p2pll;
162 struct radeon_pll spll;
163 struct radeon_pll mpll;
164 /* 10 Khz units */
165 uint32_t default_mclk;
166 uint32_t default_sclk;
167};
168
169/*
170 * Fences.
171 */
172struct radeon_fence_driver {
173 uint32_t scratch_reg;
174 atomic_t seq;
175 uint32_t last_seq;
176 unsigned long count_timeout;
177 wait_queue_head_t queue;
178 rwlock_t lock;
179 struct list_head created;
180 struct list_head emited;
181 struct list_head signaled;
182};
183
184struct radeon_fence {
185 struct radeon_device *rdev;
186 struct kref kref;
187 struct list_head list;
188 /* protected by radeon_fence.lock */
189 uint32_t seq;
190 unsigned long timeout;
191 bool emited;
192 bool signaled;
193};
194
195int radeon_fence_driver_init(struct radeon_device *rdev);
196void radeon_fence_driver_fini(struct radeon_device *rdev);
197int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
198int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
199void radeon_fence_process(struct radeon_device *rdev);
200bool radeon_fence_signaled(struct radeon_fence *fence);
201int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
202int radeon_fence_wait_next(struct radeon_device *rdev);
203int radeon_fence_wait_last(struct radeon_device *rdev);
204struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
205void radeon_fence_unref(struct radeon_fence **fence);
206
Dave Airliee024e112009-06-24 09:48:08 +1000207/*
208 * Tiling registers
209 */
210struct radeon_surface_reg {
211 struct radeon_object *robj;
212};
213
214#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200215
216/*
217 * Radeon buffer.
218 */
219struct radeon_object;
220
221struct radeon_object_list {
222 struct list_head list;
223 struct radeon_object *robj;
224 uint64_t gpu_offset;
225 unsigned rdomain;
226 unsigned wdomain;
Dave Airliee024e112009-06-24 09:48:08 +1000227 uint32_t tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200228};
229
230int radeon_object_init(struct radeon_device *rdev);
231void radeon_object_fini(struct radeon_device *rdev);
232int radeon_object_create(struct radeon_device *rdev,
233 struct drm_gem_object *gobj,
234 unsigned long size,
235 bool kernel,
236 uint32_t domain,
237 bool interruptible,
238 struct radeon_object **robj_ptr);
239int radeon_object_kmap(struct radeon_object *robj, void **ptr);
240void radeon_object_kunmap(struct radeon_object *robj);
241void radeon_object_unref(struct radeon_object **robj);
242int radeon_object_pin(struct radeon_object *robj, uint32_t domain,
243 uint64_t *gpu_addr);
244void radeon_object_unpin(struct radeon_object *robj);
245int radeon_object_wait(struct radeon_object *robj);
Dave Airliecefb87e2009-08-16 21:05:45 +1000246int radeon_object_busy_domain(struct radeon_object *robj, uint32_t *cur_placement);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200247int radeon_object_evict_vram(struct radeon_device *rdev);
248int radeon_object_mmap(struct radeon_object *robj, uint64_t *offset);
249void radeon_object_force_delete(struct radeon_device *rdev);
250void radeon_object_list_add_object(struct radeon_object_list *lobj,
251 struct list_head *head);
252int radeon_object_list_validate(struct list_head *head, void *fence);
253void radeon_object_list_unvalidate(struct list_head *head);
254void radeon_object_list_clean(struct list_head *head);
255int radeon_object_fbdev_mmap(struct radeon_object *robj,
256 struct vm_area_struct *vma);
257unsigned long radeon_object_size(struct radeon_object *robj);
Dave Airliee024e112009-06-24 09:48:08 +1000258void radeon_object_clear_surface_reg(struct radeon_object *robj);
259int radeon_object_check_tiling(struct radeon_object *robj, bool has_moved,
260 bool force_drop);
261void radeon_object_set_tiling_flags(struct radeon_object *robj,
262 uint32_t tiling_flags, uint32_t pitch);
263void radeon_object_get_tiling_flags(struct radeon_object *robj, uint32_t *tiling_flags, uint32_t *pitch);
264void radeon_bo_move_notify(struct ttm_buffer_object *bo,
265 struct ttm_mem_reg *mem);
266void radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200267/*
268 * GEM objects.
269 */
270struct radeon_gem {
271 struct list_head objects;
272};
273
274int radeon_gem_init(struct radeon_device *rdev);
275void radeon_gem_fini(struct radeon_device *rdev);
276int radeon_gem_object_create(struct radeon_device *rdev, int size,
277 int alignment, int initial_domain,
278 bool discardable, bool kernel,
279 bool interruptible,
280 struct drm_gem_object **obj);
281int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
282 uint64_t *gpu_addr);
283void radeon_gem_object_unpin(struct drm_gem_object *obj);
284
285
286/*
287 * GART structures, functions & helpers
288 */
289struct radeon_mc;
290
291struct radeon_gart_table_ram {
292 volatile uint32_t *ptr;
293};
294
295struct radeon_gart_table_vram {
296 struct radeon_object *robj;
297 volatile uint32_t *ptr;
298};
299
300union radeon_gart_table {
301 struct radeon_gart_table_ram ram;
302 struct radeon_gart_table_vram vram;
303};
304
305struct radeon_gart {
306 dma_addr_t table_addr;
307 unsigned num_gpu_pages;
308 unsigned num_cpu_pages;
309 unsigned table_size;
310 union radeon_gart_table table;
311 struct page **pages;
312 dma_addr_t *pages_addr;
313 bool ready;
314};
315
316int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
317void radeon_gart_table_ram_free(struct radeon_device *rdev);
318int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
319void radeon_gart_table_vram_free(struct radeon_device *rdev);
320int radeon_gart_init(struct radeon_device *rdev);
321void radeon_gart_fini(struct radeon_device *rdev);
322void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
323 int pages);
324int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
325 int pages, struct page **pagelist);
326
327
328/*
329 * GPU MC structures, functions & helpers
330 */
331struct radeon_mc {
332 resource_size_t aper_size;
333 resource_size_t aper_base;
334 resource_size_t agp_base;
335 unsigned gtt_location;
336 unsigned gtt_size;
337 unsigned vram_location;
Dave Airlie7a50f012009-07-21 20:39:30 +1000338 /* for some chips with <= 32MB we need to lie
339 * about vram size near mc fb location */
340 unsigned mc_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200341 unsigned vram_width;
Dave Airlie7a50f012009-07-21 20:39:30 +1000342 unsigned real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200343 int vram_mtrr;
344 bool vram_is_ddr;
345};
346
347int radeon_mc_setup(struct radeon_device *rdev);
348
349
350/*
351 * GPU scratch registers structures, functions & helpers
352 */
353struct radeon_scratch {
354 unsigned num_reg;
355 bool free[32];
356 uint32_t reg[32];
357};
358
359int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
360void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
361
362
363/*
364 * IRQS.
365 */
366struct radeon_irq {
367 bool installed;
368 bool sw_int;
369 /* FIXME: use a define max crtc rather than hardcode it */
370 bool crtc_vblank_int[2];
371};
372
373int radeon_irq_kms_init(struct radeon_device *rdev);
374void radeon_irq_kms_fini(struct radeon_device *rdev);
375
376
377/*
378 * CP & ring.
379 */
380struct radeon_ib {
381 struct list_head list;
382 unsigned long idx;
383 uint64_t gpu_addr;
384 struct radeon_fence *fence;
385 volatile uint32_t *ptr;
386 uint32_t length_dw;
387};
388
389struct radeon_ib_pool {
390 struct mutex mutex;
391 struct radeon_object *robj;
392 struct list_head scheduled_ibs;
393 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
394 bool ready;
395 DECLARE_BITMAP(alloc_bm, RADEON_IB_POOL_SIZE);
396};
397
398struct radeon_cp {
399 struct radeon_object *ring_obj;
400 volatile uint32_t *ring;
401 unsigned rptr;
402 unsigned wptr;
403 unsigned wptr_old;
404 unsigned ring_size;
405 unsigned ring_free_dw;
406 int count_dw;
407 uint64_t gpu_addr;
408 uint32_t align_mask;
409 uint32_t ptr_mask;
410 struct mutex mutex;
411 bool ready;
412};
413
414int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
415void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
416int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
417int radeon_ib_pool_init(struct radeon_device *rdev);
418void radeon_ib_pool_fini(struct radeon_device *rdev);
419int radeon_ib_test(struct radeon_device *rdev);
420/* Ring access between begin & end cannot sleep */
421void radeon_ring_free_size(struct radeon_device *rdev);
422int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
423void radeon_ring_unlock_commit(struct radeon_device *rdev);
424void radeon_ring_unlock_undo(struct radeon_device *rdev);
425int radeon_ring_test(struct radeon_device *rdev);
426int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
427void radeon_ring_fini(struct radeon_device *rdev);
428
429
430/*
431 * CS.
432 */
433struct radeon_cs_reloc {
434 struct drm_gem_object *gobj;
435 struct radeon_object *robj;
436 struct radeon_object_list lobj;
437 uint32_t handle;
438 uint32_t flags;
439};
440
441struct radeon_cs_chunk {
442 uint32_t chunk_id;
443 uint32_t length_dw;
444 uint32_t *kdata;
445};
446
447struct radeon_cs_parser {
448 struct radeon_device *rdev;
449 struct drm_file *filp;
450 /* chunks */
451 unsigned nchunks;
452 struct radeon_cs_chunk *chunks;
453 uint64_t *chunks_array;
454 /* IB */
455 unsigned idx;
456 /* relocations */
457 unsigned nrelocs;
458 struct radeon_cs_reloc *relocs;
459 struct radeon_cs_reloc **relocs_ptr;
460 struct list_head validated;
461 /* indices of various chunks */
462 int chunk_ib_idx;
463 int chunk_relocs_idx;
464 struct radeon_ib *ib;
465 void *track;
466};
467
468struct radeon_cs_packet {
469 unsigned idx;
470 unsigned type;
471 unsigned reg;
472 unsigned opcode;
473 int count;
474 unsigned one_reg_wr;
475};
476
477typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
478 struct radeon_cs_packet *pkt,
479 unsigned idx, unsigned reg);
480typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
481 struct radeon_cs_packet *pkt);
482
483
484/*
485 * AGP
486 */
487int radeon_agp_init(struct radeon_device *rdev);
488void radeon_agp_fini(struct radeon_device *rdev);
489
490
491/*
492 * Writeback
493 */
494struct radeon_wb {
495 struct radeon_object *wb_obj;
496 volatile uint32_t *wb;
497 uint64_t gpu_addr;
498};
499
Jerome Glissec93bb852009-07-13 21:04:08 +0200500/**
501 * struct radeon_pm - power management datas
502 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
503 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
504 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
505 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
506 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
507 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
508 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
509 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
510 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
511 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
512 * @needed_bandwidth: current bandwidth needs
513 *
514 * It keeps track of various data needed to take powermanagement decision.
515 * Bandwith need is used to determine minimun clock of the GPU and memory.
516 * Equation between gpu/memory clock and available bandwidth is hw dependent
517 * (type of memory, bus size, efficiency, ...)
518 */
519struct radeon_pm {
520 fixed20_12 max_bandwidth;
521 fixed20_12 igp_sideport_mclk;
522 fixed20_12 igp_system_mclk;
523 fixed20_12 igp_ht_link_clk;
524 fixed20_12 igp_ht_link_width;
525 fixed20_12 k8_bandwidth;
526 fixed20_12 sideport_bandwidth;
527 fixed20_12 ht_bandwidth;
528 fixed20_12 core_bandwidth;
529 fixed20_12 sclk;
530 fixed20_12 needed_bandwidth;
531};
532
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200533
534/*
535 * Benchmarking
536 */
537void radeon_benchmark(struct radeon_device *rdev);
538
539
540/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200541 * Testing
542 */
543void radeon_test_moves(struct radeon_device *rdev);
544
545
546/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200547 * Debugfs
548 */
549int radeon_debugfs_add_files(struct radeon_device *rdev,
550 struct drm_info_list *files,
551 unsigned nfiles);
552int radeon_debugfs_fence_init(struct radeon_device *rdev);
553int r100_debugfs_rbbm_init(struct radeon_device *rdev);
554int r100_debugfs_cp_init(struct radeon_device *rdev);
555
556
557/*
558 * ASIC specific functions.
559 */
560struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200561 int (*init)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200562 void (*errata)(struct radeon_device *rdev);
563 void (*vram_info)(struct radeon_device *rdev);
564 int (*gpu_reset)(struct radeon_device *rdev);
565 int (*mc_init)(struct radeon_device *rdev);
566 void (*mc_fini)(struct radeon_device *rdev);
567 int (*wb_init)(struct radeon_device *rdev);
568 void (*wb_fini)(struct radeon_device *rdev);
569 int (*gart_enable)(struct radeon_device *rdev);
570 void (*gart_disable)(struct radeon_device *rdev);
571 void (*gart_tlb_flush)(struct radeon_device *rdev);
572 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
573 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
574 void (*cp_fini)(struct radeon_device *rdev);
575 void (*cp_disable)(struct radeon_device *rdev);
576 void (*ring_start)(struct radeon_device *rdev);
577 int (*irq_set)(struct radeon_device *rdev);
578 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200579 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200580 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
581 int (*cs_parse)(struct radeon_cs_parser *p);
582 int (*copy_blit)(struct radeon_device *rdev,
583 uint64_t src_offset,
584 uint64_t dst_offset,
585 unsigned num_pages,
586 struct radeon_fence *fence);
587 int (*copy_dma)(struct radeon_device *rdev,
588 uint64_t src_offset,
589 uint64_t dst_offset,
590 unsigned num_pages,
591 struct radeon_fence *fence);
592 int (*copy)(struct radeon_device *rdev,
593 uint64_t src_offset,
594 uint64_t dst_offset,
595 unsigned num_pages,
596 struct radeon_fence *fence);
597 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
598 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
599 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
600 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +1000601 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
602 uint32_t tiling_flags, uint32_t pitch,
603 uint32_t offset, uint32_t obj_size);
604 int (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +0200605 void (*bandwidth_update)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200606};
607
Dave Airlie551ebd82009-09-01 15:25:57 +1000608struct r100_asic {
609 const unsigned *reg_safe_bm;
610 unsigned reg_safe_bm_size;
611};
612
Jerome Glisse068a1172009-06-17 13:28:30 +0200613union radeon_asic_config {
614 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +1000615 struct r100_asic r100;
Jerome Glisse068a1172009-06-17 13:28:30 +0200616};
617
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200618
619/*
620 * IOCTL.
621 */
622int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
623 struct drm_file *filp);
624int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
625 struct drm_file *filp);
626int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
627 struct drm_file *file_priv);
628int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
629 struct drm_file *file_priv);
630int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
631 struct drm_file *file_priv);
632int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
633 struct drm_file *file_priv);
634int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
635 struct drm_file *filp);
636int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
637 struct drm_file *filp);
638int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
639 struct drm_file *filp);
640int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
641 struct drm_file *filp);
642int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +1000643int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
644 struct drm_file *filp);
645int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
646 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200647
648
649/*
650 * Core structure, functions and helpers.
651 */
652typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
653typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
654
655struct radeon_device {
656 struct drm_device *ddev;
657 struct pci_dev *pdev;
658 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +0200659 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200660 enum radeon_family family;
661 unsigned long flags;
662 int usec_timeout;
663 enum radeon_pll_errata pll_errata;
664 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -0400665 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200666 int disp_priority;
667 /* BIOS */
668 uint8_t *bios;
669 bool is_atom_bios;
670 uint16_t bios_header_start;
671 struct radeon_object *stollen_vga_memory;
672 struct fb_info *fbdev_info;
673 struct radeon_object *fbdev_robj;
674 struct radeon_framebuffer *fbdev_rfb;
675 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +1000676 resource_size_t rmmio_base;
677 resource_size_t rmmio_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200678 void *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200679 radeon_rreg_t mc_rreg;
680 radeon_wreg_t mc_wreg;
681 radeon_rreg_t pll_rreg;
682 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +1000683 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200684 radeon_rreg_t pciep_rreg;
685 radeon_wreg_t pciep_wreg;
686 struct radeon_clock clock;
687 struct radeon_mc mc;
688 struct radeon_gart gart;
689 struct radeon_mode_info mode_info;
690 struct radeon_scratch scratch;
691 struct radeon_mman mman;
692 struct radeon_fence_driver fence_drv;
693 struct radeon_cp cp;
694 struct radeon_ib_pool ib_pool;
695 struct radeon_irq irq;
696 struct radeon_asic *asic;
697 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +0200698 struct radeon_pm pm;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200699 struct mutex cs_mutex;
700 struct radeon_wb wb;
701 bool gpu_lockup;
702 bool shutdown;
703 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +1000704 bool need_dma32;
Dave Airliee024e112009-06-24 09:48:08 +1000705 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Ben Hutchings70967ab2009-08-29 14:53:51 +0100706 const struct firmware *fw; /* firmware */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200707};
708
709int radeon_device_init(struct radeon_device *rdev,
710 struct drm_device *ddev,
711 struct pci_dev *pdev,
712 uint32_t flags);
713void radeon_device_fini(struct radeon_device *rdev);
714int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
715
Dave Airliede1b2892009-08-12 18:43:14 +1000716static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
717{
718 if (reg < 0x10000)
719 return readl(((void __iomem *)rdev->rmmio) + reg);
720 else {
721 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
722 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
723 }
724}
725
726static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
727{
728 if (reg < 0x10000)
729 writel(v, ((void __iomem *)rdev->rmmio) + reg);
730 else {
731 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
732 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
733 }
734}
735
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200736
737/*
738 * Registers read & write functions.
739 */
740#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
741#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +1000742#define RREG32(reg) r100_mm_rreg(rdev, (reg))
743#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200744#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
745#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
746#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
747#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
748#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
749#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +1000750#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
751#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200752#define WREG32_P(reg, val, mask) \
753 do { \
754 uint32_t tmp_ = RREG32(reg); \
755 tmp_ &= (mask); \
756 tmp_ |= ((val) & ~(mask)); \
757 WREG32(reg, tmp_); \
758 } while (0)
759#define WREG32_PLL_P(reg, val, mask) \
760 do { \
761 uint32_t tmp_ = RREG32_PLL(reg); \
762 tmp_ &= (mask); \
763 tmp_ |= ((val) & ~(mask)); \
764 WREG32_PLL(reg, tmp_); \
765 } while (0)
766
Dave Airliede1b2892009-08-12 18:43:14 +1000767/*
768 * Indirect registers accessor
769 */
770static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
771{
772 uint32_t r;
773
774 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
775 r = RREG32(RADEON_PCIE_DATA);
776 return r;
777}
778
779static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
780{
781 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
782 WREG32(RADEON_PCIE_DATA, (v));
783}
784
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200785void r100_pll_errata_after_index(struct radeon_device *rdev);
786
787
788/*
789 * ASICs helpers.
790 */
Dave Airlieb995e432009-07-14 02:02:32 +1000791#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
792 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200793#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
794 (rdev->family == CHIP_RV200) || \
795 (rdev->family == CHIP_RS100) || \
796 (rdev->family == CHIP_RS200) || \
797 (rdev->family == CHIP_RV250) || \
798 (rdev->family == CHIP_RV280) || \
799 (rdev->family == CHIP_RS300))
800#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
801 (rdev->family == CHIP_RV350) || \
802 (rdev->family == CHIP_R350) || \
803 (rdev->family == CHIP_RV380) || \
804 (rdev->family == CHIP_R420) || \
805 (rdev->family == CHIP_R423) || \
806 (rdev->family == CHIP_RV410) || \
807 (rdev->family == CHIP_RS400) || \
808 (rdev->family == CHIP_RS480))
809#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
810#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
811#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
812
813
814/*
815 * BIOS helpers.
816 */
817#define RBIOS8(i) (rdev->bios[i])
818#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
819#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
820
821int radeon_combios_init(struct radeon_device *rdev);
822void radeon_combios_fini(struct radeon_device *rdev);
823int radeon_atombios_init(struct radeon_device *rdev);
824void radeon_atombios_fini(struct radeon_device *rdev);
825
826
827/*
828 * RING helpers.
829 */
830#define CP_PACKET0 0x00000000
831#define PACKET0_BASE_INDEX_SHIFT 0
832#define PACKET0_BASE_INDEX_MASK (0x1ffff << 0)
833#define PACKET0_COUNT_SHIFT 16
834#define PACKET0_COUNT_MASK (0x3fff << 16)
835#define CP_PACKET1 0x40000000
836#define CP_PACKET2 0x80000000
837#define PACKET2_PAD_SHIFT 0
838#define PACKET2_PAD_MASK (0x3fffffff << 0)
839#define CP_PACKET3 0xC0000000
840#define PACKET3_IT_OPCODE_SHIFT 8
841#define PACKET3_IT_OPCODE_MASK (0xff << 8)
842#define PACKET3_COUNT_SHIFT 16
843#define PACKET3_COUNT_MASK (0x3fff << 16)
844/* PACKET3 op code */
845#define PACKET3_NOP 0x10
846#define PACKET3_3D_DRAW_VBUF 0x28
847#define PACKET3_3D_DRAW_IMMD 0x29
848#define PACKET3_3D_DRAW_INDX 0x2A
849#define PACKET3_3D_LOAD_VBPNTR 0x2F
850#define PACKET3_INDX_BUFFER 0x33
851#define PACKET3_3D_DRAW_VBUF_2 0x34
852#define PACKET3_3D_DRAW_IMMD_2 0x35
853#define PACKET3_3D_DRAW_INDX_2 0x36
854#define PACKET3_BITBLT_MULTI 0x9B
855
856#define PACKET0(reg, n) (CP_PACKET0 | \
857 REG_SET(PACKET0_BASE_INDEX, (reg) >> 2) | \
858 REG_SET(PACKET0_COUNT, (n)))
859#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
860#define PACKET3(op, n) (CP_PACKET3 | \
861 REG_SET(PACKET3_IT_OPCODE, (op)) | \
862 REG_SET(PACKET3_COUNT, (n)))
863
864#define PACKET_TYPE0 0
865#define PACKET_TYPE1 1
866#define PACKET_TYPE2 2
867#define PACKET_TYPE3 3
868
869#define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
870#define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
871#define CP_PACKET0_GET_REG(h) (((h) & 0x1FFF) << 2)
872#define CP_PACKET0_GET_ONE_REG_WR(h) (((h) >> 15) & 1)
873#define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
874
875static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
876{
877#if DRM_DEBUG_CODE
878 if (rdev->cp.count_dw <= 0) {
879 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
880 }
881#endif
882 rdev->cp.ring[rdev->cp.wptr++] = v;
883 rdev->cp.wptr &= rdev->cp.ptr_mask;
884 rdev->cp.count_dw--;
885 rdev->cp.ring_free_dw--;
886}
887
888
889/*
890 * ASICs macro.
891 */
Jerome Glisse068a1172009-06-17 13:28:30 +0200892#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200893#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
894#define radeon_errata(rdev) (rdev)->asic->errata((rdev))
895#define radeon_vram_info(rdev) (rdev)->asic->vram_info((rdev))
896#define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
897#define radeon_mc_init(rdev) (rdev)->asic->mc_init((rdev))
898#define radeon_mc_fini(rdev) (rdev)->asic->mc_fini((rdev))
899#define radeon_wb_init(rdev) (rdev)->asic->wb_init((rdev))
900#define radeon_wb_fini(rdev) (rdev)->asic->wb_fini((rdev))
901#define radeon_gart_enable(rdev) (rdev)->asic->gart_enable((rdev))
902#define radeon_gart_disable(rdev) (rdev)->asic->gart_disable((rdev))
903#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
904#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
905#define radeon_cp_init(rdev,rsize) (rdev)->asic->cp_init((rdev), (rsize))
906#define radeon_cp_fini(rdev) (rdev)->asic->cp_fini((rdev))
907#define radeon_cp_disable(rdev) (rdev)->asic->cp_disable((rdev))
908#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
909#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
910#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200911#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200912#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
913#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
914#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
915#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
916#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
917#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
918#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
919#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +1000920#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
921#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +0200922#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200923
924#endif