blob: 49a98bea5386e201bfdcf942b00af1e46e91c04c [file] [log] [blame]
Narendra Muppalla1b0b3352015-09-29 10:16:51 -07001/* Copyright (c) 2015-2016, The Linux Foundation. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include "sde_hw_mdss.h"
14#include "sde_hwio.h"
15#include "sde_hw_catalog.h"
16#include "sde_hw_pingpong.h"
17
18#define PP_TEAR_CHECK_EN 0x000
19#define PP_SYNC_CONFIG_VSYNC 0x004
20#define PP_SYNC_CONFIG_HEIGHT 0x008
21#define PP_SYNC_WRCOUNT 0x00C
22#define PP_VSYNC_INIT_VAL 0x010
23#define PP_INT_COUNT_VAL 0x014
24#define PP_SYNC_THRESH 0x018
25#define PP_START_POS 0x01C
26#define PP_RD_PTR_IRQ 0x020
27#define PP_WR_PTR_IRQ 0x024
28#define PP_OUT_LINE_COUNT 0x028
29#define PP_LINE_COUNT 0x02C
30#define PP_AUTOREFRESH_CONFIG 0x030
31
32#define PP_FBC_MODE 0x034
33#define PP_FBC_BUDGET_CTL 0x038
34#define PP_FBC_LOSSY_MODE 0x03C
35#define PP_DSC_MODE 0x0a0
36#define PP_DCE_DATA_IN_SWAP 0x0ac
37#define PP_DCE_DATA_OUT_SWAP 0x0c8
38
39static struct sde_pingpong_cfg *_pingpong_offset(enum sde_pingpong pp,
40 struct sde_mdss_cfg *m,
41 void __iomem *addr,
42 struct sde_hw_blk_reg_map *b)
43{
44 int i;
45
46 for (i = 0; i < m->pingpong_count; i++) {
47 if (pp == m->pingpong[i].id) {
48 b->base_off = addr;
49 b->blk_off = m->pingpong[i].base;
50 b->hwversion = m->hwversion;
Clarence Ip4ce59322016-06-26 22:27:51 -040051 b->log_mask = SDE_DBG_MASK_PINGPONG;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070052 return &m->pingpong[i];
53 }
54 }
55
56 return ERR_PTR(-EINVAL);
57}
58
59static int sde_hw_pp_setup_te_config(struct sde_hw_pingpong *pp,
60 struct sde_hw_tear_check *te)
61{
62 struct sde_hw_blk_reg_map *c = &pp->hw;
63 int cfg;
64
65 cfg = BIT(19); /*VSYNC_COUNTER_EN */
66 if (te->hw_vsync_mode)
67 cfg |= BIT(20);
68
69 cfg |= te->vsync_count;
70
71 SDE_REG_WRITE(c, PP_SYNC_CONFIG_VSYNC, cfg);
72 SDE_REG_WRITE(c, PP_SYNC_CONFIG_HEIGHT, te->sync_cfg_height);
73 SDE_REG_WRITE(c, PP_VSYNC_INIT_VAL, te->vsync_init_val);
74 SDE_REG_WRITE(c, PP_RD_PTR_IRQ, te->rd_ptr_irq);
75 SDE_REG_WRITE(c, PP_START_POS, te->start_pos);
76 SDE_REG_WRITE(c, PP_SYNC_THRESH,
77 ((te->sync_threshold_continue << 16) |
78 te->sync_threshold_start));
79 SDE_REG_WRITE(c, PP_SYNC_WRCOUNT,
80 (te->start_pos + te->sync_threshold_start + 1));
81
82 return 0;
83}
84
85int sde_hw_pp_setup_autorefresh_config(struct sde_hw_pingpong *pp,
86 struct sde_hw_autorefresh *cfg)
87{
88 struct sde_hw_blk_reg_map *c = &pp->hw;
89 u32 refresh_cfg;
90
91 if (cfg->enable)
92 refresh_cfg = BIT(31) | cfg->frame_count;
93 else
94 refresh_cfg = 0;
95
96 SDE_REG_WRITE(c, PP_AUTOREFRESH_CONFIG,
97 refresh_cfg);
98
99 return 0;
100}
101
102int sde_hw_pp_setup_dsc_compression(struct sde_hw_pingpong *pp,
103 struct sde_hw_dsc_cfg *cfg)
104{
105 return 0;
106}
107int sde_hw_pp_enable_te(struct sde_hw_pingpong *pp, bool enable)
108{
109 struct sde_hw_blk_reg_map *c = &pp->hw;
110
111 SDE_REG_WRITE(c, PP_TEAR_CHECK_EN, enable);
112 return 0;
113}
114
115int sde_hw_pp_get_vsync_info(struct sde_hw_pingpong *pp,
116 struct sde_hw_pp_vsync_info *info)
117{
118 struct sde_hw_blk_reg_map *c = &pp->hw;
119
120 info->init_val = SDE_REG_READ(c, PP_VSYNC_INIT_VAL) & 0xffff;
121 info->vsync_count = SDE_REG_READ(c, PP_SYNC_CONFIG_HEIGHT) & 0xffff;
122 info->line_count = SDE_REG_READ(c, PP_INT_COUNT_VAL) & 0xffff;
123
124 return 0;
125}
126
127static void _setup_pingpong_ops(struct sde_hw_pingpong_ops *ops,
128 unsigned long cap)
129{
130 ops->setup_tearcheck = sde_hw_pp_setup_te_config;
131 ops->enable_tearcheck = sde_hw_pp_enable_te;
132 ops->get_vsync_info = sde_hw_pp_get_vsync_info;
133 ops->setup_autorefresh = sde_hw_pp_setup_autorefresh_config;
134 ops->setup_dsc = sde_hw_pp_setup_dsc_compression;
135};
136
137struct sde_hw_pingpong *sde_hw_pingpong_init(enum sde_pingpong idx,
138 void __iomem *addr,
139 struct sde_mdss_cfg *m)
140{
141 struct sde_hw_pingpong *c;
142 struct sde_pingpong_cfg *cfg;
143
144 c = kzalloc(sizeof(*c), GFP_KERNEL);
145 if (!c)
146 return ERR_PTR(-ENOMEM);
147
148 cfg = _pingpong_offset(idx, m, addr, &c->hw);
149 if (IS_ERR_OR_NULL(cfg)) {
150 kfree(c);
151 return ERR_PTR(-EINVAL);
152 }
153
154 c->idx = idx;
155 c->pingpong_hw_cap = cfg;
156 _setup_pingpong_ops(&c->ops, c->pingpong_hw_cap->features);
157
158 return c;
159}
160