blob: 568dd0223d17462615534a6388017d1cb6934896 [file] [log] [blame]
Lennert Buytenhek48388b22006-09-18 23:18:16 +01001/*
2 * arch/arm/plat-iop/time.c
3 *
4 * Timer code for IOP32x and IOP33x based systems
5 *
6 * Author: Deepak Saxena <dsaxena@mvista.com>
7 *
8 * Copyright 2002-2003 MontaVista Software Inc.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
14 */
15
16#include <linux/kernel.h>
17#include <linux/interrupt.h>
18#include <linux/time.h>
19#include <linux/init.h>
20#include <linux/timex.h>
Rabin Vincenta5542a02010-12-04 06:20:52 +010021#include <linux/sched.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Mikael Petterssona91549a2009-10-29 11:46:54 -070023#include <linux/clocksource.h>
Mikael Pettersson469d30442009-10-29 11:46:54 -070024#include <linux/clockchips.h>
Paul Gortmakerdc280942011-07-31 16:17:29 -040025#include <linux/export.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010026#include <mach/hardware.h>
Lennert Buytenhek48388b22006-09-18 23:18:16 +010027#include <asm/irq.h>
Russell King08f26b12010-12-15 21:52:10 +000028#include <asm/sched_clock.h>
Lennert Buytenhek48388b22006-09-18 23:18:16 +010029#include <asm/uaccess.h>
30#include <asm/mach/irq.h>
31#include <asm/mach/time.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010032#include <mach/time.h>
Lennert Buytenhek48388b22006-09-18 23:18:16 +010033
Mikael Petterssona91549a2009-10-29 11:46:54 -070034/*
Linus Walleij7d633972010-06-02 09:08:55 +010035 * Minimum clocksource/clockevent timer range in seconds
36 */
37#define IOP_MIN_RANGE 4
38
39/*
Mikael Petterssona91549a2009-10-29 11:46:54 -070040 * IOP clocksource (free-running timer 1).
41 */
Rabin Vincenta5542a02010-12-04 06:20:52 +010042static cycle_t notrace iop_clocksource_read(struct clocksource *unused)
Mikael Petterssona91549a2009-10-29 11:46:54 -070043{
44 return 0xffffffffu - read_tcr1();
45}
46
47static struct clocksource iop_clocksource = {
48 .name = "iop_timer1",
49 .rating = 300,
50 .read = iop_clocksource_read,
51 .mask = CLOCKSOURCE_MASK(32),
52 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
53};
54
Russell King08f26b12010-12-15 21:52:10 +000055static DEFINE_CLOCK_DATA(cd);
56
Mikael Pettersson469d30442009-10-29 11:46:54 -070057/*
Mikael Pettersson345a3222009-10-29 11:46:56 -070058 * IOP sched_clock() implementation via its clocksource.
59 */
Russell King5e06b642010-12-15 19:19:25 +000060unsigned long long notrace sched_clock(void)
Mikael Pettersson345a3222009-10-29 11:46:56 -070061{
Russell King08f26b12010-12-15 21:52:10 +000062 u32 cyc = 0xffffffffu - read_tcr1();
63 return cyc_to_sched_clock(&cd, cyc, (u32)~0);
64}
Mikael Pettersson345a3222009-10-29 11:46:56 -070065
Russell King08f26b12010-12-15 21:52:10 +000066static void notrace iop_update_sched_clock(void)
67{
68 u32 cyc = 0xffffffffu - read_tcr1();
69 update_sched_clock(&cd, cyc, (u32)~0);
Mikael Pettersson345a3222009-10-29 11:46:56 -070070}
71
72/*
Mikael Pettersson469d30442009-10-29 11:46:54 -070073 * IOP clockevents (interrupting timer 0).
74 */
75static int iop_set_next_event(unsigned long delta,
76 struct clock_event_device *unused)
77{
78 u32 tmr = IOP_TMR_PRIVILEGED | IOP_TMR_RATIO_1_1;
79
80 BUG_ON(delta == 0);
81 write_tmr0(tmr & ~(IOP_TMR_EN | IOP_TMR_RELOAD));
82 write_tcr0(delta);
83 write_tmr0((tmr & ~IOP_TMR_RELOAD) | IOP_TMR_EN);
84
85 return 0;
86}
87
Lennert Buytenhek48388b22006-09-18 23:18:16 +010088static unsigned long ticks_per_jiffy;
Mikael Pettersson469d30442009-10-29 11:46:54 -070089
90static void iop_set_mode(enum clock_event_mode mode,
91 struct clock_event_device *unused)
92{
93 u32 tmr = read_tmr0();
94
95 switch (mode) {
96 case CLOCK_EVT_MODE_PERIODIC:
97 write_tmr0(tmr & ~IOP_TMR_EN);
98 write_tcr0(ticks_per_jiffy - 1);
Russell King40cc5242010-12-19 15:43:34 +000099 write_trr0(ticks_per_jiffy - 1);
Mikael Pettersson469d30442009-10-29 11:46:54 -0700100 tmr |= (IOP_TMR_RELOAD | IOP_TMR_EN);
101 break;
102 case CLOCK_EVT_MODE_ONESHOT:
103 /* ->set_next_event sets period and enables timer */
104 tmr &= ~(IOP_TMR_RELOAD | IOP_TMR_EN);
105 break;
106 case CLOCK_EVT_MODE_RESUME:
107 tmr |= IOP_TMR_EN;
108 break;
109 case CLOCK_EVT_MODE_SHUTDOWN:
110 case CLOCK_EVT_MODE_UNUSED:
111 default:
112 tmr &= ~IOP_TMR_EN;
113 break;
114 }
115
116 write_tmr0(tmr);
117}
118
119static struct clock_event_device iop_clockevent = {
120 .name = "iop_timer0",
121 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
122 .rating = 300,
123 .set_next_event = iop_set_next_event,
124 .set_mode = iop_set_mode,
125};
126
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100127static irqreturn_t
Dan Williams3668b452007-02-13 17:13:34 +0100128iop_timer_interrupt(int irq, void *dev_id)
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100129{
Mikael Pettersson469d30442009-10-29 11:46:54 -0700130 struct clock_event_device *evt = dev_id;
131
Dan Williams3668b452007-02-13 17:13:34 +0100132 write_tisr(1);
Mikael Pettersson469d30442009-10-29 11:46:54 -0700133 evt->event_handler(evt);
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100134 return IRQ_HANDLED;
135}
136
Dan Williams3668b452007-02-13 17:13:34 +0100137static struct irqaction iop_timer_irq = {
138 .name = "IOP Timer Tick",
139 .handler = iop_timer_interrupt,
Bernhard Walleb30faba2007-05-08 00:35:39 -0700140 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Mikael Pettersson469d30442009-10-29 11:46:54 -0700141 .dev_id = &iop_clockevent,
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100142};
143
Dan Williams70c14ff2007-07-20 02:07:26 +0100144static unsigned long iop_tick_rate;
145unsigned long get_iop_tick_rate(void)
146{
147 return iop_tick_rate;
148}
149EXPORT_SYMBOL(get_iop_tick_rate);
150
Dan Williams3668b452007-02-13 17:13:34 +0100151void __init iop_init_time(unsigned long tick_rate)
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100152{
153 u32 timer_ctl;
154
Russell King08f26b12010-12-15 21:52:10 +0000155 init_sched_clock(&cd, iop_update_sched_clock, 32, tick_rate);
156
Julia Lawalla6928382009-08-02 10:46:45 +0200157 ticks_per_jiffy = DIV_ROUND_CLOSEST(tick_rate, HZ);
Dan Williams70c14ff2007-07-20 02:07:26 +0100158 iop_tick_rate = tick_rate;
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100159
Dan Williams3668b452007-02-13 17:13:34 +0100160 timer_ctl = IOP_TMR_EN | IOP_TMR_PRIVILEGED |
161 IOP_TMR_RELOAD | IOP_TMR_RATIO_1_1;
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100162
163 /*
Mikael Pettersson469d30442009-10-29 11:46:54 -0700164 * Set up interrupting clockevent timer 0.
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100165 */
Mikael Pettersson469d30442009-10-29 11:46:54 -0700166 write_tmr0(timer_ctl & ~IOP_TMR_EN);
Russell King40cc5242010-12-19 15:43:34 +0000167 write_tisr(1);
Mikael Pettersson469d30442009-10-29 11:46:54 -0700168 setup_irq(IRQ_IOP_TIMER0, &iop_timer_irq);
Linus Walleij7d633972010-06-02 09:08:55 +0100169 clockevents_calc_mult_shift(&iop_clockevent,
170 tick_rate, IOP_MIN_RANGE);
Mikael Pettersson469d30442009-10-29 11:46:54 -0700171 iop_clockevent.max_delta_ns =
172 clockevent_delta2ns(0xfffffffe, &iop_clockevent);
173 iop_clockevent.min_delta_ns =
174 clockevent_delta2ns(0xf, &iop_clockevent);
175 iop_clockevent.cpumask = cpumask_of(0);
176 clockevents_register_device(&iop_clockevent);
Mikael Petterssona91549a2009-10-29 11:46:54 -0700177
178 /*
179 * Set up free-running clocksource timer 1.
180 */
Dan Williams3668b452007-02-13 17:13:34 +0100181 write_trr1(0xffffffff);
Mikael Petterssona91549a2009-10-29 11:46:54 -0700182 write_tcr1(0xffffffff);
Dan Williams3668b452007-02-13 17:13:34 +0100183 write_tmr1(timer_ctl);
Russell Kingd28b116b2010-12-13 13:20:23 +0000184 clocksource_register_hz(&iop_clocksource, tick_rate);
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100185}