blob: 131f18562d7d9db8cbdfdb3e340441d0d40b0b53 [file] [log] [blame]
Thomas Petazzonif6e916b2012-11-20 23:00:52 +01001config IRQCHIP
2 def_bool y
3 depends on OF_IRQ
4
Rob Herring81243e42012-11-20 21:21:40 -06005config ARM_GIC
6 bool
7 select IRQ_DOMAIN
8 select MULTI_IRQ_HANDLER
9
10config GIC_NON_BANKED
11 bool
12
Uwe Kleine-König292ec082013-06-26 09:18:48 +020013config ARM_NVIC
14 bool
15 select IRQ_DOMAIN
16 select GENERIC_IRQ_CHIP
17
Rob Herring44430ec2012-10-27 17:25:26 -050018config ARM_VIC
19 bool
20 select IRQ_DOMAIN
21 select MULTI_IRQ_HANDLER
22
23config ARM_VIC_NR
24 int
25 default 4 if ARCH_S5PV210
26 default 3 if ARCH_S5PC100
27 default 2
28 depends on ARM_VIC
29 help
30 The maximum number of VICs available in the system, for
31 power management.
32
Florian Fainelli7f646e92014-05-23 17:40:53 -070033config BRCMSTB_L2_IRQ
34 bool
35 depends on ARM
36 select GENERIC_IRQ_CHIP
37 select IRQ_DOMAIN
38
Sebastian Hesselbarth350d71b92013-09-09 14:01:20 +020039config DW_APB_ICTL
40 bool
41 select IRQ_DOMAIN
42
James Hoganb6ef9162013-04-22 15:43:50 +010043config IMGPDC_IRQ
44 bool
45 select GENERIC_IRQ_CHIP
46 select IRQ_DOMAIN
47
Alexander Shiyanafc98d92014-02-02 12:07:46 +040048config CLPS711X_IRQCHIP
49 bool
50 depends on ARCH_CLPS711X
51 select IRQ_DOMAIN
52 select MULTI_IRQ_HANDLER
53 select SPARSE_IRQ
54 default y
55
Stefan Kristiansson4db8e6d2014-05-26 23:31:42 +030056config OR1K_PIC
57 bool
58 select IRQ_DOMAIN
59
Sebastian Hesselbarth9dbd90f2013-06-06 18:27:09 +020060config ORION_IRQCHIP
61 bool
62 select IRQ_DOMAIN
63 select MULTI_IRQ_HANDLER
64
Magnus Damm44358042013-02-18 23:28:34 +090065config RENESAS_INTC_IRQPIN
66 bool
67 select IRQ_DOMAIN
68
Magnus Dammfbc83b72013-02-27 17:15:01 +090069config RENESAS_IRQC
70 bool
71 select IRQ_DOMAIN
72
Christian Ruppertb06eb012013-06-25 18:29:57 +020073config TB10X_IRQC
74 bool
75 select IRQ_DOMAIN
76 select GENERIC_IRQ_CHIP
77
Linus Walleij2389d502012-10-31 22:04:31 +010078config VERSATILE_FPGA_IRQ
79 bool
80 select IRQ_DOMAIN
81
82config VERSATILE_FPGA_IRQ_NR
83 int
84 default 4
85 depends on VERSATILE_FPGA_IRQ
Max Filippov26a8e962013-12-01 12:04:57 +040086
87config XTENSA_MX
88 bool
89 select IRQ_DOMAIN
Sricharan R96ca8482013-12-03 15:57:23 +053090
91config IRQ_CROSSBAR
92 bool
93 help
94 Support for a CROSSBAR ip that preceeds the main interrupt controller.
95 The primary irqchip invokes the crossbar's callback which inturn allocates
96 a free irq and configures the IP. Thus the peripheral interrupts are
97 routed to one of the free irqchip interrupt lines.