blob: d9733f8410615ba8937293570b36bc62e91b7802 [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.h - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01004 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08005 *
6 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07007 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
Pierre Ossmand129bce2006-03-24 03:18:17 -080010 */
11
Andrew Morton0c7ad102008-07-25 19:44:35 -070012#include <linux/scatterlist.h>
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030013#include <linux/compiler.h>
14#include <linux/types.h>
15#include <linux/io.h>
Andrew Morton0c7ad102008-07-25 19:44:35 -070016
Pierre Ossmand129bce2006-03-24 03:18:17 -080017/*
Pierre Ossmand129bce2006-03-24 03:18:17 -080018 * Controller registers
19 */
20
21#define SDHCI_DMA_ADDRESS 0x00
22
23#define SDHCI_BLOCK_SIZE 0x04
Pierre Ossmanbab76962006-07-02 16:51:35 +010024#define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
Pierre Ossmand129bce2006-03-24 03:18:17 -080025
26#define SDHCI_BLOCK_COUNT 0x06
27
28#define SDHCI_ARGUMENT 0x08
29
30#define SDHCI_TRANSFER_MODE 0x0C
31#define SDHCI_TRNS_DMA 0x01
32#define SDHCI_TRNS_BLK_CNT_EN 0x02
33#define SDHCI_TRNS_ACMD12 0x04
34#define SDHCI_TRNS_READ 0x10
35#define SDHCI_TRNS_MULTI 0x20
36
37#define SDHCI_COMMAND 0x0E
38#define SDHCI_CMD_RESP_MASK 0x03
39#define SDHCI_CMD_CRC 0x08
40#define SDHCI_CMD_INDEX 0x10
41#define SDHCI_CMD_DATA 0x20
42
43#define SDHCI_CMD_RESP_NONE 0x00
44#define SDHCI_CMD_RESP_LONG 0x01
45#define SDHCI_CMD_RESP_SHORT 0x02
46#define SDHCI_CMD_RESP_SHORT_BUSY 0x03
47
48#define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
49
50#define SDHCI_RESPONSE 0x10
51
52#define SDHCI_BUFFER 0x20
53
54#define SDHCI_PRESENT_STATE 0x24
55#define SDHCI_CMD_INHIBIT 0x00000001
56#define SDHCI_DATA_INHIBIT 0x00000002
57#define SDHCI_DOING_WRITE 0x00000100
58#define SDHCI_DOING_READ 0x00000200
59#define SDHCI_SPACE_AVAILABLE 0x00000400
60#define SDHCI_DATA_AVAILABLE 0x00000800
61#define SDHCI_CARD_PRESENT 0x00010000
62#define SDHCI_WRITE_PROTECT 0x00080000
63
64#define SDHCI_HOST_CONTROL 0x28
65#define SDHCI_CTRL_LED 0x01
66#define SDHCI_CTRL_4BITBUS 0x02
Pierre Ossman077df882006-11-08 23:06:35 +010067#define SDHCI_CTRL_HISPD 0x04
Pierre Ossman2134a922008-06-28 18:28:51 +020068#define SDHCI_CTRL_DMA_MASK 0x18
69#define SDHCI_CTRL_SDMA 0x00
70#define SDHCI_CTRL_ADMA1 0x08
71#define SDHCI_CTRL_ADMA32 0x10
72#define SDHCI_CTRL_ADMA64 0x18
Pierre Ossmand129bce2006-03-24 03:18:17 -080073
74#define SDHCI_POWER_CONTROL 0x29
Pierre Ossman146ad662006-06-30 02:22:23 -070075#define SDHCI_POWER_ON 0x01
76#define SDHCI_POWER_180 0x0A
77#define SDHCI_POWER_300 0x0C
78#define SDHCI_POWER_330 0x0E
Pierre Ossmand129bce2006-03-24 03:18:17 -080079
80#define SDHCI_BLOCK_GAP_CONTROL 0x2A
81
Nicolas Pitre2df3b712007-09-29 10:46:20 -040082#define SDHCI_WAKE_UP_CONTROL 0x2B
Pierre Ossmand129bce2006-03-24 03:18:17 -080083
84#define SDHCI_CLOCK_CONTROL 0x2C
85#define SDHCI_DIVIDER_SHIFT 8
86#define SDHCI_CLOCK_CARD_EN 0x0004
87#define SDHCI_CLOCK_INT_STABLE 0x0002
88#define SDHCI_CLOCK_INT_EN 0x0001
89
90#define SDHCI_TIMEOUT_CONTROL 0x2E
91
92#define SDHCI_SOFTWARE_RESET 0x2F
93#define SDHCI_RESET_ALL 0x01
94#define SDHCI_RESET_CMD 0x02
95#define SDHCI_RESET_DATA 0x04
96
97#define SDHCI_INT_STATUS 0x30
98#define SDHCI_INT_ENABLE 0x34
99#define SDHCI_SIGNAL_ENABLE 0x38
100#define SDHCI_INT_RESPONSE 0x00000001
101#define SDHCI_INT_DATA_END 0x00000002
102#define SDHCI_INT_DMA_END 0x00000008
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100103#define SDHCI_INT_SPACE_AVAIL 0x00000010
104#define SDHCI_INT_DATA_AVAIL 0x00000020
Pierre Ossmand129bce2006-03-24 03:18:17 -0800105#define SDHCI_INT_CARD_INSERT 0x00000040
106#define SDHCI_INT_CARD_REMOVE 0x00000080
107#define SDHCI_INT_CARD_INT 0x00000100
Pierre Ossman964f9ce2007-07-20 18:20:36 +0200108#define SDHCI_INT_ERROR 0x00008000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800109#define SDHCI_INT_TIMEOUT 0x00010000
110#define SDHCI_INT_CRC 0x00020000
111#define SDHCI_INT_END_BIT 0x00040000
112#define SDHCI_INT_INDEX 0x00080000
113#define SDHCI_INT_DATA_TIMEOUT 0x00100000
114#define SDHCI_INT_DATA_CRC 0x00200000
115#define SDHCI_INT_DATA_END_BIT 0x00400000
116#define SDHCI_INT_BUS_POWER 0x00800000
117#define SDHCI_INT_ACMD12ERR 0x01000000
Pierre Ossman2134a922008-06-28 18:28:51 +0200118#define SDHCI_INT_ADMA_ERROR 0x02000000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800119
120#define SDHCI_INT_NORMAL_MASK 0x00007FFF
121#define SDHCI_INT_ERROR_MASK 0xFFFF8000
122
123#define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
124 SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)
125#define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100126 SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
Pierre Ossmand129bce2006-03-24 03:18:17 -0800127 SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
128 SDHCI_INT_DATA_END_BIT)
129
130#define SDHCI_ACMD12_ERR 0x3C
131
132/* 3E-3F reserved */
133
134#define SDHCI_CAPABILITIES 0x40
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700135#define SDHCI_TIMEOUT_CLK_MASK 0x0000003F
136#define SDHCI_TIMEOUT_CLK_SHIFT 0
137#define SDHCI_TIMEOUT_CLK_UNIT 0x00000080
Pierre Ossmand129bce2006-03-24 03:18:17 -0800138#define SDHCI_CLOCK_BASE_MASK 0x00003F00
139#define SDHCI_CLOCK_BASE_SHIFT 8
Pierre Ossman1d676e02006-07-02 16:52:10 +0100140#define SDHCI_MAX_BLOCK_MASK 0x00030000
141#define SDHCI_MAX_BLOCK_SHIFT 16
Pierre Ossman2134a922008-06-28 18:28:51 +0200142#define SDHCI_CAN_DO_ADMA2 0x00080000
143#define SDHCI_CAN_DO_ADMA1 0x00100000
Pierre Ossman077df882006-11-08 23:06:35 +0100144#define SDHCI_CAN_DO_HISPD 0x00200000
Pierre Ossman146ad662006-06-30 02:22:23 -0700145#define SDHCI_CAN_DO_DMA 0x00400000
146#define SDHCI_CAN_VDD_330 0x01000000
147#define SDHCI_CAN_VDD_300 0x02000000
148#define SDHCI_CAN_VDD_180 0x04000000
Pierre Ossman2134a922008-06-28 18:28:51 +0200149#define SDHCI_CAN_64BIT 0x10000000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800150
151/* 44-47 reserved for more caps */
152
153#define SDHCI_MAX_CURRENT 0x48
154
155/* 4C-4F reserved for more max current */
156
Pierre Ossman2134a922008-06-28 18:28:51 +0200157#define SDHCI_SET_ACMD12_ERROR 0x50
158#define SDHCI_SET_INT_ERROR 0x52
159
160#define SDHCI_ADMA_ERROR 0x54
161
162/* 55-57 reserved */
163
164#define SDHCI_ADMA_ADDRESS 0x58
165
166/* 60-FB reserved */
Pierre Ossmand129bce2006-03-24 03:18:17 -0800167
168#define SDHCI_SLOT_INT_STATUS 0xFC
169
170#define SDHCI_HOST_VERSION 0xFE
Pierre Ossman4a965502006-06-30 02:22:29 -0700171#define SDHCI_VENDOR_VER_MASK 0xFF00
172#define SDHCI_VENDOR_VER_SHIFT 8
173#define SDHCI_SPEC_VER_MASK 0x00FF
174#define SDHCI_SPEC_VER_SHIFT 0
Pierre Ossman2134a922008-06-28 18:28:51 +0200175#define SDHCI_SPEC_100 0
176#define SDHCI_SPEC_200 1
Pierre Ossmand129bce2006-03-24 03:18:17 -0800177
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100178struct sdhci_ops;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800179
180struct sdhci_host {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100181 /* Data set by hardware interface driver */
182 const char *hw_name; /* Hardware bus name */
183
184 unsigned int quirks; /* Deviations from spec. */
185
186/* Controller doesn't honor resets unless we touch the clock register */
187#define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
188/* Controller has bad caps bits, but really supports DMA */
189#define SDHCI_QUIRK_FORCE_DMA (1<<1)
190/* Controller doesn't like to be reset when there is no card inserted. */
191#define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
192/* Controller doesn't like clearing the power reg before a change */
193#define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
194/* Controller has flaky internal state so reset it on each ios change */
195#define SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS (1<<4)
196/* Controller has an unusable DMA engine */
197#define SDHCI_QUIRK_BROKEN_DMA (1<<5)
Pierre Ossman2134a922008-06-28 18:28:51 +0200198/* Controller has an unusable ADMA engine */
199#define SDHCI_QUIRK_BROKEN_ADMA (1<<6)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100200/* Controller can only DMA from 32-bit aligned addresses */
Pierre Ossman2134a922008-06-28 18:28:51 +0200201#define SDHCI_QUIRK_32BIT_DMA_ADDR (1<<7)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100202/* Controller can only DMA chunk sizes that are a multiple of 32 bits */
Pierre Ossman2134a922008-06-28 18:28:51 +0200203#define SDHCI_QUIRK_32BIT_DMA_SIZE (1<<8)
204/* Controller can only ADMA chunks that are a multiple of 32 bits */
205#define SDHCI_QUIRK_32BIT_ADMA_SIZE (1<<9)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100206/* Controller needs to be reset after each request to stay stable */
Pierre Ossman2134a922008-06-28 18:28:51 +0200207#define SDHCI_QUIRK_RESET_AFTER_REQUEST (1<<10)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100208/* Controller needs voltage and power writes to happen separately */
Pierre Ossman2134a922008-06-28 18:28:51 +0200209#define SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER (1<<11)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200210/* Controller provides an incorrect timeout value for transfers */
Pierre Ossman2134a922008-06-28 18:28:51 +0200211#define SDHCI_QUIRK_BROKEN_TIMEOUT_VAL (1<<12)
Pierre Ossman4a3cba32008-07-29 00:11:16 +0200212/* Controller has an issue with buffer bits for small transfers */
213#define SDHCI_QUIRK_BROKEN_SMALL_PIO (1<<13)
Ben Dooksf9454052009-02-20 20:33:08 +0300214/* Controller does not provide transfer-complete interrupt when not busy */
215#define SDHCI_QUIRK_NO_BUSY_IRQ (1<<14)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100216
217 int irq; /* Device IRQ */
218 void __iomem * ioaddr; /* Mapped address */
219
220 const struct sdhci_ops *ops; /* Low level hw interface */
221
222 /* Internal data */
Pierre Ossmand129bce2006-03-24 03:18:17 -0800223 struct mmc_host *mmc; /* MMC structure */
Pierre Ossman76591502008-07-21 00:32:11 +0200224 u64 dma_mask; /* custom DMA mask */
Pierre Ossmand129bce2006-03-24 03:18:17 -0800225
Éric Piel35ff8552008-11-22 19:29:29 +0100226#if defined(CONFIG_LEDS_CLASS) || defined(CONFIG_LEDS_CLASS_MODULE)
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100227 struct led_classdev led; /* LED control */
Helmut Schaa5dbace02009-02-14 16:22:39 +0100228 char led_name[32];
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100229#endif
230
Pierre Ossmand129bce2006-03-24 03:18:17 -0800231 spinlock_t lock; /* Mutex */
232
233 int flags; /* Host attributes */
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100234#define SDHCI_USE_DMA (1<<0) /* Host is DMA capable */
Pierre Ossman2134a922008-06-28 18:28:51 +0200235#define SDHCI_USE_ADMA (1<<1) /* Host is ADMA capable */
236#define SDHCI_REQ_USE_DMA (1<<2) /* Use DMA for this req. */
237#define SDHCI_DEVICE_DEAD (1<<3) /* Device unresponsive */
238
239 unsigned int version; /* SDHCI spec. version */
Pierre Ossmand129bce2006-03-24 03:18:17 -0800240
241 unsigned int max_clk; /* Max possible freq (MHz) */
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700242 unsigned int timeout_clk; /* Timeout freq (KHz) */
Pierre Ossmand129bce2006-03-24 03:18:17 -0800243
244 unsigned int clock; /* Current clock (MHz) */
Pierre Ossman146ad662006-06-30 02:22:23 -0700245 unsigned short power; /* Current voltage */
Pierre Ossmand129bce2006-03-24 03:18:17 -0800246
247 struct mmc_request *mrq; /* Current request */
248 struct mmc_command *cmd; /* Current command */
249 struct mmc_data *data; /* Current data request */
Harvey Harrison55654be2008-05-12 14:02:08 -0700250 unsigned int data_early:1; /* Data finished before cmd */
Pierre Ossmand129bce2006-03-24 03:18:17 -0800251
Pierre Ossman76591502008-07-21 00:32:11 +0200252 struct sg_mapping_iter sg_miter; /* SG state for PIO */
253 unsigned int blocks; /* remaining PIO blocks */
Pierre Ossmand129bce2006-03-24 03:18:17 -0800254
Pierre Ossman2134a922008-06-28 18:28:51 +0200255 int sg_count; /* Mapped sg entries */
256
257 u8 *adma_desc; /* ADMA descriptor table */
258 u8 *align_buffer; /* Bounce buffer */
259
260 dma_addr_t adma_addr; /* Mapped ADMA descr. table */
261 dma_addr_t align_addr; /* Mapped bounce buffer */
262
Pierre Ossmand129bce2006-03-24 03:18:17 -0800263 struct tasklet_struct card_tasklet; /* Tasklet structures */
264 struct tasklet_struct finish_tasklet;
265
266 struct timer_list timer; /* Timer for timeouts */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100267
268 unsigned long private[0] ____cacheline_aligned;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800269};
270
Pierre Ossmand129bce2006-03-24 03:18:17 -0800271
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100272struct sdhci_ops {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300273#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
274 u32 (*readl)(struct sdhci_host *host, int reg);
275 u16 (*readw)(struct sdhci_host *host, int reg);
276 u8 (*readb)(struct sdhci_host *host, int reg);
277 void (*writel)(struct sdhci_host *host, u32 val, int reg);
278 void (*writew)(struct sdhci_host *host, u16 val, int reg);
279 void (*writeb)(struct sdhci_host *host, u8 val, int reg);
280#endif
281
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100282 int (*enable_dma)(struct sdhci_host *host);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800283};
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100284
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300285#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
286
287static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
288{
289 if (unlikely(host->ops->writel))
290 host->ops->writel(host, val, reg);
291 else
292 writel(val, host->ioaddr + reg);
293}
294
295static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
296{
297 if (unlikely(host->ops->writew))
298 host->ops->writew(host, val, reg);
299 else
300 writew(val, host->ioaddr + reg);
301}
302
303static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
304{
305 if (unlikely(host->ops->writeb))
306 host->ops->writeb(host, val, reg);
307 else
308 writeb(val, host->ioaddr + reg);
309}
310
311static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
312{
313 if (unlikely(host->ops->readl))
314 return host->ops->readl(host, reg);
315 else
316 return readl(host->ioaddr + reg);
317}
318
319static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
320{
321 if (unlikely(host->ops->readw))
322 return host->ops->readw(host, reg);
323 else
324 return readw(host->ioaddr + reg);
325}
326
327static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
328{
329 if (unlikely(host->ops->readb))
330 return host->ops->readb(host, reg);
331 else
332 return readb(host->ioaddr + reg);
333}
334
335#else
336
337static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
338{
339 writel(val, host->ioaddr + reg);
340}
341
342static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
343{
344 writew(val, host->ioaddr + reg);
345}
346
347static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
348{
349 writeb(val, host->ioaddr + reg);
350}
351
352static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
353{
354 return readl(host->ioaddr + reg);
355}
356
357static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
358{
359 return readw(host->ioaddr + reg);
360}
361
362static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
363{
364 return readb(host->ioaddr + reg);
365}
366
367#endif /* CONFIG_MMC_SDHCI_IO_ACCESSORS */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100368
369extern struct sdhci_host *sdhci_alloc_host(struct device *dev,
370 size_t priv_size);
371extern void sdhci_free_host(struct sdhci_host *host);
372
373static inline void *sdhci_priv(struct sdhci_host *host)
374{
375 return (void *)host->private;
376}
377
378extern int sdhci_add_host(struct sdhci_host *host);
Pierre Ossman1e728592008-04-16 19:13:13 +0200379extern void sdhci_remove_host(struct sdhci_host *host, int dead);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100380
381#ifdef CONFIG_PM
382extern int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state);
383extern int sdhci_resume_host(struct sdhci_host *host);
384#endif