blob: 60021647cac1db7d4221adb2c21ad4d28bc94c15 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Code to handle x86 style IRQs plus some generic interrupt stuff.
7 *
8 * Copyright (C) 1992 Linus Torvalds
9 * Copyright (C) 1994 - 2000 Ralf Baechle
10 */
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/ioport.h>
14#include <linux/interrupt.h>
15#include <linux/kernel.h>
16#include <linux/spinlock.h>
17#include <linux/sysdev.h>
18
19#include <asm/i8259.h>
20#include <asm/io.h>
21
Linus Torvalds1da177e2005-04-16 15:20:36 -070022/*
23 * This is the 'legacy' 8259A Programmable Interrupt Controller,
24 * present in the majority of PC/AT boxes.
25 * plus some generic x86 specific things if generic specifics makes
26 * any sense at all.
27 * this file should become arch/i386/kernel/irq.c when the old irq.c
28 * moves to arch independent land
29 */
30
Atsushi Nemotoa0be2f72007-02-20 20:08:45 +090031static int i8259A_auto_eoi = -1;
Ralf Baechle93832922005-01-14 03:03:23 +000032DEFINE_SPINLOCK(i8259A_lock);
Atsushi Nemoto2cafe972006-12-07 02:04:17 +090033/* some platforms call this... */
Linus Torvalds1da177e2005-04-16 15:20:36 -070034void mask_and_ack_8259A(unsigned int);
35
Atsushi Nemoto2cafe972006-12-07 02:04:17 +090036static struct irq_chip i8259A_chip = {
37 .name = "XT-PIC",
38 .mask = disable_8259A_irq,
Kyungmin Parkd77a2832007-08-10 14:00:21 -070039 .disable = disable_8259A_irq,
Atsushi Nemoto2cafe972006-12-07 02:04:17 +090040 .unmask = enable_8259A_irq,
41 .mask_ack = mask_and_ack_8259A,
Kevin D. Kissellf571eff2007-08-03 19:38:03 +020042#ifdef CONFIG_MIPS_MT_SMTC_IRQAFF
43 .set_affinity = plat_set_irq_affinity,
44#endif /* CONFIG_MIPS_MT_SMTC_IRQAFF */
Linus Torvalds1da177e2005-04-16 15:20:36 -070045};
46
47/*
48 * 8259A PIC functions to handle ISA devices:
49 */
50
51/*
52 * This contains the irq mask for both 8259A irq controllers,
53 */
54static unsigned int cached_irq_mask = 0xffff;
55
Atsushi Nemoto2cafe972006-12-07 02:04:17 +090056#define cached_master_mask (cached_irq_mask)
57#define cached_slave_mask (cached_irq_mask >> 8)
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
59void disable_8259A_irq(unsigned int irq)
60{
Atsushi Nemoto2fa79372007-01-14 23:41:42 +090061 unsigned int mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 unsigned long flags;
63
Atsushi Nemoto2fa79372007-01-14 23:41:42 +090064 irq -= I8259A_IRQ_BASE;
65 mask = 1 << irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070066 spin_lock_irqsave(&i8259A_lock, flags);
67 cached_irq_mask |= mask;
68 if (irq & 8)
Atsushi Nemoto2cafe972006-12-07 02:04:17 +090069 outb(cached_slave_mask, PIC_SLAVE_IMR);
Linus Torvalds1da177e2005-04-16 15:20:36 -070070 else
Atsushi Nemoto2cafe972006-12-07 02:04:17 +090071 outb(cached_master_mask, PIC_MASTER_IMR);
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 spin_unlock_irqrestore(&i8259A_lock, flags);
73}
74
75void enable_8259A_irq(unsigned int irq)
76{
Atsushi Nemoto2fa79372007-01-14 23:41:42 +090077 unsigned int mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 unsigned long flags;
79
Atsushi Nemoto2fa79372007-01-14 23:41:42 +090080 irq -= I8259A_IRQ_BASE;
81 mask = ~(1 << irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082 spin_lock_irqsave(&i8259A_lock, flags);
83 cached_irq_mask &= mask;
84 if (irq & 8)
Atsushi Nemoto2cafe972006-12-07 02:04:17 +090085 outb(cached_slave_mask, PIC_SLAVE_IMR);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 else
Atsushi Nemoto2cafe972006-12-07 02:04:17 +090087 outb(cached_master_mask, PIC_MASTER_IMR);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 spin_unlock_irqrestore(&i8259A_lock, flags);
89}
90
91int i8259A_irq_pending(unsigned int irq)
92{
Atsushi Nemoto2fa79372007-01-14 23:41:42 +090093 unsigned int mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 unsigned long flags;
95 int ret;
96
Atsushi Nemoto2fa79372007-01-14 23:41:42 +090097 irq -= I8259A_IRQ_BASE;
98 mask = 1 << irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 spin_lock_irqsave(&i8259A_lock, flags);
100 if (irq < 8)
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900101 ret = inb(PIC_MASTER_CMD) & mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 else
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900103 ret = inb(PIC_SLAVE_CMD) & (mask >> 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 spin_unlock_irqrestore(&i8259A_lock, flags);
105
106 return ret;
107}
108
109void make_8259A_irq(unsigned int irq)
110{
111 disable_irq_nosync(irq);
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900112 set_irq_chip_and_handler(irq, &i8259A_chip, handle_level_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 enable_irq(irq);
114}
115
116/*
117 * This function assumes to be called rarely. Switching between
118 * 8259A registers is slow.
119 * This has to be protected by the irq controller spinlock
120 * before being called.
121 */
122static inline int i8259A_irq_real(unsigned int irq)
123{
124 int value;
125 int irqmask = 1 << irq;
126
127 if (irq < 8) {
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900128 outb(0x0B,PIC_MASTER_CMD); /* ISR register */
129 value = inb(PIC_MASTER_CMD) & irqmask;
130 outb(0x0A,PIC_MASTER_CMD); /* back to the IRR register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 return value;
132 }
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900133 outb(0x0B,PIC_SLAVE_CMD); /* ISR register */
134 value = inb(PIC_SLAVE_CMD) & (irqmask >> 8);
135 outb(0x0A,PIC_SLAVE_CMD); /* back to the IRR register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 return value;
137}
138
139/*
140 * Careful! The 8259A is a fragile beast, it pretty
141 * much _has_ to be done exactly like this (mask it
142 * first, _then_ send the EOI, and the order of EOI
143 * to the two 8259s is important!
144 */
145void mask_and_ack_8259A(unsigned int irq)
146{
Atsushi Nemoto2fa79372007-01-14 23:41:42 +0900147 unsigned int irqmask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 unsigned long flags;
149
Atsushi Nemoto2fa79372007-01-14 23:41:42 +0900150 irq -= I8259A_IRQ_BASE;
151 irqmask = 1 << irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 spin_lock_irqsave(&i8259A_lock, flags);
153 /*
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900154 * Lightweight spurious IRQ detection. We do not want
155 * to overdo spurious IRQ handling - it's usually a sign
156 * of hardware problems, so we only do the checks we can
157 * do without slowing down good hardware unnecessarily.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 *
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900159 * Note that IRQ7 and IRQ15 (the two spurious IRQs
160 * usually resulting from the 8259A-1|2 PICs) occur
161 * even if the IRQ is masked in the 8259A. Thus we
162 * can check spurious 8259A IRQs without doing the
163 * quite slow i8259A_irq_real() call for every IRQ.
164 * This does not cover 100% of spurious interrupts,
165 * but should be enough to warn the user that there
166 * is something bad going on ...
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 */
168 if (cached_irq_mask & irqmask)
169 goto spurious_8259A_irq;
170 cached_irq_mask |= irqmask;
171
172handle_real_irq:
173 if (irq & 8) {
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900174 inb(PIC_SLAVE_IMR); /* DUMMY - (do we need this?) */
175 outb(cached_slave_mask, PIC_SLAVE_IMR);
176 outb(0x60+(irq&7),PIC_SLAVE_CMD);/* 'Specific EOI' to slave */
177 outb(0x60+PIC_CASCADE_IR,PIC_MASTER_CMD); /* 'Specific EOI' to master-IRQ2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 } else {
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900179 inb(PIC_MASTER_IMR); /* DUMMY - (do we need this?) */
180 outb(cached_master_mask, PIC_MASTER_IMR);
181 outb(0x60+irq,PIC_MASTER_CMD); /* 'Specific EOI to master */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 }
Ralf Baechle1146fe32007-09-21 17:13:55 +0100183 smtc_im_ack_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 spin_unlock_irqrestore(&i8259A_lock, flags);
185 return;
186
187spurious_8259A_irq:
188 /*
189 * this is the slow path - should happen rarely.
190 */
191 if (i8259A_irq_real(irq))
192 /*
193 * oops, the IRQ _is_ in service according to the
194 * 8259A - not spurious, go handle it.
195 */
196 goto handle_real_irq;
197
198 {
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900199 static int spurious_irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 /*
201 * At this point we can be sure the IRQ is spurious,
202 * lets ACK and report it. [once per IRQ]
203 */
204 if (!(spurious_irq_mask & irqmask)) {
205 printk(KERN_DEBUG "spurious 8259A interrupt: IRQ%d.\n", irq);
206 spurious_irq_mask |= irqmask;
207 }
208 atomic_inc(&irq_err_count);
209 /*
210 * Theoretically we do not have to handle this IRQ,
211 * but in Linux this does not cause problems and is
212 * simpler for us.
213 */
214 goto handle_real_irq;
215 }
216}
217
218static int i8259A_resume(struct sys_device *dev)
219{
Atsushi Nemotoa0be2f72007-02-20 20:08:45 +0900220 if (i8259A_auto_eoi >= 0)
221 init_8259A(i8259A_auto_eoi);
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900222 return 0;
223}
224
225static int i8259A_shutdown(struct sys_device *dev)
226{
227 /* Put the i8259A into a quiescent state that
228 * the kernel initialization code can get it
229 * out of.
230 */
Atsushi Nemotoa0be2f72007-02-20 20:08:45 +0900231 if (i8259A_auto_eoi >= 0) {
232 outb(0xff, PIC_MASTER_IMR); /* mask all of 8259A-1 */
233 outb(0xff, PIC_SLAVE_IMR); /* mask all of 8259A-1 */
234 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 return 0;
236}
237
238static struct sysdev_class i8259_sysdev_class = {
239 set_kset_name("i8259"),
240 .resume = i8259A_resume,
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900241 .shutdown = i8259A_shutdown,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242};
243
244static struct sys_device device_i8259A = {
245 .id = 0,
246 .cls = &i8259_sysdev_class,
247};
248
249static int __init i8259A_init_sysfs(void)
250{
251 int error = sysdev_class_register(&i8259_sysdev_class);
252 if (!error)
253 error = sysdev_register(&device_i8259A);
254 return error;
255}
256
257device_initcall(i8259A_init_sysfs);
258
Atsushi Nemotoa0be2f72007-02-20 20:08:45 +0900259void init_8259A(int auto_eoi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260{
261 unsigned long flags;
262
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900263 i8259A_auto_eoi = auto_eoi;
264
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 spin_lock_irqsave(&i8259A_lock, flags);
266
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900267 outb(0xff, PIC_MASTER_IMR); /* mask all of 8259A-1 */
268 outb(0xff, PIC_SLAVE_IMR); /* mask all of 8259A-2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
270 /*
271 * outb_p - this has to work on a wide range of PC hardware.
272 */
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900273 outb_p(0x11, PIC_MASTER_CMD); /* ICW1: select 8259A-1 init */
274 outb_p(I8259A_IRQ_BASE + 0, PIC_MASTER_IMR); /* ICW2: 8259A-1 IR0 mapped to I8259A_IRQ_BASE + 0x00 */
275 outb_p(1U << PIC_CASCADE_IR, PIC_MASTER_IMR); /* 8259A-1 (the master) has a slave on IR2 */
276 if (auto_eoi) /* master does Auto EOI */
277 outb_p(MASTER_ICW4_DEFAULT | PIC_ICW4_AEOI, PIC_MASTER_IMR);
278 else /* master expects normal EOI */
279 outb_p(MASTER_ICW4_DEFAULT, PIC_MASTER_IMR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900281 outb_p(0x11, PIC_SLAVE_CMD); /* ICW1: select 8259A-2 init */
282 outb_p(I8259A_IRQ_BASE + 8, PIC_SLAVE_IMR); /* ICW2: 8259A-2 IR0 mapped to I8259A_IRQ_BASE + 0x08 */
283 outb_p(PIC_CASCADE_IR, PIC_SLAVE_IMR); /* 8259A-2 is a slave on master's IR2 */
284 outb_p(SLAVE_ICW4_DEFAULT, PIC_SLAVE_IMR); /* (slave's support for AEOI in flat mode is to be investigated) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 if (auto_eoi)
286 /*
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900287 * In AEOI mode we just have to mask the interrupt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288 * when acking.
289 */
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900290 i8259A_chip.mask_ack = disable_8259A_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 else
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900292 i8259A_chip.mask_ack = mask_and_ack_8259A;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293
294 udelay(100); /* wait for 8259A to initialize */
295
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900296 outb(cached_master_mask, PIC_MASTER_IMR); /* restore master IRQ mask */
297 outb(cached_slave_mask, PIC_SLAVE_IMR); /* restore slave IRQ mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
299 spin_unlock_irqrestore(&i8259A_lock, flags);
300}
301
302/*
303 * IRQ2 is cascade interrupt to second interrupt controller
304 */
305static struct irqaction irq2 = {
Thomas Gleixner4e451712007-08-28 09:03:01 +0000306 .handler = no_action,
307 .mask = CPU_MASK_NONE,
308 .name = "cascade",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309};
310
311static struct resource pic1_io_resource = {
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900312 .name = "pic1",
313 .start = PIC_MASTER_CMD,
314 .end = PIC_MASTER_IMR,
315 .flags = IORESOURCE_BUSY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316};
317
318static struct resource pic2_io_resource = {
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900319 .name = "pic2",
320 .start = PIC_SLAVE_CMD,
321 .end = PIC_SLAVE_IMR,
322 .flags = IORESOURCE_BUSY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323};
324
325/*
326 * On systems with i8259-style interrupt controllers we assume for
Ralf Baechle28a78792005-08-16 15:46:05 +0000327 * driver compatibility reasons interrupts 0 - 15 to be the i8259
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 * interrupts even if the hardware uses a different interrupt numbering.
329 */
330void __init init_i8259_irqs (void)
331{
332 int i;
333
Thomas Bogendoerfer639702b2007-04-08 13:28:44 +0200334 insert_resource(&ioport_resource, &pic1_io_resource);
335 insert_resource(&ioport_resource, &pic2_io_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
337 init_8259A(0);
338
Atsushi Nemoto2fa79372007-01-14 23:41:42 +0900339 for (i = I8259A_IRQ_BASE; i < I8259A_IRQ_BASE + 16; i++)
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900340 set_irq_chip_and_handler(i, &i8259A_chip, handle_level_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
Atsushi Nemoto2fa79372007-01-14 23:41:42 +0900342 setup_irq(I8259A_IRQ_BASE + PIC_CASCADE_IR, &irq2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343}