blob: b326fa99db57696b4c6c202f578163e8a5cd34fb [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_ACPI_H
2#define _ASM_X86_ACPI_H
Alexey Starikovskiyc1c30632007-11-26 20:42:19 +01003
Thomas Gleixner0b80fc72008-01-30 13:30:36 +01004/*
5 * Copyright (C) 2001 Paul Diefenbaugh <paul.s.diefenbaugh@intel.com>
6 * Copyright (C) 2001 Patrick Mochel <mochel@osdl.org>
7 *
8 * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 *
24 * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
25 */
26#include <acpi/pdc_intel.h>
Alexey Starikovskiyc1c30632007-11-26 20:42:19 +010027
Thomas Gleixner0b80fc72008-01-30 13:30:36 +010028#include <asm/numa.h>
Alexey Starikovskiyc1c30632007-11-26 20:42:19 +010029#include <asm/processor.h>
Venki Pallipadibde6f5f2008-01-30 13:32:01 +010030#include <asm/mmu.h>
Ingo Molnar4c1cbaf2008-06-03 09:28:52 +020031#include <asm/mpspec.h>
Alexey Starikovskiyc1c30632007-11-26 20:42:19 +010032
Thomas Gleixner0b80fc72008-01-30 13:30:36 +010033#define COMPILER_DEPENDENT_INT64 long long
34#define COMPILER_DEPENDENT_UINT64 unsigned long long
35
36/*
37 * Calling conventions:
38 *
39 * ACPI_SYSTEM_XFACE - Interfaces to host OS (handlers, threads)
40 * ACPI_EXTERNAL_XFACE - External ACPI interfaces
41 * ACPI_INTERNAL_XFACE - Internal ACPI interfaces
42 * ACPI_INTERNAL_VAR_XFACE - Internal variable-parameter list interfaces
43 */
44#define ACPI_SYSTEM_XFACE
45#define ACPI_EXTERNAL_XFACE
46#define ACPI_INTERNAL_XFACE
47#define ACPI_INTERNAL_VAR_XFACE
48
49/* Asm macros */
50
51#define ACPI_ASM_MACROS
52#define BREAKPOINT3
53#define ACPI_DISABLE_IRQS() local_irq_disable()
54#define ACPI_ENABLE_IRQS() local_irq_enable()
55#define ACPI_FLUSH_CPU_CACHE() wbinvd()
56
57int __acpi_acquire_global_lock(unsigned int *lock);
58int __acpi_release_global_lock(unsigned int *lock);
59
60#define ACPI_ACQUIRE_GLOBAL_LOCK(facs, Acq) \
61 ((Acq) = __acpi_acquire_global_lock(&facs->global_lock))
62
63#define ACPI_RELEASE_GLOBAL_LOCK(facs, Acq) \
64 ((Acq) = __acpi_release_global_lock(&facs->global_lock))
65
66/*
67 * Math helper asm macros
68 */
69#define ACPI_DIV_64_BY_32(n_hi, n_lo, d32, q32, r32) \
70 asm("divl %2;" \
Joe Perches8dbeeb22008-03-23 01:01:36 -070071 : "=a"(q32), "=d"(r32) \
72 : "r"(d32), \
Thomas Gleixner0b80fc72008-01-30 13:30:36 +010073 "0"(n_lo), "1"(n_hi))
74
75
76#define ACPI_SHIFT_RIGHT_64(n_hi, n_lo) \
77 asm("shrl $1,%2 ;" \
78 "rcrl $1,%3;" \
Joe Perches8dbeeb22008-03-23 01:01:36 -070079 : "=r"(n_hi), "=r"(n_lo) \
80 : "0"(n_hi), "1"(n_lo))
Thomas Gleixner0b80fc72008-01-30 13:30:36 +010081
82#ifdef CONFIG_ACPI
83extern int acpi_lapic;
84extern int acpi_ioapic;
85extern int acpi_noirq;
86extern int acpi_strict;
87extern int acpi_disabled;
Thomas Gleixner0b80fc72008-01-30 13:30:36 +010088extern int acpi_pci_disabled;
89extern int acpi_skip_timer_override;
90extern int acpi_use_timer_override;
91
Harvey Harrison6697c052008-02-09 23:24:08 +010092extern u8 acpi_sci_flags;
93extern int acpi_sci_override_gsi;
94void acpi_pic_sci_set_trigger(unsigned int, u16);
95
Jeremy Fitzhardinge90f68812010-06-24 17:05:41 +010096extern int (*__acpi_register_gsi)(struct device *dev, u32 gsi,
97 int trigger, int polarity);
98
Thomas Gleixner0b80fc72008-01-30 13:30:36 +010099static inline void disable_acpi(void)
100{
101 acpi_disabled = 1;
Thomas Gleixner0b80fc72008-01-30 13:30:36 +0100102 acpi_pci_disabled = 1;
103 acpi_noirq = 1;
104}
105
Thomas Gleixner0b80fc72008-01-30 13:30:36 +0100106extern int acpi_gsi_to_irq(u32 gsi, unsigned int *irq);
107
108static inline void acpi_noirq_set(void) { acpi_noirq = 1; }
109static inline void acpi_disable_pci(void)
110{
111 acpi_pci_disabled = 1;
112 acpi_noirq_set();
113}
Thomas Gleixner0b80fc72008-01-30 13:30:36 +0100114
115/* routines for saving/restoring kernel state */
116extern int acpi_save_state_mem(void);
117extern void acpi_restore_state_mem(void);
118
119extern unsigned long acpi_wakeup_address;
120
121/* early initialization routine */
Yinghai Lu196cf0d2009-11-10 18:27:23 -0800122extern void acpi_reserve_wakeup_memory(void);
Thomas Gleixner0b80fc72008-01-30 13:30:36 +0100123
Alexey Starikovskiyc1c30632007-11-26 20:42:19 +0100124/*
125 * Check if the CPU can handle C2 and deeper
126 */
127static inline unsigned int acpi_processor_cstate_check(unsigned int max_cstate)
128{
129 /*
130 * Early models (<=5) of AMD Opterons are not supposed to go into
131 * C2 state.
132 *
133 * Steppings 0x0A and later are good
134 */
135 if (boot_cpu_data.x86 == 0x0F &&
136 boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
137 boot_cpu_data.x86_model <= 0x05 &&
138 boot_cpu_data.x86_mask < 0x0A)
139 return 1;
Michal Schmidte8c534e2010-07-27 18:53:35 +0200140 else if (c1e_detected)
Thomas Gleixnera8d68292008-09-22 19:02:25 +0200141 return 1;
Alexey Starikovskiyc1c30632007-11-26 20:42:19 +0100142 else
143 return max_cstate;
144}
145
Alex Chiang1d9cb472009-12-20 12:19:14 -0700146static inline bool arch_has_acpi_pdc(void)
147{
148 struct cpuinfo_x86 *c = &cpu_data(0);
149 return (c->x86_vendor == X86_VENDOR_INTEL ||
150 c->x86_vendor == X86_VENDOR_CENTAUR);
151}
152
Alex Chiang6c5807d2009-12-20 12:19:29 -0700153static inline void arch_acpi_set_pdc_bits(u32 *buf)
154{
155 struct cpuinfo_x86 *c = &cpu_data(0);
156
157 buf[2] |= ACPI_PDC_C_CAPABILITY_SMP;
158
159 if (cpu_has(c, X86_FEATURE_EST))
160 buf[2] |= ACPI_PDC_EST_CAPABILITY_SWSMP;
161
162 if (cpu_has(c, X86_FEATURE_ACPI))
163 buf[2] |= ACPI_PDC_T_FFH;
164
165 /*
166 * If mwait/monitor is unsupported, C2/C3_FFH will be disabled
167 */
168 if (!cpu_has(c, X86_FEATURE_MWAIT))
169 buf[2] &= ~(ACPI_PDC_C_C2C3_FFH);
170}
171
Thomas Gleixner0b80fc72008-01-30 13:30:36 +0100172#else /* !CONFIG_ACPI */
173
174#define acpi_lapic 0
175#define acpi_ioapic 0
176static inline void acpi_noirq_set(void) { }
177static inline void acpi_disable_pci(void) { }
178static inline void disable_acpi(void) { }
179
180#endif /* !CONFIG_ACPI */
181
182#define ARCH_HAS_POWER_INIT 1
183
184struct bootnode;
185
186#ifdef CONFIG_ACPI_NUMA
187extern int acpi_numa;
David Rientjes87162732009-09-25 15:20:04 -0700188extern int acpi_get_nodes(struct bootnode *physnodes);
Thomas Gleixner0b80fc72008-01-30 13:30:36 +0100189extern int acpi_scan_nodes(unsigned long start, unsigned long end);
Yinghai Lu1c6e5502008-06-17 15:41:45 -0700190#define NR_NODE_MEMBLKS (MAX_NUMNODES*2)
David Rientjes4e76f4e2010-12-22 17:23:47 -0800191
192#ifdef CONFIG_NUMA_EMU
Glauber de Oliveira Costa7ba65c72008-01-30 13:31:57 +0100193extern void acpi_fake_nodes(const struct bootnode *fake_nodes,
Thomas Gleixner0b80fc72008-01-30 13:30:36 +0100194 int num_nodes);
David Rientjes4e76f4e2010-12-22 17:23:47 -0800195#endif
Thomas Gleixner0b80fc72008-01-30 13:30:36 +0100196#else
197static inline void acpi_fake_nodes(const struct bootnode *fake_nodes,
198 int num_nodes)
199{
200}
David Rientjes4e76f4e2010-12-22 17:23:47 -0800201#endif /* CONFIG_ACPI_NUMA */
Thomas Gleixner0b80fc72008-01-30 13:30:36 +0100202
Venki Pallipadibde6f5f2008-01-30 13:32:01 +0100203#define acpi_unlazy_tlb(x) leave_mm(x)
204
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700205#endif /* _ASM_X86_ACPI_H */