blob: e619aca5423fdf3b59fee6a9a23222f9880752a5 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include <drm/drmP.h>
27#include <drm/drm_crtc_helper.h>
28#include <drm/radeon_drm.h>
29#include "radeon_fixed.h"
30#include "radeon.h"
31#include "atom.h"
32#include "atom-bits.h"
33
Jerome Glissec93bb852009-07-13 21:04:08 +020034static void atombios_overscan_setup(struct drm_crtc *crtc,
35 struct drm_display_mode *mode,
36 struct drm_display_mode *adjusted_mode)
37{
38 struct drm_device *dev = crtc->dev;
39 struct radeon_device *rdev = dev->dev_private;
40 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
41 SET_CRTC_OVERSCAN_PS_ALLOCATION args;
42 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
43 int a1, a2;
44
45 memset(&args, 0, sizeof(args));
46
47 args.usOverscanRight = 0;
48 args.usOverscanLeft = 0;
49 args.usOverscanBottom = 0;
50 args.usOverscanTop = 0;
51 args.ucCRTC = radeon_crtc->crtc_id;
52
53 switch (radeon_crtc->rmx_type) {
54 case RMX_CENTER:
55 args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
56 args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
57 args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
58 args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
59 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
60 break;
61 case RMX_ASPECT:
62 a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
63 a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
64
65 if (a1 > a2) {
66 args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
67 args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
68 } else if (a2 > a1) {
69 args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
70 args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
71 }
72 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
73 break;
74 case RMX_FULL:
75 default:
76 args.usOverscanRight = 0;
77 args.usOverscanLeft = 0;
78 args.usOverscanBottom = 0;
79 args.usOverscanTop = 0;
80 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
81 break;
82 }
83}
84
85static void atombios_scaler_setup(struct drm_crtc *crtc)
86{
87 struct drm_device *dev = crtc->dev;
88 struct radeon_device *rdev = dev->dev_private;
89 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
90 ENABLE_SCALER_PS_ALLOCATION args;
91 int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
Dave Airlie4ce001a2009-08-13 16:32:14 +100092
Jerome Glissec93bb852009-07-13 21:04:08 +020093 /* fixme - fill in enc_priv for atom dac */
94 enum radeon_tv_std tv_std = TV_STD_NTSC;
Dave Airlie4ce001a2009-08-13 16:32:14 +100095 bool is_tv = false, is_cv = false;
96 struct drm_encoder *encoder;
Jerome Glissec93bb852009-07-13 21:04:08 +020097
98 if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
99 return;
100
Dave Airlie4ce001a2009-08-13 16:32:14 +1000101 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
102 /* find tv std */
103 if (encoder->crtc == crtc) {
104 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
105 if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
106 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
107 tv_std = tv_dac->tv_std;
108 is_tv = true;
109 }
110 }
111 }
112
Jerome Glissec93bb852009-07-13 21:04:08 +0200113 memset(&args, 0, sizeof(args));
114
115 args.ucScaler = radeon_crtc->crtc_id;
116
Dave Airlie4ce001a2009-08-13 16:32:14 +1000117 if (is_tv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200118 switch (tv_std) {
119 case TV_STD_NTSC:
120 default:
121 args.ucTVStandard = ATOM_TV_NTSC;
122 break;
123 case TV_STD_PAL:
124 args.ucTVStandard = ATOM_TV_PAL;
125 break;
126 case TV_STD_PAL_M:
127 args.ucTVStandard = ATOM_TV_PALM;
128 break;
129 case TV_STD_PAL_60:
130 args.ucTVStandard = ATOM_TV_PAL60;
131 break;
132 case TV_STD_NTSC_J:
133 args.ucTVStandard = ATOM_TV_NTSCJ;
134 break;
135 case TV_STD_SCART_PAL:
136 args.ucTVStandard = ATOM_TV_PAL; /* ??? */
137 break;
138 case TV_STD_SECAM:
139 args.ucTVStandard = ATOM_TV_SECAM;
140 break;
141 case TV_STD_PAL_CN:
142 args.ucTVStandard = ATOM_TV_PALCN;
143 break;
144 }
145 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000146 } else if (is_cv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200147 args.ucTVStandard = ATOM_TV_CV;
148 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
149 } else {
150 switch (radeon_crtc->rmx_type) {
151 case RMX_FULL:
152 args.ucEnable = ATOM_SCALER_EXPANSION;
153 break;
154 case RMX_CENTER:
155 args.ucEnable = ATOM_SCALER_CENTER;
156 break;
157 case RMX_ASPECT:
158 args.ucEnable = ATOM_SCALER_EXPANSION;
159 break;
160 default:
161 if (ASIC_IS_AVIVO(rdev))
162 args.ucEnable = ATOM_SCALER_DISABLE;
163 else
164 args.ucEnable = ATOM_SCALER_CENTER;
165 break;
166 }
167 }
168 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000169 if ((is_tv || is_cv)
170 && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
171 atom_rv515_force_tv_scaler(rdev, radeon_crtc);
Jerome Glissec93bb852009-07-13 21:04:08 +0200172 }
173}
174
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200175static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
176{
177 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
178 struct drm_device *dev = crtc->dev;
179 struct radeon_device *rdev = dev->dev_private;
180 int index =
181 GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
182 ENABLE_CRTC_PS_ALLOCATION args;
183
184 memset(&args, 0, sizeof(args));
185
186 args.ucCRTC = radeon_crtc->crtc_id;
187 args.ucEnable = lock;
188
189 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
190}
191
192static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
193{
194 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
195 struct drm_device *dev = crtc->dev;
196 struct radeon_device *rdev = dev->dev_private;
197 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
198 ENABLE_CRTC_PS_ALLOCATION args;
199
200 memset(&args, 0, sizeof(args));
201
202 args.ucCRTC = radeon_crtc->crtc_id;
203 args.ucEnable = state;
204
205 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
206}
207
208static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
209{
210 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
211 struct drm_device *dev = crtc->dev;
212 struct radeon_device *rdev = dev->dev_private;
213 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
214 ENABLE_CRTC_PS_ALLOCATION args;
215
216 memset(&args, 0, sizeof(args));
217
218 args.ucCRTC = radeon_crtc->crtc_id;
219 args.ucEnable = state;
220
221 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
222}
223
224static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
225{
226 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
227 struct drm_device *dev = crtc->dev;
228 struct radeon_device *rdev = dev->dev_private;
229 int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
230 BLANK_CRTC_PS_ALLOCATION args;
231
232 memset(&args, 0, sizeof(args));
233
234 args.ucCRTC = radeon_crtc->crtc_id;
235 args.ucBlanking = state;
236
237 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
238}
239
240void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
241{
242 struct drm_device *dev = crtc->dev;
243 struct radeon_device *rdev = dev->dev_private;
Alex Deucher500b7582009-12-02 11:46:52 -0500244 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200245
246 switch (mode) {
247 case DRM_MODE_DPMS_ON:
Alex Deucher5f9a0eb2009-10-08 13:08:29 -0400248 atombios_enable_crtc(crtc, 1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200249 if (ASIC_IS_DCE3(rdev))
250 atombios_enable_crtc_memreq(crtc, 1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200251 atombios_blank_crtc(crtc, 0);
Alex Deucher500b7582009-12-02 11:46:52 -0500252 drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
253 radeon_crtc_load_lut(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200254 break;
255 case DRM_MODE_DPMS_STANDBY:
256 case DRM_MODE_DPMS_SUSPEND:
257 case DRM_MODE_DPMS_OFF:
Alex Deucher500b7582009-12-02 11:46:52 -0500258 drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200259 atombios_blank_crtc(crtc, 1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200260 if (ASIC_IS_DCE3(rdev))
261 atombios_enable_crtc_memreq(crtc, 0);
Alex Deucher5f9a0eb2009-10-08 13:08:29 -0400262 atombios_enable_crtc(crtc, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200263 break;
264 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200265}
266
267static void
268atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400269 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400271 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200272 struct drm_device *dev = crtc->dev;
273 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400274 SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200275 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400276 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200277
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400278 memset(&args, 0, sizeof(args));
279 args.usH_Size = cpu_to_le16(mode->crtc_hdisplay);
280 args.usH_Blanking_Time =
281 cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay);
282 args.usV_Size = cpu_to_le16(mode->crtc_vdisplay);
283 args.usV_Blanking_Time =
284 cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay);
285 args.usH_SyncOffset =
286 cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay);
287 args.usH_SyncWidth =
288 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
289 args.usV_SyncOffset =
290 cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay);
291 args.usV_SyncWidth =
292 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
293 /*args.ucH_Border = mode->hborder;*/
294 /*args.ucV_Border = mode->vborder;*/
295
296 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
297 misc |= ATOM_VSYNC_POLARITY;
298 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
299 misc |= ATOM_HSYNC_POLARITY;
300 if (mode->flags & DRM_MODE_FLAG_CSYNC)
301 misc |= ATOM_COMPOSITESYNC;
302 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
303 misc |= ATOM_INTERLACE;
304 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
305 misc |= ATOM_DOUBLE_CLOCK_MODE;
306
307 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
308 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200309
310 printk("executing set crtc dtd timing\n");
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400311 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312}
313
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400314static void atombios_crtc_set_timing(struct drm_crtc *crtc,
315 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200316{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400317 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200318 struct drm_device *dev = crtc->dev;
319 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400320 SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400322 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200323
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400324 memset(&args, 0, sizeof(args));
325 args.usH_Total = cpu_to_le16(mode->crtc_htotal);
326 args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
327 args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
328 args.usH_SyncWidth =
329 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
330 args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
331 args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
332 args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
333 args.usV_SyncWidth =
334 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
335
336 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
337 misc |= ATOM_VSYNC_POLARITY;
338 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
339 misc |= ATOM_HSYNC_POLARITY;
340 if (mode->flags & DRM_MODE_FLAG_CSYNC)
341 misc |= ATOM_COMPOSITESYNC;
342 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
343 misc |= ATOM_INTERLACE;
344 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
345 misc |= ATOM_DOUBLE_CLOCK_MODE;
346
347 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
348 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349
350 printk("executing set crtc timing\n");
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400351 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200352}
353
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400354static void atombios_set_ss(struct drm_crtc *crtc, int enable)
355{
356 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
357 struct drm_device *dev = crtc->dev;
358 struct radeon_device *rdev = dev->dev_private;
359 struct drm_encoder *encoder = NULL;
360 struct radeon_encoder *radeon_encoder = NULL;
361 struct radeon_encoder_atom_dig *dig = NULL;
362 int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
363 ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION args;
364 ENABLE_LVDS_SS_PARAMETERS legacy_args;
365 uint16_t percentage = 0;
366 uint8_t type = 0, step = 0, delay = 0, range = 0;
367
368 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
369 if (encoder->crtc == crtc) {
370 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400371 /* only enable spread spectrum on LVDS */
Alex Deucherd11aa882009-10-28 00:51:20 -0400372 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
373 dig = radeon_encoder->enc_priv;
374 if (dig && dig->ss) {
375 percentage = dig->ss->percentage;
376 type = dig->ss->type;
377 step = dig->ss->step;
378 delay = dig->ss->delay;
379 range = dig->ss->range;
380 } else if (enable)
381 return;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400382 } else if (enable)
383 return;
384 break;
385 }
386 }
387
388 if (!radeon_encoder)
389 return;
390
391 if (ASIC_IS_AVIVO(rdev)) {
392 memset(&args, 0, sizeof(args));
Alex Deucherd11aa882009-10-28 00:51:20 -0400393 args.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400394 args.ucSpreadSpectrumType = type;
395 args.ucSpreadSpectrumStep = step;
396 args.ucSpreadSpectrumDelay = delay;
397 args.ucSpreadSpectrumRange = range;
398 args.ucPpll = radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
399 args.ucEnable = enable;
400 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
401 } else {
402 memset(&legacy_args, 0, sizeof(legacy_args));
Alex Deucherd11aa882009-10-28 00:51:20 -0400403 legacy_args.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400404 legacy_args.ucSpreadSpectrumType = type;
405 legacy_args.ucSpreadSpectrumStepSize_Delay = (step & 3) << 2;
406 legacy_args.ucSpreadSpectrumStepSize_Delay |= (delay & 7) << 4;
407 legacy_args.ucEnable = enable;
408 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&legacy_args);
409 }
410}
411
Alex Deucher4eaeca32010-01-19 17:32:27 -0500412union adjust_pixel_clock {
413 ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
414};
415
416static u32 atombios_adjust_pll(struct drm_crtc *crtc,
417 struct drm_display_mode *mode,
418 struct radeon_pll *pll)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200419{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200420 struct drm_device *dev = crtc->dev;
421 struct radeon_device *rdev = dev->dev_private;
422 struct drm_encoder *encoder = NULL;
423 struct radeon_encoder *radeon_encoder = NULL;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500424 u32 adjusted_clock = mode->clock;
Alex Deucherfc103322010-01-19 17:16:10 -0500425
Alex Deucher4eaeca32010-01-19 17:32:27 -0500426 /* reset the pll flags */
427 pll->flags = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200428
429 if (ASIC_IS_AVIVO(rdev)) {
Alex Deuchereb1300b2009-07-13 11:09:56 -0400430 if ((rdev->family == CHIP_RS600) ||
431 (rdev->family == CHIP_RS690) ||
432 (rdev->family == CHIP_RS740))
Alex Deucherfc103322010-01-19 17:16:10 -0500433 pll->flags |= (RADEON_PLL_USE_FRAC_FB_DIV |
434 RADEON_PLL_PREFER_CLOSEST_LOWER);
Alex Deuchereb1300b2009-07-13 11:09:56 -0400435
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200436 if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
Alex Deucherfc103322010-01-19 17:16:10 -0500437 pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200438 else
Alex Deucherfc103322010-01-19 17:16:10 -0500439 pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200440 } else {
Alex Deucherfc103322010-01-19 17:16:10 -0500441 pll->flags |= RADEON_PLL_LEGACY;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200442
443 if (mode->clock > 200000) /* range limits??? */
Alex Deucherfc103322010-01-19 17:16:10 -0500444 pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200445 else
Alex Deucherfc103322010-01-19 17:16:10 -0500446 pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200447
448 }
449
450 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
451 if (encoder->crtc == crtc) {
Alex Deucher4eaeca32010-01-19 17:32:27 -0500452 radeon_encoder = to_radeon_encoder(encoder);
453 if (ASIC_IS_AVIVO(rdev)) {
454 /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
455 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
456 adjusted_clock = mode->clock * 2;
457 } else {
458 if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
Alex Deucherfc103322010-01-19 17:16:10 -0500459 pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500460 if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
Alex Deucherfc103322010-01-19 17:16:10 -0500461 pll->flags |= RADEON_PLL_USE_REF_DIV;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200462 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000463 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200464 }
465 }
466
Alex Deucher2606c882009-10-08 13:36:21 -0400467 /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
468 * accordingly based on the encoder/transmitter to work around
469 * special hw requirements.
470 */
471 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher4eaeca32010-01-19 17:32:27 -0500472 union adjust_pixel_clock args;
473 struct radeon_encoder_atom_dig *dig;
474 u8 frev, crev;
475 int index;
Alex Deucher2606c882009-10-08 13:36:21 -0400476
Alex Deucher4eaeca32010-01-19 17:32:27 -0500477 if (!radeon_encoder->enc_priv)
478 return adjusted_clock;
479 dig = radeon_encoder->enc_priv;
Alex Deucher2606c882009-10-08 13:36:21 -0400480
481 index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
Alex Deucher4eaeca32010-01-19 17:32:27 -0500482 atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
483 &crev);
484
485 memset(&args, 0, sizeof(args));
486
487 switch (frev) {
488 case 1:
489 switch (crev) {
490 case 1:
491 case 2:
492 args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
493 args.v1.ucTransmitterID = radeon_encoder->encoder_id;
494 args.v1.ucEncodeMode = atombios_get_encoder_mode(encoder);
495
496 atom_execute_table(rdev->mode_info.atom_context,
497 index, (uint32_t *)&args);
498 adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
499 break;
500 default:
501 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
502 return adjusted_clock;
503 }
504 break;
505 default:
506 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
507 return adjusted_clock;
508 }
Alex Deucherd56ef9c2009-10-27 12:11:09 -0400509 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500510 return adjusted_clock;
511}
512
513union set_pixel_clock {
514 SET_PIXEL_CLOCK_PS_ALLOCATION base;
515 PIXEL_CLOCK_PARAMETERS v1;
516 PIXEL_CLOCK_PARAMETERS_V2 v2;
517 PIXEL_CLOCK_PARAMETERS_V3 v3;
518};
519
520void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
521{
522 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
523 struct drm_device *dev = crtc->dev;
524 struct radeon_device *rdev = dev->dev_private;
525 struct drm_encoder *encoder = NULL;
526 struct radeon_encoder *radeon_encoder = NULL;
527 u8 frev, crev;
528 int index;
529 union set_pixel_clock args;
530 u32 pll_clock = mode->clock;
531 u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
532 struct radeon_pll *pll;
533 u32 adjusted_clock;
534
535 memset(&args, 0, sizeof(args));
536
537 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
538 if (encoder->crtc == crtc) {
539 radeon_encoder = to_radeon_encoder(encoder);
540 break;
541 }
542 }
543
544 if (!radeon_encoder)
545 return;
546
547 if (radeon_crtc->crtc_id == 0)
548 pll = &rdev->clock.p1pll;
549 else
550 pll = &rdev->clock.p2pll;
551
552 /* adjust pixel clock as needed */
553 adjusted_clock = atombios_adjust_pll(crtc, mode, pll);
Alex Deucher2606c882009-10-08 13:36:21 -0400554
Alex Deucherb27b6372009-12-09 17:44:25 -0500555 if (ASIC_IS_AVIVO(rdev)) {
556 if (radeon_new_pll)
557 radeon_compute_pll_avivo(pll, adjusted_clock, &pll_clock,
558 &fb_div, &frac_fb_div,
Alex Deucherfc103322010-01-19 17:16:10 -0500559 &ref_div, &post_div);
Alex Deucherb27b6372009-12-09 17:44:25 -0500560 else
561 radeon_compute_pll(pll, adjusted_clock, &pll_clock,
562 &fb_div, &frac_fb_div,
Alex Deucherfc103322010-01-19 17:16:10 -0500563 &ref_div, &post_div);
Alex Deucherb27b6372009-12-09 17:44:25 -0500564 } else
565 radeon_compute_pll(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
Alex Deucherfc103322010-01-19 17:16:10 -0500566 &ref_div, &post_div);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200567
Dave Airlie39deb2d2009-10-12 14:21:19 +1000568 index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200569 atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
570 &crev);
571
572 switch (frev) {
573 case 1:
574 switch (crev) {
575 case 1:
Alex Deucher4eaeca32010-01-19 17:32:27 -0500576 args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
577 args.v1.usRefDiv = cpu_to_le16(ref_div);
578 args.v1.usFbDiv = cpu_to_le16(fb_div);
579 args.v1.ucFracFbDiv = frac_fb_div;
580 args.v1.ucPostDiv = post_div;
581 args.v1.ucPpll =
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200582 radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500583 args.v1.ucCRTC = radeon_crtc->crtc_id;
584 args.v1.ucRefDivSrc = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200585 break;
586 case 2:
Alex Deucher4eaeca32010-01-19 17:32:27 -0500587 args.v2.usPixelClock = cpu_to_le16(mode->clock / 10);
588 args.v2.usRefDiv = cpu_to_le16(ref_div);
589 args.v2.usFbDiv = cpu_to_le16(fb_div);
590 args.v2.ucFracFbDiv = frac_fb_div;
591 args.v2.ucPostDiv = post_div;
592 args.v2.ucPpll =
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200593 radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500594 args.v2.ucCRTC = radeon_crtc->crtc_id;
595 args.v2.ucRefDivSrc = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200596 break;
597 case 3:
Alex Deucher4eaeca32010-01-19 17:32:27 -0500598 args.v3.usPixelClock = cpu_to_le16(mode->clock / 10);
599 args.v3.usRefDiv = cpu_to_le16(ref_div);
600 args.v3.usFbDiv = cpu_to_le16(fb_div);
601 args.v3.ucFracFbDiv = frac_fb_div;
602 args.v3.ucPostDiv = post_div;
603 args.v3.ucPpll =
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200604 radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500605 args.v3.ucMiscInfo = (radeon_crtc->crtc_id << 2);
606 args.v3.ucTransmitterId = radeon_encoder->encoder_id;
607 args.v3.ucEncoderMode =
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200608 atombios_get_encoder_mode(encoder);
609 break;
610 default:
611 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
612 return;
613 }
614 break;
615 default:
616 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
617 return;
618 }
619
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200620 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
621}
622
Alex Deucher54f088a2010-01-19 16:34:01 -0500623static int avivo_crtc_set_base(struct drm_crtc *crtc, int x, int y,
624 struct drm_framebuffer *old_fb)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200625{
626 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
627 struct drm_device *dev = crtc->dev;
628 struct radeon_device *rdev = dev->dev_private;
629 struct radeon_framebuffer *radeon_fb;
630 struct drm_gem_object *obj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100631 struct radeon_bo *rbo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200632 uint64_t fb_location;
Dave Airliee024e112009-06-24 09:48:08 +1000633 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
Jerome Glisse4c788672009-11-20 14:29:23 +0100634 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200635
Jerome Glisse2de3b482009-11-17 14:08:55 -0800636 /* no fb bound */
637 if (!crtc->fb) {
638 DRM_DEBUG("No FB bound\n");
639 return 0;
640 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200641
642 radeon_fb = to_radeon_framebuffer(crtc->fb);
643
Jerome Glisse4c788672009-11-20 14:29:23 +0100644 /* Pin framebuffer & get tilling informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200645 obj = radeon_fb->obj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100646 rbo = obj->driver_private;
647 r = radeon_bo_reserve(rbo, false);
648 if (unlikely(r != 0))
649 return r;
650 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
651 if (unlikely(r != 0)) {
652 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200653 return -EINVAL;
654 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100655 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
656 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200657
658 switch (crtc->fb->bits_per_pixel) {
Dave Airlie41456df2009-09-16 10:15:21 +1000659 case 8:
660 fb_format =
661 AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
662 AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
663 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200664 case 15:
665 fb_format =
666 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
667 AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
668 break;
669 case 16:
670 fb_format =
671 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
672 AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
673 break;
674 case 24:
675 case 32:
676 fb_format =
677 AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
678 AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
679 break;
680 default:
681 DRM_ERROR("Unsupported screen depth %d\n",
682 crtc->fb->bits_per_pixel);
683 return -EINVAL;
684 }
685
Dave Airliecf2f05d2009-12-08 15:45:13 +1000686 if (tiling_flags & RADEON_TILING_MACRO)
687 fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
688
Dave Airliee024e112009-06-24 09:48:08 +1000689 if (tiling_flags & RADEON_TILING_MICRO)
690 fb_format |= AVIVO_D1GRPH_TILED;
691
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200692 if (radeon_crtc->crtc_id == 0)
693 WREG32(AVIVO_D1VGA_CONTROL, 0);
694 else
695 WREG32(AVIVO_D2VGA_CONTROL, 0);
Alex Deucherc290dad2009-10-22 16:12:34 -0400696
697 if (rdev->family >= CHIP_RV770) {
698 if (radeon_crtc->crtc_id) {
699 WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, 0);
700 WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, 0);
701 } else {
702 WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, 0);
703 WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, 0);
704 }
705 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200706 WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
707 (u32) fb_location);
708 WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
709 radeon_crtc->crtc_offset, (u32) fb_location);
710 WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
711
712 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
713 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
714 WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
715 WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
716 WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
717 WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
718
719 fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
720 WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
721 WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
722
723 WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
724 crtc->mode.vdisplay);
725 x &= ~3;
726 y &= ~1;
727 WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
728 (x << 16) | y);
729 WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
730 (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
731
732 if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
733 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
734 AVIVO_D1MODE_INTERLEAVE_EN);
735 else
736 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
737
738 if (old_fb && old_fb != crtc->fb) {
739 radeon_fb = to_radeon_framebuffer(old_fb);
Jerome Glisse4c788672009-11-20 14:29:23 +0100740 rbo = radeon_fb->obj->driver_private;
741 r = radeon_bo_reserve(rbo, false);
742 if (unlikely(r != 0))
743 return r;
744 radeon_bo_unpin(rbo);
745 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200746 }
Michel Dänzerf30f37d2009-10-08 10:44:09 +0200747
748 /* Bytes per pixel may have changed */
749 radeon_bandwidth_update(rdev);
750
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200751 return 0;
752}
753
Alex Deucher54f088a2010-01-19 16:34:01 -0500754int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
755 struct drm_framebuffer *old_fb)
756{
757 struct drm_device *dev = crtc->dev;
758 struct radeon_device *rdev = dev->dev_private;
759
760 if (ASIC_IS_AVIVO(rdev))
761 return avivo_crtc_set_base(crtc, x, y, old_fb);
762 else
763 return radeon_crtc_set_base(crtc, x, y, old_fb);
764}
765
Alex Deucher615e0cb2010-01-20 16:22:53 -0500766/* properly set additional regs when using atombios */
767static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
768{
769 struct drm_device *dev = crtc->dev;
770 struct radeon_device *rdev = dev->dev_private;
771 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
772 u32 disp_merge_cntl;
773
774 switch (radeon_crtc->crtc_id) {
775 case 0:
776 disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
777 disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
778 WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
779 break;
780 case 1:
781 disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
782 disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
783 WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
784 WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
785 WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
786 break;
787 }
788}
789
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200790int atombios_crtc_mode_set(struct drm_crtc *crtc,
791 struct drm_display_mode *mode,
792 struct drm_display_mode *adjusted_mode,
793 int x, int y, struct drm_framebuffer *old_fb)
794{
795 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
796 struct drm_device *dev = crtc->dev;
797 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200798
799 /* TODO color tiling */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200800
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400801 atombios_set_ss(crtc, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200802 atombios_crtc_set_pll(crtc, adjusted_mode);
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400803 atombios_set_ss(crtc, 1);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400804 atombios_crtc_set_timing(crtc, adjusted_mode);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200805
806 if (ASIC_IS_AVIVO(rdev))
807 atombios_crtc_set_base(crtc, x, y, old_fb);
808 else {
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400809 if (radeon_crtc->crtc_id == 0)
810 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
Alex Deucher54f088a2010-01-19 16:34:01 -0500811 atombios_crtc_set_base(crtc, x, y, old_fb);
Alex Deucher615e0cb2010-01-20 16:22:53 -0500812 radeon_legacy_atom_fixup(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200813 }
Jerome Glissec93bb852009-07-13 21:04:08 +0200814 atombios_overscan_setup(crtc, mode, adjusted_mode);
815 atombios_scaler_setup(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200816 return 0;
817}
818
819static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
820 struct drm_display_mode *mode,
821 struct drm_display_mode *adjusted_mode)
822{
Jerome Glissec93bb852009-07-13 21:04:08 +0200823 if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
824 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200825 return true;
826}
827
828static void atombios_crtc_prepare(struct drm_crtc *crtc)
829{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200830 atombios_lock_crtc(crtc, 1);
Alex Deuchera348c842010-01-21 16:50:30 -0500831 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200832}
833
834static void atombios_crtc_commit(struct drm_crtc *crtc)
835{
836 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
837 atombios_lock_crtc(crtc, 0);
838}
839
840static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
841 .dpms = atombios_crtc_dpms,
842 .mode_fixup = atombios_crtc_mode_fixup,
843 .mode_set = atombios_crtc_mode_set,
844 .mode_set_base = atombios_crtc_set_base,
845 .prepare = atombios_crtc_prepare,
846 .commit = atombios_crtc_commit,
Dave Airlie068143d2009-10-05 09:58:02 +1000847 .load_lut = radeon_crtc_load_lut,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200848};
849
850void radeon_atombios_init_crtc(struct drm_device *dev,
851 struct radeon_crtc *radeon_crtc)
852{
853 if (radeon_crtc->crtc_id == 1)
854 radeon_crtc->crtc_offset =
855 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
856 drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
857}