blob: b003ed52ed1725221ca6ac510251f46e7cb7d443 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994 by Waldorf GMBH, written by Ralf Baechle
7 * Copyright (C) 1995, 96, 97, 98, 99, 2000, 01, 02, 03 by Ralf Baechle
8 */
9#ifndef _ASM_IRQ_H
10#define _ASM_IRQ_H
11
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/linkage.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010013#include <linux/smp.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +010014
15#include <asm/mipsmtregs.h>
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <irq.h>
18
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -060019static inline void irq_dispose_mapping(unsigned int virq)
20{
21 return;
22}
23
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#ifdef CONFIG_I8259
25static inline int irq_canonicalize(int irq)
26{
Atsushi Nemoto2fa79372007-01-14 23:41:42 +090027 return ((irq == I8259A_IRQ_BASE + 2) ? I8259A_IRQ_BASE + 9 : irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -070028}
29#else
30#define irq_canonicalize(irq) (irq) /* Sane hardware, sane code ... */
31#endif
32
Ralf Baechle1146fe32007-09-21 17:13:55 +010033#ifdef CONFIG_MIPS_MT_SMTC
34
35struct irqaction;
36
37extern unsigned long irq_hwmask[];
38extern int setup_irq_smtc(unsigned int irq, struct irqaction * new,
39 unsigned long hwmask);
40
41static inline void smtc_im_ack_irq(unsigned int irq)
42{
43 if (irq_hwmask[irq] & ST0_IM)
44 set_c0_status(irq_hwmask[irq] & ST0_IM);
45}
46
47#else
48
49static inline void smtc_im_ack_irq(unsigned int irq)
50{
51}
52
53#endif /* CONFIG_MIPS_MT_SMTC */
54
Kevin D. Kissellf571eff2007-08-03 19:38:03 +020055#ifdef CONFIG_MIPS_MT_SMTC_IRQAFF
56#include <linux/cpumask.h>
57
Yinghai Lud5dedd42009-04-27 17:59:21 -070058extern int plat_set_irq_affinity(unsigned int irq,
Rusty Russell0de26522008-12-13 21:20:26 +103059 const struct cpumask *affinity);
Kevin D. Kissellf571eff2007-08-03 19:38:03 +020060extern void smtc_forward_irq(unsigned int irq);
61
62/*
63 * IRQ affinity hook invoked at the beginning of interrupt dispatch
64 * if option is enabled.
65 *
66 * Up through Linux 2.6.22 (at least) cpumask operations are very
67 * inefficient on MIPS. Initial prototypes of SMTC IRQ affinity
68 * used a "fast path" per-IRQ-descriptor cache of affinity information
69 * to reduce latency. As there is a project afoot to optimize the
70 * cpumask implementations, this version is optimistically assuming
71 * that cpumask.h macro overhead is reasonable during interrupt dispatch.
72 */
73#define IRQ_AFFINITY_HOOK(irq) \
74do { \
Mike Travise65e49d2009-01-12 15:27:13 -080075 if (!cpumask_test_cpu(smp_processor_id(), irq_desc[irq].affinity)) {\
Kevin D. Kissellf571eff2007-08-03 19:38:03 +020076 smtc_forward_irq(irq); \
77 irq_exit(); \
78 return; \
79 } \
80} while (0)
81
82#else /* Not doing SMTC affinity */
83
84#define IRQ_AFFINITY_HOOK(irq) do { } while (0)
85
86#endif /* CONFIG_MIPS_MT_SMTC_IRQAFF */
87
Kevin D. Kissell0db34212007-07-12 16:21:08 +010088#ifdef CONFIG_MIPS_MT_SMTC_IM_BACKSTOP
Ralf Baechle1146fe32007-09-21 17:13:55 +010089
Ralf Baechle41c594a2006-04-05 09:45:45 +010090/*
91 * Clear interrupt mask handling "backstop" if irq_hwmask
92 * entry so indicates. This implies that the ack() or end()
93 * functions will take over re-enabling the low-level mask.
94 * Otherwise it will be done on return from exception.
95 */
Atsushi Nemotof9bba752007-01-08 00:50:34 +090096#define __DO_IRQ_SMTC_HOOK(irq) \
Ralf Baechle41c594a2006-04-05 09:45:45 +010097do { \
Kevin D. Kissellf571eff2007-08-03 19:38:03 +020098 IRQ_AFFINITY_HOOK(irq); \
Ralf Baechle41c594a2006-04-05 09:45:45 +010099 if (irq_hwmask[irq] & 0x0000ff00) \
100 write_c0_tccontext(read_c0_tccontext() & \
Kevin D. Kissellf571eff2007-08-03 19:38:03 +0200101 ~(irq_hwmask[irq] & 0x0000ff00)); \
Ralf Baechle41c594a2006-04-05 09:45:45 +0100102} while (0)
Kevin D. Kissellf571eff2007-08-03 19:38:03 +0200103
104#define __NO_AFFINITY_IRQ_SMTC_HOOK(irq) \
105do { \
106 if (irq_hwmask[irq] & 0x0000ff00) \
107 write_c0_tccontext(read_c0_tccontext() & \
108 ~(irq_hwmask[irq] & 0x0000ff00)); \
109} while (0)
110
Ralf Baechle41c594a2006-04-05 09:45:45 +0100111#else
Ralf Baechle1146fe32007-09-21 17:13:55 +0100112
Kevin D. Kissellf571eff2007-08-03 19:38:03 +0200113#define __DO_IRQ_SMTC_HOOK(irq) \
114do { \
115 IRQ_AFFINITY_HOOK(irq); \
116} while (0)
117#define __NO_AFFINITY_IRQ_SMTC_HOOK(irq) do { } while (0)
118
Ralf Baechle41c594a2006-04-05 09:45:45 +0100119#endif
120
Wu Zhangjin8f99a162009-11-20 20:34:33 +0800121extern void do_IRQ(unsigned int irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Kevin D. Kissellf571eff2007-08-03 19:38:03 +0200123#ifdef CONFIG_MIPS_MT_SMTC_IRQAFF
Kevin D. Kissellf571eff2007-08-03 19:38:03 +0200124
Wu Zhangjin8f99a162009-11-20 20:34:33 +0800125extern void do_IRQ_no_affinity(unsigned int irq);
Kevin D. Kissellf571eff2007-08-03 19:38:03 +0200126
127#endif /* CONFIG_MIPS_MT_SMTC_IRQAFF */
128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129extern void arch_init_irq(void);
Ralf Baechle937a8012006-10-07 19:44:33 +0100130extern void spurious_interrupt(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131
Ralf Baechle4a4cf772006-11-06 17:41:06 +0000132extern int allocate_irqno(void);
133extern void alloc_legacy_irqno(void);
134extern void free_irqno(unsigned int irq);
135
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +0100136/*
137 * Before R2 the timer and performance counter interrupts were both fixed to
138 * IE7. Since R2 their number has to be read from the c0_intctl register.
139 */
140#define CP0_LEGACY_COMPARE_IRQ 7
141
142extern int cp0_compare_irq;
David VomLehn010c1082009-12-21 17:49:22 -0800143extern int cp0_compare_irq_shift;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +0100144extern int cp0_perfcount_irq;
145
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146#endif /* _ASM_IRQ_H */