blob: 7ea91398217af0ac65b8137438061d63278399e9 [file] [log] [blame]
Tony Lindgren046d6b22005-11-10 14:26:52 +00001/*
Paul Walmsley8c810e72011-02-25 13:56:40 -07002 * OMAP2430 clock data
Tony Lindgren046d6b22005-11-10 14:26:52 +00003 *
Paul Walmsley8c810e72011-02-25 13:56:40 -07004 * Copyright (C) 2005-2009 Texas Instruments, Inc.
5 * Copyright (C) 2004-2011 Nokia Corporation
Tony Lindgrena16e9702008-03-18 11:56:39 +02006 *
Paul Walmsley8c810e72011-02-25 13:56:40 -07007 * Contacts:
8 * Richard Woodruff <r-woodruff2@ti.com>
9 * Paul Walmsley
Tony Lindgren046d6b22005-11-10 14:26:52 +000010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Paul Walmsleyd8a94452009-12-08 16:21:29 -070016#include <linux/kernel.h>
17#include <linux/clk.h>
Paul Walmsley93340a22010-02-22 22:09:12 -070018#include <linux/list.h>
Paul Walmsleyd8a94452009-12-08 16:21:29 -070019
20#include <plat/clkdev_omap.h>
Tony Lindgren046d6b22005-11-10 14:26:52 +000021
Tony Lindgrendbc04162012-08-31 10:59:07 -070022#include "soc.h"
Tony Lindgrenee0839c2012-02-24 10:34:35 -080023#include "iomap.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020024#include "clock.h"
Paul Walmsleyd8a94452009-12-08 16:21:29 -070025#include "clock2xxx.h"
26#include "opp2xxx.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070027#include "cm2xxx_3xxx.h"
28#include "prm2xxx_3xxx.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020029#include "prm-regbits-24xx.h"
30#include "cm-regbits-24xx.h"
31#include "sdrc.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060032#include "control.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020033
Paul Walmsley81b34fb2010-02-22 22:09:22 -070034#define OMAP_CM_REGADDR OMAP2430_CM_REGADDR
35
36/*
37 * 2430 clock tree.
Tony Lindgren046d6b22005-11-10 14:26:52 +000038 *
Paul Walmsley8c810e72011-02-25 13:56:40 -070039 * NOTE:In many cases here we are assigning a 'default' parent. In
40 * many cases the parent is selectable. The set parent calls will
41 * also switch sources.
Tony Lindgren046d6b22005-11-10 14:26:52 +000042 *
43 * Several sources are given initial rates which may be wrong, this will
44 * be fixed up in the init func.
45 *
46 * Things are broadly separated below by clock domains. It is
Paul Walmsley8c810e72011-02-25 13:56:40 -070047 * noteworthy that most peripherals have dependencies on multiple clock
Tony Lindgren046d6b22005-11-10 14:26:52 +000048 * domains. Many get their interface clocks from the L4 domain, but get
49 * functional clocks from fixed sources or other core domain derived
50 * clocks.
Paul Walmsley81b34fb2010-02-22 22:09:22 -070051 */
Tony Lindgren046d6b22005-11-10 14:26:52 +000052
53/* Base external input clocks */
54static struct clk func_32k_ck = {
55 .name = "func_32k_ck",
Russell King897dcde2008-11-04 16:35:03 +000056 .ops = &clkops_null,
Paul Walmsley3f9cfd32011-02-16 15:38:38 -070057 .rate = 32768,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030058 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +000059};
Paul Walmsleye32744b2008-03-18 15:47:55 +020060
Paul Walmsleyf2480762009-04-23 21:11:10 -060061static struct clk secure_32k_ck = {
62 .name = "secure_32k_ck",
63 .ops = &clkops_null,
64 .rate = 32768,
Paul Walmsleyf2480762009-04-23 21:11:10 -060065 .clkdm_name = "wkup_clkdm",
66};
67
Tony Lindgren046d6b22005-11-10 14:26:52 +000068/* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
69static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
70 .name = "osc_ck",
Russell King548d8492008-11-04 14:02:46 +000071 .ops = &clkops_oscck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030072 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +020073 .recalc = &omap2_osc_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +000074};
75
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030076/* Without modem likely 12MHz, with modem likely 13MHz */
Tony Lindgren046d6b22005-11-10 14:26:52 +000077static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
78 .name = "sys_ck", /* ~ ref_clk also */
Russell King897dcde2008-11-04 16:35:03 +000079 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000080 .parent = &osc_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030081 .clkdm_name = "wkup_clkdm",
Paul Walmsley44da0a52010-01-26 20:13:08 -070082 .recalc = &omap2xxx_sys_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +000083};
Paul Walmsleye32744b2008-03-18 15:47:55 +020084
Tony Lindgren046d6b22005-11-10 14:26:52 +000085static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
86 .name = "alt_ck",
Russell King897dcde2008-11-04 16:35:03 +000087 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000088 .rate = 54000000,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030089 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +000090};
Paul Walmsleye32744b2008-03-18 15:47:55 +020091
Paul Walmsleyb115b742010-10-08 11:40:18 -060092/* Optional external clock input for McBSP CLKS */
93static struct clk mcbsp_clks = {
94 .name = "mcbsp_clks",
95 .ops = &clkops_null,
96};
97
Tony Lindgren046d6b22005-11-10 14:26:52 +000098/*
99 * Analog domain root source clocks
100 */
101
102/* dpll_ck, is broken out in to special cases through clksel */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200103/* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
104 * deal with this
105 */
106
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300107static struct dpll_data dpll_dd = {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200108 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
109 .mult_mask = OMAP24XX_DPLL_MULT_MASK,
110 .div1_mask = OMAP24XX_DPLL_DIV_MASK,
Russell Kingc0bf3132009-02-19 13:29:22 +0000111 .clk_bypass = &sys_ck,
112 .clk_ref = &sys_ck,
113 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
114 .enable_mask = OMAP24XX_EN_DPLL_MASK,
Paul Walmsley93340a22010-02-22 22:09:12 -0700115 .max_multiplier = 1023,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700116 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300117 .max_divider = 16,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200118};
119
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300120/*
121 * XXX Cannot add round_rate here yet, as this is still a composite clock,
122 * not just a DPLL
123 */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000124static struct clk dpll_ck = {
125 .name = "dpll_ck",
Paul Walmsley0fd0c212011-02-25 15:49:53 -0700126 .ops = &clkops_omap2xxx_dpll_ops,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000127 .parent = &sys_ck, /* Can be func_32k also */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200128 .dpll_data = &dpll_dd,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300129 .clkdm_name = "wkup_clkdm",
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300130 .recalc = &omap2_dpllcore_recalc,
131 .set_rate = &omap2_reprogram_dpllcore,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000132};
133
134static struct clk apll96_ck = {
135 .name = "apll96_ck",
Paul Walmsley06b16932009-12-08 16:18:46 -0700136 .ops = &clkops_apll96,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000137 .parent = &sys_ck,
138 .rate = 96000000,
Paul Walmsley51c19542010-02-22 22:09:26 -0700139 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300140 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200141 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
142 .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000143};
144
145static struct clk apll54_ck = {
146 .name = "apll54_ck",
Paul Walmsley06b16932009-12-08 16:18:46 -0700147 .ops = &clkops_apll54,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000148 .parent = &sys_ck,
149 .rate = 54000000,
Paul Walmsley51c19542010-02-22 22:09:26 -0700150 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300151 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200152 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
153 .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000154};
155
156/*
157 * PRCM digital base sources
158 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200159
160/* func_54m_ck */
161
162static const struct clksel_rate func_54m_apll54_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600163 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200164 { .div = 0 },
165};
166
167static const struct clksel_rate func_54m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600168 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200169 { .div = 0 },
170};
171
172static const struct clksel func_54m_clksel[] = {
173 { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
174 { .parent = &alt_ck, .rates = func_54m_alt_rates, },
175 { .parent = NULL },
176};
177
Tony Lindgren046d6b22005-11-10 14:26:52 +0000178static struct clk func_54m_ck = {
179 .name = "func_54m_ck",
Russell King57137182008-11-04 16:48:35 +0000180 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000181 .parent = &apll54_ck, /* can also be alt_clk */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300182 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200183 .init = &omap2_init_clksel_parent,
184 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600185 .clksel_mask = OMAP24XX_54M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200186 .clksel = func_54m_clksel,
187 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000188};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200189
Tony Lindgren046d6b22005-11-10 14:26:52 +0000190static struct clk core_ck = {
191 .name = "core_ck",
Russell King897dcde2008-11-04 16:35:03 +0000192 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000193 .parent = &dpll_ck, /* can also be 32k */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300194 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200195 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000196};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200197
198/* func_96m_ck */
199static const struct clksel_rate func_96m_apll96_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600200 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200201 { .div = 0 },
Tony Lindgren046d6b22005-11-10 14:26:52 +0000202};
203
Paul Walmsleye32744b2008-03-18 15:47:55 +0200204static const struct clksel_rate func_96m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600205 { .div = 1, .val = 1, .flags = RATE_IN_243X },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200206 { .div = 0 },
207};
208
209static const struct clksel func_96m_clksel[] = {
210 { .parent = &apll96_ck, .rates = func_96m_apll96_rates },
211 { .parent = &alt_ck, .rates = func_96m_alt_rates },
212 { .parent = NULL }
213};
214
Tony Lindgren046d6b22005-11-10 14:26:52 +0000215static struct clk func_96m_ck = {
216 .name = "func_96m_ck",
Russell King57137182008-11-04 16:48:35 +0000217 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000218 .parent = &apll96_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300219 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200220 .init = &omap2_init_clksel_parent,
221 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600222 .clksel_mask = OMAP2430_96M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200223 .clksel = func_96m_clksel,
224 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200225};
226
227/* func_48m_ck */
228
229static const struct clksel_rate func_48m_apll96_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600230 { .div = 2, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200231 { .div = 0 },
232};
233
234static const struct clksel_rate func_48m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600235 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200236 { .div = 0 },
237};
238
239static const struct clksel func_48m_clksel[] = {
240 { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
241 { .parent = &alt_ck, .rates = func_48m_alt_rates },
242 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000243};
244
245static struct clk func_48m_ck = {
246 .name = "func_48m_ck",
Russell King57137182008-11-04 16:48:35 +0000247 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000248 .parent = &apll96_ck, /* 96M or Alt */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300249 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200250 .init = &omap2_init_clksel_parent,
251 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600252 .clksel_mask = OMAP24XX_48M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200253 .clksel = func_48m_clksel,
254 .recalc = &omap2_clksel_recalc,
255 .round_rate = &omap2_clksel_round_rate,
256 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000257};
258
259static struct clk func_12m_ck = {
260 .name = "func_12m_ck",
Russell King57137182008-11-04 16:48:35 +0000261 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000262 .parent = &func_48m_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200263 .fixed_div = 4,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300264 .clkdm_name = "wkup_clkdm",
Paul Walmsleye9b98f62010-01-26 20:12:57 -0700265 .recalc = &omap_fixed_divisor_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000266};
267
268/* Secure timer, only available in secure mode */
269static struct clk wdt1_osc_ck = {
270 .name = "ck_wdt1_osc",
Russell King897dcde2008-11-04 16:35:03 +0000271 .ops = &clkops_null, /* RMK: missing? */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000272 .parent = &osc_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200273 .recalc = &followparent_recalc,
274};
275
276/*
277 * The common_clkout* clksel_rate structs are common to
278 * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
279 * sys_clkout2_* are 2420-only, so the
280 * clksel_rate flags fields are inaccurate for those clocks. This is
281 * harmless since access to those clocks are gated by the struct clk
282 * flags fields, which mark them as 2420-only.
283 */
284static const struct clksel_rate common_clkout_src_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600285 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200286 { .div = 0 }
287};
288
289static const struct clksel_rate common_clkout_src_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600290 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200291 { .div = 0 }
292};
293
294static const struct clksel_rate common_clkout_src_96m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600295 { .div = 1, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200296 { .div = 0 }
297};
298
299static const struct clksel_rate common_clkout_src_54m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600300 { .div = 1, .val = 3, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200301 { .div = 0 }
302};
303
304static const struct clksel common_clkout_src_clksel[] = {
305 { .parent = &core_ck, .rates = common_clkout_src_core_rates },
306 { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
307 { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
308 { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
309 { .parent = NULL }
310};
311
312static struct clk sys_clkout_src = {
313 .name = "sys_clkout_src",
Russell Kingc1168dc2008-11-04 21:24:00 +0000314 .ops = &clkops_omap2_dflt,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200315 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300316 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700317 .enable_reg = OMAP2430_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200318 .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
319 .init = &omap2_init_clksel_parent,
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700320 .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200321 .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
322 .clksel = common_clkout_src_clksel,
323 .recalc = &omap2_clksel_recalc,
324 .round_rate = &omap2_clksel_round_rate,
325 .set_rate = &omap2_clksel_set_rate
326};
327
328static const struct clksel_rate common_clkout_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600329 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200330 { .div = 2, .val = 1, .flags = RATE_IN_24XX },
331 { .div = 4, .val = 2, .flags = RATE_IN_24XX },
332 { .div = 8, .val = 3, .flags = RATE_IN_24XX },
333 { .div = 16, .val = 4, .flags = RATE_IN_24XX },
334 { .div = 0 },
335};
336
337static const struct clksel sys_clkout_clksel[] = {
338 { .parent = &sys_clkout_src, .rates = common_clkout_rates },
339 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000340};
341
342static struct clk sys_clkout = {
343 .name = "sys_clkout",
Russell King57137182008-11-04 16:48:35 +0000344 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200345 .parent = &sys_clkout_src,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300346 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700347 .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200348 .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
349 .clksel = sys_clkout_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000350 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200351 .round_rate = &omap2_clksel_round_rate,
352 .set_rate = &omap2_clksel_set_rate
353};
354
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100355static struct clk emul_ck = {
356 .name = "emul_ck",
Russell Kingc1168dc2008-11-04 21:24:00 +0000357 .ops = &clkops_omap2_dflt,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100358 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300359 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700360 .enable_reg = OMAP2430_PRCM_CLKEMUL_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200361 .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
362 .recalc = &followparent_recalc,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100363
364};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200365
Tony Lindgren046d6b22005-11-10 14:26:52 +0000366/*
367 * MPU clock domain
368 * Clocks:
369 * MPU_FCLK, MPU_ICLK
370 * INT_M_FCLK, INT_M_I_CLK
371 *
372 * - Individual clocks are hardware managed.
373 * - Base divider comes from: CM_CLKSEL_MPU
374 *
375 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200376static const struct clksel_rate mpu_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600377 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200378 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200379 { .div = 0 },
380};
381
382static const struct clksel mpu_clksel[] = {
383 { .parent = &core_ck, .rates = mpu_core_rates },
384 { .parent = NULL }
385};
386
Tony Lindgren046d6b22005-11-10 14:26:52 +0000387static struct clk mpu_ck = { /* Control cpu */
388 .name = "mpu_ck",
Russell King897dcde2008-11-04 16:35:03 +0000389 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000390 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300391 .clkdm_name = "mpu_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200392 .init = &omap2_init_clksel_parent,
393 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
394 .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200395 .clksel = mpu_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000396 .recalc = &omap2_clksel_recalc,
397};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200398
Tony Lindgren046d6b22005-11-10 14:26:52 +0000399/*
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700400 * DSP (2430-IVA2.1) clock domain
Tony Lindgren046d6b22005-11-10 14:26:52 +0000401 * Clocks:
Paul Walmsleye32744b2008-03-18 15:47:55 +0200402 * 2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK
Paul Walmsleye32744b2008-03-18 15:47:55 +0200403 *
Tony Lindgren046d6b22005-11-10 14:26:52 +0000404 * Won't be too specific here. The core clock comes into this block
405 * it is divided then tee'ed. One branch goes directly to xyz enable
406 * controls. The other branch gets further divided by 2 then possibly
407 * routed into a synchronizer and out of clocks abc.
408 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200409static const struct clksel_rate dsp_fck_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600410 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200411 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
412 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
413 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200414 { .div = 0 },
415};
416
417static const struct clksel dsp_fck_clksel[] = {
418 { .parent = &core_ck, .rates = dsp_fck_core_rates },
419 { .parent = NULL }
420};
421
Tony Lindgren046d6b22005-11-10 14:26:52 +0000422static struct clk dsp_fck = {
423 .name = "dsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000424 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000425 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300426 .clkdm_name = "dsp_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200427 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
428 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
429 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
430 .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
431 .clksel = dsp_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000432 .recalc = &omap2_clksel_recalc,
433};
434
Paul Walmsley22411392011-02-25 15:52:04 -0700435static const struct clksel dsp_ick_clksel[] = {
436 { .parent = &dsp_fck, .rates = dsp_ick_rates },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200437 { .parent = NULL }
438};
439
Paul Walmsleye32744b2008-03-18 15:47:55 +0200440/* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */
441static struct clk iva2_1_ick = {
442 .name = "iva2_1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +0000443 .ops = &clkops_omap2_dflt_wait,
Paul Walmsley22411392011-02-25 15:52:04 -0700444 .parent = &dsp_fck,
445 .clkdm_name = "dsp_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200446 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
447 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
Paul Walmsley22411392011-02-25 15:52:04 -0700448 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
449 .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
450 .clksel = dsp_ick_clksel,
451 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000452};
453
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300454/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000455 * L3 clock domain
456 * L3 clocks are used for both interface and functional clocks to
457 * multiple entities. Some of these clocks are completely managed
458 * by hardware, and some others allow software control. Hardware
459 * managed ones general are based on directly CLK_REQ signals and
460 * various auto idle settings. The functional spec sets many of these
461 * as 'tie-high' for their enables.
462 *
463 * I-CLOCKS:
464 * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
465 * CAM, HS-USB.
466 * F-CLOCK
467 * SSI.
468 *
469 * GPMC memories and SDRC have timing and clock sensitive registers which
470 * may very well need notification when the clock changes. Currently for low
471 * operating points, these are taken care of in sleep.S.
472 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200473static const struct clksel_rate core_l3_core_rates[] = {
474 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600475 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200476 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200477 { .div = 0 }
478};
479
480static const struct clksel core_l3_clksel[] = {
481 { .parent = &core_ck, .rates = core_l3_core_rates },
482 { .parent = NULL }
483};
484
Tony Lindgren046d6b22005-11-10 14:26:52 +0000485static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
486 .name = "core_l3_ck",
Russell King897dcde2008-11-04 16:35:03 +0000487 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000488 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300489 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200490 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
491 .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
492 .clksel = core_l3_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000493 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200494};
495
496/* usb_l4_ick */
497static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
498 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600499 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200500 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
501 { .div = 0 }
502};
503
504static const struct clksel usb_l4_ick_clksel[] = {
505 { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
506 { .parent = NULL },
Tony Lindgren046d6b22005-11-10 14:26:52 +0000507};
508
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300509/* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000510static struct clk usb_l4_ick = { /* FS-USB interface clock */
511 .name = "usb_l4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700512 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgrenfde0fd42006-01-17 15:31:18 -0800513 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300514 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200515 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
516 .enable_bit = OMAP24XX_EN_USB_SHIFT,
517 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
518 .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
519 .clksel = usb_l4_ick_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000520 .recalc = &omap2_clksel_recalc,
521};
522
523/*
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300524 * L4 clock management domain
525 *
526 * This domain contains lots of interface clocks from the L4 interface, some
527 * functional clocks. Fixed APLL functional source clocks are managed in
528 * this domain.
529 */
530static const struct clksel_rate l4_core_l3_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600531 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300532 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
533 { .div = 0 }
534};
535
536static const struct clksel l4_clksel[] = {
537 { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
538 { .parent = NULL }
539};
540
541static struct clk l4_ck = { /* used both as an ick and fck */
542 .name = "l4_ck",
Russell King897dcde2008-11-04 16:35:03 +0000543 .ops = &clkops_null,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300544 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300545 .clkdm_name = "core_l4_clkdm",
546 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
547 .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
548 .clksel = l4_clksel,
549 .recalc = &omap2_clksel_recalc,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300550};
551
552/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000553 * SSI is in L3 management domain, its direct parent is core not l3,
554 * many core power domain entities are grouped into the L3 clock
555 * domain.
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300556 * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
Tony Lindgren046d6b22005-11-10 14:26:52 +0000557 *
558 * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
559 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200560static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
561 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600562 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200563 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
564 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
565 { .div = 5, .val = 5, .flags = RATE_IN_243X },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200566 { .div = 0 }
567};
568
569static const struct clksel ssi_ssr_sst_fck_clksel[] = {
570 { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
571 { .parent = NULL }
572};
573
Tony Lindgren046d6b22005-11-10 14:26:52 +0000574static struct clk ssi_ssr_sst_fck = {
575 .name = "ssi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000576 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000577 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300578 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200579 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
580 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
581 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
582 .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
583 .clksel = ssi_ssr_sst_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000584 .recalc = &omap2_clksel_recalc,
585};
586
Paul Walmsley9299fd82009-01-27 19:12:54 -0700587/*
588 * Presumably this is the same as SSI_ICLK.
589 * TRM contradicts itself on what clockdomain SSI_ICLK is in
590 */
591static struct clk ssi_l4_ick = {
592 .name = "ssi_l4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700593 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley9299fd82009-01-27 19:12:54 -0700594 .parent = &l4_ck,
595 .clkdm_name = "core_l4_clkdm",
596 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
597 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
598 .recalc = &followparent_recalc,
599};
600
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300601
Tony Lindgren046d6b22005-11-10 14:26:52 +0000602/*
603 * GFX clock domain
604 * Clocks:
605 * GFX_FCLK, GFX_ICLK
606 * GFX_CG1(2d), GFX_CG2(3d)
607 *
608 * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
609 * The 2d and 3d clocks run at a hardware determined
610 * divided value of fclk.
611 *
612 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200613
614/* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
615static const struct clksel gfx_fck_clksel[] = {
616 { .parent = &core_l3_ck, .rates = gfx_l3_rates },
617 { .parent = NULL },
618};
619
Tony Lindgren046d6b22005-11-10 14:26:52 +0000620static struct clk gfx_3d_fck = {
621 .name = "gfx_3d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000622 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000623 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300624 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200625 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
626 .enable_bit = OMAP24XX_EN_3D_SHIFT,
627 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
628 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
629 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000630 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200631 .round_rate = &omap2_clksel_round_rate,
632 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000633};
634
635static struct clk gfx_2d_fck = {
636 .name = "gfx_2d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000637 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000638 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300639 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200640 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
641 .enable_bit = OMAP24XX_EN_2D_SHIFT,
642 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
643 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
644 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000645 .recalc = &omap2_clksel_recalc,
646};
647
Paul Walmsleya1d55622011-02-25 15:39:30 -0700648/* This interface clock does not have a CM_AUTOIDLE bit */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000649static struct clk gfx_ick = {
650 .name = "gfx_ick", /* From l3 */
Russell Kingb36ee722008-11-04 17:59:52 +0000651 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000652 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300653 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200654 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
655 .enable_bit = OMAP_EN_GFX_SHIFT,
656 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000657};
658
659/*
660 * Modem clock domain (2430)
661 * CLOCKS:
662 * MDM_OSC_CLK
663 * MDM_ICLK
Paul Walmsleye32744b2008-03-18 15:47:55 +0200664 * These clocks are usable in chassis mode only.
Tony Lindgren046d6b22005-11-10 14:26:52 +0000665 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200666static const struct clksel_rate mdm_ick_core_rates[] = {
667 { .div = 1, .val = 1, .flags = RATE_IN_243X },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600668 { .div = 4, .val = 4, .flags = RATE_IN_243X },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200669 { .div = 6, .val = 6, .flags = RATE_IN_243X },
670 { .div = 9, .val = 9, .flags = RATE_IN_243X },
671 { .div = 0 }
672};
673
674static const struct clksel mdm_ick_clksel[] = {
675 { .parent = &core_ck, .rates = mdm_ick_core_rates },
676 { .parent = NULL }
677};
678
Tony Lindgren046d6b22005-11-10 14:26:52 +0000679static struct clk mdm_ick = { /* used both as a ick and fck */
680 .name = "mdm_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700681 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000682 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300683 .clkdm_name = "mdm_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200684 .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
685 .enable_bit = OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
686 .clksel_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
687 .clksel_mask = OMAP2430_CLKSEL_MDM_MASK,
688 .clksel = mdm_ick_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000689 .recalc = &omap2_clksel_recalc,
690};
691
692static struct clk mdm_osc_ck = {
693 .name = "mdm_osc_ck",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700694 .ops = &clkops_omap2_mdmclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000695 .parent = &osc_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300696 .clkdm_name = "mdm_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200697 .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
698 .enable_bit = OMAP2430_EN_OSC_SHIFT,
699 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000700};
701
702/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000703 * DSS clock domain
704 * CLOCKs:
705 * DSS_L4_ICLK, DSS_L3_ICLK,
706 * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
707 *
708 * DSS is both initiator and target.
709 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200710/* XXX Add RATE_NOT_VALIDATED */
711
712static const struct clksel_rate dss1_fck_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600713 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200714 { .div = 0 }
715};
716
717static const struct clksel_rate dss1_fck_core_rates[] = {
718 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
719 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
720 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
721 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
722 { .div = 5, .val = 5, .flags = RATE_IN_24XX },
723 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
724 { .div = 8, .val = 8, .flags = RATE_IN_24XX },
725 { .div = 9, .val = 9, .flags = RATE_IN_24XX },
726 { .div = 12, .val = 12, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600727 { .div = 16, .val = 16, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200728 { .div = 0 }
729};
730
731static const struct clksel dss1_fck_clksel[] = {
732 { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
733 { .parent = &core_ck, .rates = dss1_fck_core_rates },
734 { .parent = NULL },
735};
736
Tony Lindgren046d6b22005-11-10 14:26:52 +0000737static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
738 .name = "dss_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700739 .ops = &clkops_omap2_iclk_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000740 .parent = &l4_ck, /* really both l3 and l4 */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300741 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200742 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
743 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
744 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000745};
746
747static struct clk dss1_fck = {
748 .name = "dss1_fck",
Russell Kingbc51da42008-11-04 18:59:32 +0000749 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000750 .parent = &core_ck, /* Core or sys */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300751 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200752 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
753 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
754 .init = &omap2_init_clksel_parent,
755 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
756 .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
757 .clksel = dss1_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000758 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200759};
760
761static const struct clksel_rate dss2_fck_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600762 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200763 { .div = 0 }
764};
765
766static const struct clksel_rate dss2_fck_48m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600767 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200768 { .div = 0 }
769};
770
771static const struct clksel dss2_fck_clksel[] = {
772 { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
773 { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
774 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000775};
776
777static struct clk dss2_fck = { /* Alt clk used in power management */
778 .name = "dss2_fck",
Russell Kingbc51da42008-11-04 18:59:32 +0000779 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000780 .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300781 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200782 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
783 .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
784 .init = &omap2_init_clksel_parent,
785 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
786 .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
787 .clksel = dss2_fck_clksel,
Paul Walmsleyd4521f62010-12-21 21:08:14 -0700788 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000789};
790
791static struct clk dss_54m_fck = { /* Alt clk used in power management */
792 .name = "dss_54m_fck", /* 54m tv clk */
Russell Kingb36ee722008-11-04 17:59:52 +0000793 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000794 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300795 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200796 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
797 .enable_bit = OMAP24XX_EN_TV_SHIFT,
798 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000799};
800
Paul Walmsley19c1c0c2011-02-16 15:38:38 -0700801static struct clk wu_l4_ick = {
802 .name = "wu_l4_ick",
803 .ops = &clkops_null,
804 .parent = &sys_ck,
805 .clkdm_name = "wkup_clkdm",
806 .recalc = &followparent_recalc,
807};
808
Tony Lindgren046d6b22005-11-10 14:26:52 +0000809/*
810 * CORE power domain ICLK & FCLK defines.
811 * Many of the these can have more than one possible parent. Entries
812 * here will likely have an L4 interface parent, and may have multiple
813 * functional clock parents.
814 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200815static const struct clksel_rate gpt_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600816 { .div = 1, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200817 { .div = 0 }
818};
819
820static const struct clksel omap24xx_gpt_clksel[] = {
821 { .parent = &func_32k_ck, .rates = gpt_32k_rates },
822 { .parent = &sys_ck, .rates = gpt_sys_rates },
823 { .parent = &alt_ck, .rates = gpt_alt_rates },
824 { .parent = NULL },
825};
826
Tony Lindgren046d6b22005-11-10 14:26:52 +0000827static struct clk gpt1_ick = {
828 .name = "gpt1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700829 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -0700830 .parent = &wu_l4_ick,
831 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200832 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
833 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
834 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000835};
836
837static struct clk gpt1_fck = {
838 .name = "gpt1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000839 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000840 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300841 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200842 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
843 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
844 .init = &omap2_init_clksel_parent,
845 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
846 .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
847 .clksel = omap24xx_gpt_clksel,
848 .recalc = &omap2_clksel_recalc,
849 .round_rate = &omap2_clksel_round_rate,
850 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000851};
852
853static struct clk gpt2_ick = {
854 .name = "gpt2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700855 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000856 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300857 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200858 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
859 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
860 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000861};
862
863static struct clk gpt2_fck = {
864 .name = "gpt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000865 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000866 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300867 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200868 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
869 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
870 .init = &omap2_init_clksel_parent,
871 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
872 .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
873 .clksel = omap24xx_gpt_clksel,
874 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000875};
876
877static struct clk gpt3_ick = {
878 .name = "gpt3_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700879 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000880 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300881 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200882 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
883 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
884 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000885};
886
887static struct clk gpt3_fck = {
888 .name = "gpt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000889 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000890 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300891 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200892 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
893 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
894 .init = &omap2_init_clksel_parent,
895 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
896 .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
897 .clksel = omap24xx_gpt_clksel,
898 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000899};
900
901static struct clk gpt4_ick = {
902 .name = "gpt4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700903 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000904 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300905 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200906 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
907 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
908 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000909};
910
911static struct clk gpt4_fck = {
912 .name = "gpt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000913 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000914 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300915 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200916 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
917 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
918 .init = &omap2_init_clksel_parent,
919 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
920 .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
921 .clksel = omap24xx_gpt_clksel,
922 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000923};
924
925static struct clk gpt5_ick = {
926 .name = "gpt5_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700927 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000928 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300929 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200930 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
931 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
932 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000933};
934
935static struct clk gpt5_fck = {
936 .name = "gpt5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000937 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000938 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300939 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200940 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
941 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
942 .init = &omap2_init_clksel_parent,
943 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
944 .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
945 .clksel = omap24xx_gpt_clksel,
946 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000947};
948
949static struct clk gpt6_ick = {
950 .name = "gpt6_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700951 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000952 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300953 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200954 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
955 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
956 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000957};
958
959static struct clk gpt6_fck = {
960 .name = "gpt6_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000961 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000962 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300963 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200964 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
965 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
966 .init = &omap2_init_clksel_parent,
967 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
968 .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
969 .clksel = omap24xx_gpt_clksel,
970 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000971};
972
973static struct clk gpt7_ick = {
974 .name = "gpt7_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700975 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000976 .parent = &l4_ck,
Paul Walmsleya4fc9272011-02-25 14:53:40 -0700977 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200978 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
979 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
980 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000981};
982
983static struct clk gpt7_fck = {
984 .name = "gpt7_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000985 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000986 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300987 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200988 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
989 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
990 .init = &omap2_init_clksel_parent,
991 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
992 .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
993 .clksel = omap24xx_gpt_clksel,
994 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000995};
996
997static struct clk gpt8_ick = {
998 .name = "gpt8_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700999 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001000 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001001 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001002 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1003 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1004 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001005};
1006
1007static struct clk gpt8_fck = {
1008 .name = "gpt8_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001009 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001010 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001011 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001012 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1013 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1014 .init = &omap2_init_clksel_parent,
1015 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1016 .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
1017 .clksel = omap24xx_gpt_clksel,
1018 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001019};
1020
1021static struct clk gpt9_ick = {
1022 .name = "gpt9_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001023 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001024 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001025 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001026 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1027 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1028 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001029};
1030
1031static struct clk gpt9_fck = {
1032 .name = "gpt9_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001033 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001034 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001035 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001036 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1037 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1038 .init = &omap2_init_clksel_parent,
1039 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1040 .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
1041 .clksel = omap24xx_gpt_clksel,
1042 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001043};
1044
1045static struct clk gpt10_ick = {
1046 .name = "gpt10_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001047 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001048 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001049 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001050 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1051 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1052 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001053};
1054
1055static struct clk gpt10_fck = {
1056 .name = "gpt10_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001057 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001058 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001059 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001060 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1061 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1062 .init = &omap2_init_clksel_parent,
1063 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1064 .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
1065 .clksel = omap24xx_gpt_clksel,
1066 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001067};
1068
1069static struct clk gpt11_ick = {
1070 .name = "gpt11_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001071 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001072 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001073 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001074 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1075 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1076 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001077};
1078
1079static struct clk gpt11_fck = {
1080 .name = "gpt11_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001081 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001082 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001083 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001084 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1085 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1086 .init = &omap2_init_clksel_parent,
1087 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1088 .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
1089 .clksel = omap24xx_gpt_clksel,
1090 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001091};
1092
1093static struct clk gpt12_ick = {
1094 .name = "gpt12_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001095 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001096 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001097 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001098 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1099 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1100 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001101};
1102
1103static struct clk gpt12_fck = {
1104 .name = "gpt12_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001105 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyf2480762009-04-23 21:11:10 -06001106 .parent = &secure_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001107 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001108 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1109 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1110 .init = &omap2_init_clksel_parent,
1111 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1112 .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
1113 .clksel = omap24xx_gpt_clksel,
1114 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001115};
1116
1117static struct clk mcbsp1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001118 .name = "mcbsp1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001119 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001120 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001121 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001122 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1123 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
1124 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001125};
1126
Paul Walmsleyb115b742010-10-08 11:40:18 -06001127static const struct clksel_rate common_mcbsp_96m_rates[] = {
1128 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
1129 { .div = 0 }
1130};
1131
1132static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
1133 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
1134 { .div = 0 }
1135};
1136
1137static const struct clksel mcbsp_fck_clksel[] = {
1138 { .parent = &func_96m_ck, .rates = common_mcbsp_96m_rates },
1139 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
1140 { .parent = NULL }
1141};
1142
Tony Lindgren046d6b22005-11-10 14:26:52 +00001143static struct clk mcbsp1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001144 .name = "mcbsp1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001145 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001146 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001147 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001148 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001149 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1150 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001151 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1152 .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
1153 .clksel = mcbsp_fck_clksel,
1154 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001155};
1156
1157static struct clk mcbsp2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001158 .name = "mcbsp2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001159 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001160 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001161 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001162 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1163 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
1164 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001165};
1166
1167static struct clk mcbsp2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001168 .name = "mcbsp2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001169 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001170 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001171 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001172 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001173 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1174 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001175 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1176 .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
1177 .clksel = mcbsp_fck_clksel,
1178 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001179};
1180
1181static struct clk mcbsp3_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001182 .name = "mcbsp3_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001183 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001184 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001185 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001186 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1187 .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
1188 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001189};
1190
1191static struct clk mcbsp3_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001192 .name = "mcbsp3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001193 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001194 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001195 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001196 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001197 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1198 .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001199 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
1200 .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
1201 .clksel = mcbsp_fck_clksel,
1202 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001203};
1204
1205static struct clk mcbsp4_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001206 .name = "mcbsp4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001207 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001208 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001209 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001210 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1211 .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
1212 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001213};
1214
1215static struct clk mcbsp4_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001216 .name = "mcbsp4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001217 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001218 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001219 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001220 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001221 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1222 .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001223 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
1224 .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
1225 .clksel = mcbsp_fck_clksel,
1226 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001227};
1228
1229static struct clk mcbsp5_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001230 .name = "mcbsp5_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001231 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001232 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001233 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001234 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1235 .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
1236 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001237};
1238
1239static struct clk mcbsp5_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001240 .name = "mcbsp5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001241 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001242 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001243 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001244 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001245 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1246 .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001247 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
1248 .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
1249 .clksel = mcbsp_fck_clksel,
1250 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001251};
1252
1253static struct clk mcspi1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001254 .name = "mcspi1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001255 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001256 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001257 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001258 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1259 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1260 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001261};
1262
1263static struct clk mcspi1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001264 .name = "mcspi1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001265 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001266 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001267 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001268 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1269 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1270 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001271};
1272
1273static struct clk mcspi2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001274 .name = "mcspi2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001275 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001276 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001277 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001278 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1279 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1280 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001281};
1282
1283static struct clk mcspi2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001284 .name = "mcspi2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001285 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001286 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001287 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001288 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1289 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1290 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001291};
1292
1293static struct clk mcspi3_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001294 .name = "mcspi3_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001295 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001296 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001297 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001298 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1299 .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
1300 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001301};
1302
1303static struct clk mcspi3_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001304 .name = "mcspi3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001305 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001306 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001307 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001308 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1309 .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
1310 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001311};
1312
1313static struct clk uart1_ick = {
1314 .name = "uart1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001315 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001316 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001317 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001318 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1319 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1320 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001321};
1322
1323static struct clk uart1_fck = {
1324 .name = "uart1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001325 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001326 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001327 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001328 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1329 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1330 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001331};
1332
1333static struct clk uart2_ick = {
1334 .name = "uart2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001335 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001336 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001337 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001338 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1339 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
1340 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001341};
1342
1343static struct clk uart2_fck = {
1344 .name = "uart2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001345 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001346 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001347 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001348 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1349 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
1350 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001351};
1352
1353static struct clk uart3_ick = {
1354 .name = "uart3_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001355 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001356 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001357 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001358 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1359 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
1360 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001361};
1362
1363static struct clk uart3_fck = {
1364 .name = "uart3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001365 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001366 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001367 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001368 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1369 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
1370 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001371};
1372
1373static struct clk gpios_ick = {
1374 .name = "gpios_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001375 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001376 .parent = &wu_l4_ick,
1377 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001378 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1379 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
1380 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001381};
1382
1383static struct clk gpios_fck = {
1384 .name = "gpios_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001385 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001386 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001387 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001388 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1389 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
1390 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001391};
1392
1393static struct clk mpu_wdt_ick = {
1394 .name = "mpu_wdt_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001395 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001396 .parent = &wu_l4_ick,
1397 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001398 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1399 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
1400 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001401};
1402
1403static struct clk mpu_wdt_fck = {
1404 .name = "mpu_wdt_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001405 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001406 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001407 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001408 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1409 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
1410 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001411};
1412
1413static struct clk sync_32k_ick = {
1414 .name = "sync_32k_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001415 .ops = &clkops_omap2_iclk_dflt_wait,
Russell King8ad8ff62009-01-19 15:27:29 +00001416 .flags = ENABLE_ON_INIT,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001417 .parent = &wu_l4_ick,
1418 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001419 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1420 .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
1421 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001422};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001423
Tony Lindgren046d6b22005-11-10 14:26:52 +00001424static struct clk wdt1_ick = {
1425 .name = "wdt1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001426 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001427 .parent = &wu_l4_ick,
1428 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001429 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1430 .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
1431 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001432};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001433
Tony Lindgren046d6b22005-11-10 14:26:52 +00001434static struct clk omapctrl_ick = {
1435 .name = "omapctrl_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001436 .ops = &clkops_omap2_iclk_dflt_wait,
Russell King8ad8ff62009-01-19 15:27:29 +00001437 .flags = ENABLE_ON_INIT,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001438 .parent = &wu_l4_ick,
1439 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001440 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1441 .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
1442 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001443};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001444
Tony Lindgren046d6b22005-11-10 14:26:52 +00001445static struct clk icr_ick = {
1446 .name = "icr_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001447 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001448 .parent = &wu_l4_ick,
1449 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001450 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1451 .enable_bit = OMAP2430_EN_ICR_SHIFT,
1452 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001453};
1454
1455static struct clk cam_ick = {
1456 .name = "cam_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001457 .ops = &clkops_omap2_iclk_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001458 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001459 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001460 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1461 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
1462 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001463};
1464
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001465/*
1466 * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
1467 * split into two separate clocks, since the parent clocks are different
1468 * and the clockdomains are also different.
1469 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001470static struct clk cam_fck = {
1471 .name = "cam_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001472 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001473 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001474 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001475 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1476 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
1477 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001478};
1479
1480static struct clk mailboxes_ick = {
1481 .name = "mailboxes_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001482 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001483 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001484 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001485 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1486 .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
1487 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001488};
1489
1490static struct clk wdt4_ick = {
1491 .name = "wdt4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001492 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001493 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001494 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001495 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1496 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
1497 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001498};
1499
1500static struct clk wdt4_fck = {
1501 .name = "wdt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001502 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001503 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001504 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001505 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1506 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
1507 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001508};
1509
Tony Lindgren046d6b22005-11-10 14:26:52 +00001510static struct clk mspro_ick = {
1511 .name = "mspro_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001512 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001513 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001514 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001515 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1516 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
1517 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001518};
1519
1520static struct clk mspro_fck = {
1521 .name = "mspro_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001522 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001523 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001524 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001525 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1526 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
1527 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001528};
1529
Tony Lindgren046d6b22005-11-10 14:26:52 +00001530static struct clk fac_ick = {
1531 .name = "fac_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001532 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001533 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001534 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001535 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1536 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
1537 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001538};
1539
1540static struct clk fac_fck = {
1541 .name = "fac_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001542 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001543 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001544 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001545 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1546 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
1547 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001548};
1549
Tony Lindgren046d6b22005-11-10 14:26:52 +00001550static struct clk hdq_ick = {
1551 .name = "hdq_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001552 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001553 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001554 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001555 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1556 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
1557 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001558};
1559
1560static struct clk hdq_fck = {
1561 .name = "hdq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001562 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001563 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001564 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001565 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1566 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
1567 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001568};
1569
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001570/*
1571 * XXX This is marked as a 2420-only define, but it claims to be present
1572 * on 2430 also. Double-check.
1573 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001574static struct clk i2c2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001575 .name = "i2c2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001576 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001577 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001578 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001579 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1580 .enable_bit = OMAP2420_EN_I2C2_SHIFT,
1581 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001582};
1583
Tony Lindgren046d6b22005-11-10 14:26:52 +00001584static struct clk i2chs2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001585 .name = "i2chs2_fck",
Paul Walmsley3dc21972009-07-24 19:44:04 -06001586 .ops = &clkops_omap2430_i2chs_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001587 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001588 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001589 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1590 .enable_bit = OMAP2430_EN_I2CHS2_SHIFT,
1591 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001592};
1593
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001594/*
1595 * XXX This is marked as a 2420-only define, but it claims to be present
1596 * on 2430 also. Double-check.
1597 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001598static struct clk i2c1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001599 .name = "i2c1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001600 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001601 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001602 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001603 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1604 .enable_bit = OMAP2420_EN_I2C1_SHIFT,
1605 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001606};
1607
Tony Lindgren046d6b22005-11-10 14:26:52 +00001608static struct clk i2chs1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001609 .name = "i2chs1_fck",
Paul Walmsley3dc21972009-07-24 19:44:04 -06001610 .ops = &clkops_omap2430_i2chs_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001611 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001612 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001613 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1614 .enable_bit = OMAP2430_EN_I2CHS1_SHIFT,
1615 .recalc = &followparent_recalc,
1616};
1617
Paul Walmsleya1d55622011-02-25 15:39:30 -07001618/*
1619 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1620 * accesses derived from this data.
1621 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001622static struct clk gpmc_fck = {
1623 .name = "gpmc_fck",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001624 .ops = &clkops_omap2_iclk_idle_only,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001625 .parent = &core_l3_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001626 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001627 .clkdm_name = "core_l3_clkdm",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001628 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1629 .enable_bit = OMAP24XX_AUTO_GPMC_SHIFT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001630 .recalc = &followparent_recalc,
1631};
1632
1633static struct clk sdma_fck = {
1634 .name = "sdma_fck",
Russell King897dcde2008-11-04 16:35:03 +00001635 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001636 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001637 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001638 .recalc = &followparent_recalc,
1639};
1640
Paul Walmsleya1d55622011-02-25 15:39:30 -07001641/*
1642 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1643 * accesses derived from this data.
1644 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001645static struct clk sdma_ick = {
1646 .name = "sdma_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001647 .ops = &clkops_omap2_iclk_idle_only,
Paul Walmsleya1fed572011-02-25 15:51:02 -07001648 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001649 .clkdm_name = "core_l3_clkdm",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001650 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1651 .enable_bit = OMAP24XX_AUTO_SDMA_SHIFT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001652 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001653};
1654
Tony Lindgren046d6b22005-11-10 14:26:52 +00001655static struct clk sdrc_ick = {
1656 .name = "sdrc_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001657 .ops = &clkops_omap2_iclk_idle_only,
Paul Walmsleya1fed572011-02-25 15:51:02 -07001658 .parent = &core_l3_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001659 .flags = ENABLE_ON_INIT,
Paul Walmsleya1fed572011-02-25 15:51:02 -07001660 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001661 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1662 .enable_bit = OMAP2430_EN_SDRC_SHIFT,
1663 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001664};
1665
1666static struct clk des_ick = {
1667 .name = "des_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001668 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001669 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001670 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001671 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1672 .enable_bit = OMAP24XX_EN_DES_SHIFT,
1673 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001674};
1675
1676static struct clk sha_ick = {
1677 .name = "sha_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001678 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001679 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001680 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001681 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1682 .enable_bit = OMAP24XX_EN_SHA_SHIFT,
1683 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001684};
1685
1686static struct clk rng_ick = {
1687 .name = "rng_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001688 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001689 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001690 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001691 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1692 .enable_bit = OMAP24XX_EN_RNG_SHIFT,
1693 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001694};
1695
1696static struct clk aes_ick = {
1697 .name = "aes_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001698 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001699 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001700 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001701 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1702 .enable_bit = OMAP24XX_EN_AES_SHIFT,
1703 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001704};
1705
1706static struct clk pka_ick = {
1707 .name = "pka_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001708 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001709 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001710 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001711 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1712 .enable_bit = OMAP24XX_EN_PKA_SHIFT,
1713 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001714};
1715
1716static struct clk usb_fck = {
1717 .name = "usb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001718 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001719 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001720 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001721 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1722 .enable_bit = OMAP24XX_EN_USB_SHIFT,
1723 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001724};
1725
1726static struct clk usbhs_ick = {
1727 .name = "usbhs_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001728 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgrenfde0fd42006-01-17 15:31:18 -08001729 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001730 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001731 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1732 .enable_bit = OMAP2430_EN_USBHS_SHIFT,
1733 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001734};
1735
1736static struct clk mmchs1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001737 .name = "mmchs1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001738 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001739 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001740 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001741 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1742 .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
1743 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001744};
1745
1746static struct clk mmchs1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001747 .name = "mmchs1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001748 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001749 .parent = &func_96m_ck,
Paul Walmsleya4fc9272011-02-25 14:53:40 -07001750 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001751 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1752 .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
1753 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001754};
1755
1756static struct clk mmchs2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001757 .name = "mmchs2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001758 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001759 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001760 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001761 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1762 .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
1763 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001764};
1765
1766static struct clk mmchs2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001767 .name = "mmchs2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001768 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001769 .parent = &func_96m_ck,
Paul Walmsleya4fc9272011-02-25 14:53:40 -07001770 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001771 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1772 .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
1773 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001774};
1775
1776static struct clk gpio5_ick = {
1777 .name = "gpio5_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001778 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001779 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001780 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001781 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1782 .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
1783 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001784};
1785
1786static struct clk gpio5_fck = {
1787 .name = "gpio5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001788 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001789 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001790 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001791 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1792 .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
1793 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001794};
1795
1796static struct clk mdm_intc_ick = {
1797 .name = "mdm_intc_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001798 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001799 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001800 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001801 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1802 .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT,
1803 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001804};
1805
1806static struct clk mmchsdb1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001807 .name = "mmchsdb1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001808 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001809 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001810 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001811 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1812 .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT,
1813 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001814};
1815
1816static struct clk mmchsdb2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001817 .name = "mmchsdb2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001818 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001819 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001820 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001821 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1822 .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT,
1823 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001824};
Paul Walmsleye32744b2008-03-18 15:47:55 +02001825
Tony Lindgren046d6b22005-11-10 14:26:52 +00001826/*
1827 * This clock is a composite clock which does entire set changes then
1828 * forces a rebalance. It keys on the MPU speed, but it really could
1829 * be any key speed part of a set in the rate table.
1830 *
1831 * to really change a set, you need memory table sets which get changed
1832 * in sram, pre-notifiers & post notifiers, changing the top set, without
1833 * having low level display recalc's won't work... this is why dpm notifiers
1834 * work, isr's off, walk a list of clocks already _off_ and not messing with
1835 * the bus.
1836 *
1837 * This clock should have no parent. It embodies the entire upper level
1838 * active set. A parent will mess up some of the init also.
1839 */
1840static struct clk virt_prcm_set = {
1841 .name = "virt_prcm_set",
Russell King897dcde2008-11-04 16:35:03 +00001842 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001843 .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001844 .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001845 .set_rate = &omap2_select_table_rate,
1846 .round_rate = &omap2_round_to_table_rate,
1847};
Paul Walmsleye32744b2008-03-18 15:47:55 +02001848
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001849
1850/*
1851 * clkdev integration
1852 */
1853
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001854static struct omap_clk omap2430_clks[] = {
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001855 /* external root sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001856 CLK(NULL, "func_32k_ck", &func_32k_ck, CK_243X),
1857 CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_243X),
1858 CLK(NULL, "osc_ck", &osc_ck, CK_243X),
Tony Lindgrendefa6be2012-09-17 16:26:10 -07001859 CLK("twl", "fck", &osc_ck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001860 CLK(NULL, "sys_ck", &sys_ck, CK_243X),
1861 CLK(NULL, "alt_ck", &alt_ck, CK_243X),
Paul Walmsleyb115b742010-10-08 11:40:18 -06001862 CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001863 /* internal analog sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001864 CLK(NULL, "dpll_ck", &dpll_ck, CK_243X),
1865 CLK(NULL, "apll96_ck", &apll96_ck, CK_243X),
1866 CLK(NULL, "apll54_ck", &apll54_ck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001867 /* internal prcm root sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001868 CLK(NULL, "func_54m_ck", &func_54m_ck, CK_243X),
1869 CLK(NULL, "core_ck", &core_ck, CK_243X),
1870 CLK(NULL, "func_96m_ck", &func_96m_ck, CK_243X),
1871 CLK(NULL, "func_48m_ck", &func_48m_ck, CK_243X),
1872 CLK(NULL, "func_12m_ck", &func_12m_ck, CK_243X),
1873 CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_243X),
1874 CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_243X),
1875 CLK(NULL, "sys_clkout", &sys_clkout, CK_243X),
1876 CLK(NULL, "emul_ck", &emul_ck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001877 /* mpu domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001878 CLK(NULL, "mpu_ck", &mpu_ck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001879 /* dsp domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001880 CLK(NULL, "dsp_fck", &dsp_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001881 CLK(NULL, "iva2_1_ick", &iva2_1_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001882 /* GFX domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001883 CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_243X),
1884 CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_243X),
1885 CLK(NULL, "gfx_ick", &gfx_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001886 /* Modem domain clocks */
1887 CLK(NULL, "mdm_ick", &mdm_ick, CK_243X),
1888 CLK(NULL, "mdm_osc_ck", &mdm_osc_ck, CK_243X),
1889 /* DSS domain clocks */
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001890 CLK("omapdss_dss", "ick", &dss_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001891 CLK(NULL, "dss1_fck", &dss1_fck, CK_243X),
1892 CLK(NULL, "dss2_fck", &dss2_fck, CK_243X),
1893 CLK(NULL, "dss_54m_fck", &dss_54m_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001894 /* L3 domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001895 CLK(NULL, "core_l3_ck", &core_l3_ck, CK_243X),
1896 CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_243X),
1897 CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001898 /* L4 domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001899 CLK(NULL, "l4_ck", &l4_ck, CK_243X),
1900 CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_243X),
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001901 CLK(NULL, "wu_l4_ick", &wu_l4_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001902 /* virtual meta-group clock */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001903 CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001904 /* general l4 interface ck, multi-parent functional clk */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001905 CLK(NULL, "gpt1_ick", &gpt1_ick, CK_243X),
1906 CLK(NULL, "gpt1_fck", &gpt1_fck, CK_243X),
1907 CLK(NULL, "gpt2_ick", &gpt2_ick, CK_243X),
1908 CLK(NULL, "gpt2_fck", &gpt2_fck, CK_243X),
1909 CLK(NULL, "gpt3_ick", &gpt3_ick, CK_243X),
1910 CLK(NULL, "gpt3_fck", &gpt3_fck, CK_243X),
1911 CLK(NULL, "gpt4_ick", &gpt4_ick, CK_243X),
1912 CLK(NULL, "gpt4_fck", &gpt4_fck, CK_243X),
1913 CLK(NULL, "gpt5_ick", &gpt5_ick, CK_243X),
1914 CLK(NULL, "gpt5_fck", &gpt5_fck, CK_243X),
1915 CLK(NULL, "gpt6_ick", &gpt6_ick, CK_243X),
1916 CLK(NULL, "gpt6_fck", &gpt6_fck, CK_243X),
1917 CLK(NULL, "gpt7_ick", &gpt7_ick, CK_243X),
1918 CLK(NULL, "gpt7_fck", &gpt7_fck, CK_243X),
1919 CLK(NULL, "gpt8_ick", &gpt8_ick, CK_243X),
1920 CLK(NULL, "gpt8_fck", &gpt8_fck, CK_243X),
1921 CLK(NULL, "gpt9_ick", &gpt9_ick, CK_243X),
1922 CLK(NULL, "gpt9_fck", &gpt9_fck, CK_243X),
1923 CLK(NULL, "gpt10_ick", &gpt10_ick, CK_243X),
1924 CLK(NULL, "gpt10_fck", &gpt10_fck, CK_243X),
1925 CLK(NULL, "gpt11_ick", &gpt11_ick, CK_243X),
1926 CLK(NULL, "gpt11_fck", &gpt11_fck, CK_243X),
1927 CLK(NULL, "gpt12_ick", &gpt12_ick, CK_243X),
1928 CLK(NULL, "gpt12_fck", &gpt12_fck, CK_243X),
1929 CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001930 CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001931 CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001932 CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001933 CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001934 CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001935 CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001936 CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001937 CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001938 CLK(NULL, "mcbsp5_fck", &mcbsp5_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001939 CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001940 CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001941 CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001942 CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001943 CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001944 CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001945 CLK(NULL, "uart1_ick", &uart1_ick, CK_243X),
1946 CLK(NULL, "uart1_fck", &uart1_fck, CK_243X),
1947 CLK(NULL, "uart2_ick", &uart2_ick, CK_243X),
1948 CLK(NULL, "uart2_fck", &uart2_fck, CK_243X),
1949 CLK(NULL, "uart3_ick", &uart3_ick, CK_243X),
1950 CLK(NULL, "uart3_fck", &uart3_fck, CK_243X),
1951 CLK(NULL, "gpios_ick", &gpios_ick, CK_243X),
1952 CLK(NULL, "gpios_fck", &gpios_fck, CK_243X),
1953 CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001954 CLK(NULL, "mpu_wdt_fck", &mpu_wdt_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001955 CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_243X),
1956 CLK(NULL, "wdt1_ick", &wdt1_ick, CK_243X),
1957 CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001958 CLK(NULL, "icr_ick", &icr_ick, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001959 CLK("omap24xxcam", "fck", &cam_fck, CK_243X),
1960 CLK("omap24xxcam", "ick", &cam_ick, CK_243X),
1961 CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_243X),
1962 CLK(NULL, "wdt4_ick", &wdt4_ick, CK_243X),
1963 CLK(NULL, "wdt4_fck", &wdt4_fck, CK_243X),
1964 CLK(NULL, "mspro_ick", &mspro_ick, CK_243X),
1965 CLK(NULL, "mspro_fck", &mspro_fck, CK_243X),
1966 CLK(NULL, "fac_ick", &fac_ick, CK_243X),
1967 CLK(NULL, "fac_fck", &fac_fck, CK_243X),
1968 CLK("omap_hdq.0", "ick", &hdq_ick, CK_243X),
1969 CLK("omap_hdq.1", "fck", &hdq_fck, CK_243X),
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001970 CLK("omap_i2c.1", "ick", &i2c1_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001971 CLK(NULL, "i2chs1_fck", &i2chs1_fck, CK_243X),
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001972 CLK("omap_i2c.2", "ick", &i2c2_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001973 CLK(NULL, "i2chs2_fck", &i2chs2_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001974 CLK(NULL, "gpmc_fck", &gpmc_fck, CK_243X),
1975 CLK(NULL, "sdma_fck", &sdma_fck, CK_243X),
1976 CLK(NULL, "sdma_ick", &sdma_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001977 CLK(NULL, "sdrc_ick", &sdrc_ick, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001978 CLK(NULL, "des_ick", &des_ick, CK_243X),
Dmitry Kasatkinee5500c2010-05-03 11:10:03 +08001979 CLK("omap-sham", "ick", &sha_ick, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001980 CLK("omap_rng", "ick", &rng_ick, CK_243X),
Dmitry Kasatkin82a0c142010-08-20 13:44:46 +00001981 CLK("omap-aes", "ick", &aes_ick, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001982 CLK(NULL, "pka_ick", &pka_ick, CK_243X),
1983 CLK(NULL, "usb_fck", &usb_fck, CK_243X),
Felipe Balbi03491762010-12-02 09:57:08 +02001984 CLK("musb-omap2430", "ick", &usbhs_ick, CK_243X),
Kishore Kadiyala0005ae72011-02-28 20:48:05 +05301985 CLK("omap_hsmmc.0", "ick", &mmchs1_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001986 CLK(NULL, "mmchs1_fck", &mmchs1_fck, CK_243X),
Kishore Kadiyala0005ae72011-02-28 20:48:05 +05301987 CLK("omap_hsmmc.1", "ick", &mmchs2_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001988 CLK(NULL, "mmchs2_fck", &mmchs2_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001989 CLK(NULL, "gpio5_ick", &gpio5_ick, CK_243X),
1990 CLK(NULL, "gpio5_fck", &gpio5_fck, CK_243X),
1991 CLK(NULL, "mdm_intc_ick", &mdm_intc_ick, CK_243X),
Kishore Kadiyala0005ae72011-02-28 20:48:05 +05301992 CLK("omap_hsmmc.0", "mmchsdb_fck", &mmchsdb1_fck, CK_243X),
1993 CLK("omap_hsmmc.1", "mmchsdb_fck", &mmchsdb2_fck, CK_243X),
Jon Hunterc59b5372012-06-05 12:35:00 -05001994 CLK(NULL, "timer_32k_ck", &func_32k_ck, CK_243X),
1995 CLK(NULL, "timer_sys_ck", &sys_ck, CK_243X),
1996 CLK(NULL, "timer_ext_ck", &alt_ck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001997};
1998
1999/*
2000 * init code
2001 */
2002
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002003int __init omap2430_clk_init(void)
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002004{
2005 const struct prcm_config *prcm;
2006 struct omap_clk *c;
2007 u32 clkrate;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002008
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002009 prcm_clksrc_ctrl = OMAP2430_PRCM_CLKSRC_CTRL;
2010 cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST);
2011 cpu_mask = RATE_IN_243X;
2012 rate_table = omap2430_rate_table;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002013
2014 clk_init(&omap2_clk_functions);
2015
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002016 for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks);
2017 c++)
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002018 clk_preinit(c->lk.clk);
2019
2020 osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
2021 propagate_rate(&osc_ck);
Paul Walmsley44da0a52010-01-26 20:13:08 -07002022 sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck);
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002023 propagate_rate(&sys_ck);
2024
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002025 for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks);
2026 c++) {
2027 clkdev_add(&c->lk);
2028 clk_register(c->lk.clk);
2029 omap2_init_clk_clkdm(c->lk.clk);
2030 }
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002031
Paul Walmsleyc6461f52011-02-25 15:49:53 -07002032 /* Disable autoidle on all clocks; let the PM code enable it later */
2033 omap_clk_disable_autoidle_all();
2034
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002035 /* Check the MPU rate set by bootloader */
2036 clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
2037 for (prcm = rate_table; prcm->mpu_speed; prcm++) {
2038 if (!(prcm->flags & cpu_mask))
2039 continue;
2040 if (prcm->xtal_speed != sys_ck.rate)
2041 continue;
2042 if (prcm->dpll_speed <= clkrate)
2043 break;
2044 }
2045 curr_prcm_set = prcm;
2046
2047 recalculate_root_clocks();
2048
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002049 pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
2050 (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
2051 (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002052
2053 /*
2054 * Only enable those clocks we will need, let the drivers
2055 * enable other clocks as necessary
2056 */
2057 clk_enable_init_clocks();
2058
2059 /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
2060 vclk = clk_get(NULL, "virt_prcm_set");
2061 sclk = clk_get(NULL, "sys_ck");
2062 dclk = clk_get(NULL, "dpll_ck");
2063
2064 return 0;
2065}
Paul Walmsley6b8858a2008-03-18 10:35:15 +02002066