blob: 0d974565f8ca7ec6fae5d6f1fe081c398e2b243b [file] [log] [blame]
Hiroshi DOYU340a6142006-12-07 15:43:59 -08001/*
Hiroshi DOYU733ecc52009-03-23 18:07:23 -07002 * Mailbox reservation modules for OMAP2/3
Hiroshi DOYU340a6142006-12-07 15:43:59 -08003 *
Hiroshi DOYU733ecc52009-03-23 18:07:23 -07004 * Copyright (C) 2006-2009 Nokia Corporation
Hiroshi DOYU340a6142006-12-07 15:43:59 -08005 * Written by: Hiroshi DOYU <Hiroshi.DOYU@nokia.com>
Hiroshi DOYU733ecc52009-03-23 18:07:23 -07006 * and Paul Mundt
Hiroshi DOYU340a6142006-12-07 15:43:59 -08007 *
8 * This file is subject to the terms and conditions of the GNU General Public
9 * License. See the file "COPYING" in the main directory of this archive
10 * for more details.
11 */
12
Tony Lindgrena1bcc1d2011-11-07 12:27:10 -080013#include <linux/module.h>
Hiroshi DOYU340a6142006-12-07 15:43:59 -080014#include <linux/clk.h>
15#include <linux/err.h>
16#include <linux/platform_device.h>
Russell Kingfced80c2008-09-06 12:10:45 +010017#include <linux/io.h>
Omar Ramirez Luna82d2a5d2011-02-24 12:51:33 -080018#include <linux/pm_runtime.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070019
Tony Lindgrence491cf2009-10-20 09:40:47 -070020#include <plat/mailbox.h>
Hiroshi DOYU340a6142006-12-07 15:43:59 -080021
Tony Lindgrendbc04162012-08-31 10:59:07 -070022#include "soc.h"
23
Hiroshi DOYU733ecc52009-03-23 18:07:23 -070024#define MAILBOX_REVISION 0x000
Hiroshi DOYU733ecc52009-03-23 18:07:23 -070025#define MAILBOX_MESSAGE(m) (0x040 + 4 * (m))
26#define MAILBOX_FIFOSTATUS(m) (0x080 + 4 * (m))
27#define MAILBOX_MSGSTATUS(m) (0x0c0 + 4 * (m))
28#define MAILBOX_IRQSTATUS(u) (0x100 + 8 * (u))
29#define MAILBOX_IRQENABLE(u) (0x104 + 8 * (u))
30
Tony Lindgren256a4bd2012-05-08 16:31:13 -070031#define OMAP4_MAILBOX_IRQSTATUS(u) (0x104 + 0x10 * (u))
32#define OMAP4_MAILBOX_IRQENABLE(u) (0x108 + 0x10 * (u))
33#define OMAP4_MAILBOX_IRQENABLE_CLR(u) (0x10c + 0x10 * (u))
C A Subramaniam5f00ec62009-11-22 10:11:22 -080034
35#define MAILBOX_IRQ_NEWMSG(m) (1 << (2 * (m)))
36#define MAILBOX_IRQ_NOTFULL(m) (1 << (2 * (m) + 1))
Hiroshi DOYU340a6142006-12-07 15:43:59 -080037
Hiroshi DOYUc75ee752009-03-23 18:07:26 -070038#define MBOX_REG_SIZE 0x120
C A Subramaniam5f00ec62009-11-22 10:11:22 -080039
40#define OMAP4_MBOX_REG_SIZE 0x130
41
Hiroshi DOYUc75ee752009-03-23 18:07:26 -070042#define MBOX_NR_REGS (MBOX_REG_SIZE / sizeof(u32))
C A Subramaniam5f00ec62009-11-22 10:11:22 -080043#define OMAP4_MBOX_NR_REGS (OMAP4_MBOX_REG_SIZE / sizeof(u32))
Hiroshi DOYUc75ee752009-03-23 18:07:26 -070044
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070045static void __iomem *mbox_base;
Hiroshi DOYU340a6142006-12-07 15:43:59 -080046
Hiroshi DOYU340a6142006-12-07 15:43:59 -080047struct omap_mbox2_fifo {
48 unsigned long msg;
49 unsigned long fifo_stat;
50 unsigned long msg_stat;
51};
52
53struct omap_mbox2_priv {
54 struct omap_mbox2_fifo tx_fifo;
55 struct omap_mbox2_fifo rx_fifo;
56 unsigned long irqenable;
57 unsigned long irqstatus;
58 u32 newmsg_bit;
59 u32 notfull_bit;
C A Subramaniam5f00ec62009-11-22 10:11:22 -080060 u32 ctx[OMAP4_MBOX_NR_REGS];
61 unsigned long irqdisable;
Hiroshi DOYU340a6142006-12-07 15:43:59 -080062};
63
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +030064static void omap2_mbox_enable_irq(struct omap_mbox *mbox,
65 omap_mbox_type_t irq);
66
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070067static inline unsigned int mbox_read_reg(size_t ofs)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080068{
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070069 return __raw_readl(mbox_base + ofs);
Hiroshi DOYU340a6142006-12-07 15:43:59 -080070}
71
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070072static inline void mbox_write_reg(u32 val, size_t ofs)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080073{
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070074 __raw_writel(val, mbox_base + ofs);
Hiroshi DOYU340a6142006-12-07 15:43:59 -080075}
76
77/* Mailbox H/W preparations */
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +030078static int omap2_mbox_startup(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080079{
Hiroshi DOYU1ffe6272009-09-24 16:23:09 -070080 u32 l;
Hiroshi DOYU340a6142006-12-07 15:43:59 -080081
Omar Ramirez Luna82d2a5d2011-02-24 12:51:33 -080082 pm_runtime_enable(mbox->dev->parent);
83 pm_runtime_get_sync(mbox->dev->parent);
Hiroshi DOYU1ffe6272009-09-24 16:23:09 -070084
Hiroshi DOYU94fc58c2009-03-23 18:07:24 -070085 l = mbox_read_reg(MAILBOX_REVISION);
Felipe Contreras909f9dc2010-06-11 15:51:37 +000086 pr_debug("omap mailbox rev %d.%d\n", (l & 0xf0) >> 4, (l & 0x0f));
Hiroshi DOYU94fc58c2009-03-23 18:07:24 -070087
Hiroshi DOYU340a6142006-12-07 15:43:59 -080088 return 0;
89}
90
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +030091static void omap2_mbox_shutdown(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080092{
Omar Ramirez Luna82d2a5d2011-02-24 12:51:33 -080093 pm_runtime_put_sync(mbox->dev->parent);
94 pm_runtime_disable(mbox->dev->parent);
Hiroshi DOYU340a6142006-12-07 15:43:59 -080095}
96
97/* Mailbox FIFO handle functions */
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +030098static mbox_msg_t omap2_mbox_fifo_read(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080099{
100 struct omap_mbox2_fifo *fifo =
101 &((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
102 return (mbox_msg_t) mbox_read_reg(fifo->msg);
103}
104
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300105static void omap2_mbox_fifo_write(struct omap_mbox *mbox, mbox_msg_t msg)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800106{
107 struct omap_mbox2_fifo *fifo =
108 &((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
109 mbox_write_reg(msg, fifo->msg);
110}
111
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300112static int omap2_mbox_fifo_empty(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800113{
114 struct omap_mbox2_fifo *fifo =
115 &((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
116 return (mbox_read_reg(fifo->msg_stat) == 0);
117}
118
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300119static int omap2_mbox_fifo_full(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800120{
121 struct omap_mbox2_fifo *fifo =
122 &((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800123 return mbox_read_reg(fifo->fifo_stat);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800124}
125
126/* Mailbox IRQ handle functions */
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300127static void omap2_mbox_enable_irq(struct omap_mbox *mbox,
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800128 omap_mbox_type_t irq)
129{
matt mooneyb45b5012010-09-27 19:04:32 -0700130 struct omap_mbox2_priv *p = mbox->priv;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800131 u32 l, bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
132
133 l = mbox_read_reg(p->irqenable);
134 l |= bit;
135 mbox_write_reg(l, p->irqenable);
136}
137
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300138static void omap2_mbox_disable_irq(struct omap_mbox *mbox,
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800139 omap_mbox_type_t irq)
140{
matt mooneyb45b5012010-09-27 19:04:32 -0700141 struct omap_mbox2_priv *p = mbox->priv;
Hari Kanigeri525a1132011-03-02 22:14:18 +0000142 u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
143
144 if (!cpu_is_omap44xx())
145 bit = mbox_read_reg(p->irqdisable) & ~bit;
146
147 mbox_write_reg(bit, p->irqdisable);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800148}
149
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300150static void omap2_mbox_ack_irq(struct omap_mbox *mbox,
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800151 omap_mbox_type_t irq)
152{
matt mooneyb45b5012010-09-27 19:04:32 -0700153 struct omap_mbox2_priv *p = mbox->priv;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800154 u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
155
156 mbox_write_reg(bit, p->irqstatus);
Hiroshi DOYU88288802009-09-24 16:23:10 -0700157
158 /* Flush posted write for irq status to avoid spurious interrupts */
159 mbox_read_reg(p->irqstatus);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800160}
161
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300162static int omap2_mbox_is_irq(struct omap_mbox *mbox,
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800163 omap_mbox_type_t irq)
164{
matt mooneyb45b5012010-09-27 19:04:32 -0700165 struct omap_mbox2_priv *p = mbox->priv;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800166 u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
167 u32 enable = mbox_read_reg(p->irqenable);
168 u32 status = mbox_read_reg(p->irqstatus);
169
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800170 return (int)(enable & status & bit);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800171}
172
Hiroshi DOYUc75ee752009-03-23 18:07:26 -0700173static void omap2_mbox_save_ctx(struct omap_mbox *mbox)
174{
175 int i;
176 struct omap_mbox2_priv *p = mbox->priv;
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800177 int nr_regs;
178 if (cpu_is_omap44xx())
179 nr_regs = OMAP4_MBOX_NR_REGS;
180 else
181 nr_regs = MBOX_NR_REGS;
182 for (i = 0; i < nr_regs; i++) {
Hiroshi DOYUc75ee752009-03-23 18:07:26 -0700183 p->ctx[i] = mbox_read_reg(i * sizeof(u32));
184
185 dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
186 i, p->ctx[i]);
187 }
188}
189
190static void omap2_mbox_restore_ctx(struct omap_mbox *mbox)
191{
192 int i;
193 struct omap_mbox2_priv *p = mbox->priv;
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800194 int nr_regs;
195 if (cpu_is_omap44xx())
196 nr_regs = OMAP4_MBOX_NR_REGS;
197 else
198 nr_regs = MBOX_NR_REGS;
199 for (i = 0; i < nr_regs; i++) {
Hiroshi DOYUc75ee752009-03-23 18:07:26 -0700200 mbox_write_reg(p->ctx[i], i * sizeof(u32));
201
202 dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
203 i, p->ctx[i]);
204 }
205}
206
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800207static struct omap_mbox_ops omap2_mbox_ops = {
208 .type = OMAP_MBOX_TYPE2,
209 .startup = omap2_mbox_startup,
210 .shutdown = omap2_mbox_shutdown,
211 .fifo_read = omap2_mbox_fifo_read,
212 .fifo_write = omap2_mbox_fifo_write,
213 .fifo_empty = omap2_mbox_fifo_empty,
214 .fifo_full = omap2_mbox_fifo_full,
215 .enable_irq = omap2_mbox_enable_irq,
216 .disable_irq = omap2_mbox_disable_irq,
217 .ack_irq = omap2_mbox_ack_irq,
218 .is_irq = omap2_mbox_is_irq,
Hiroshi DOYUc75ee752009-03-23 18:07:26 -0700219 .save_ctx = omap2_mbox_save_ctx,
220 .restore_ctx = omap2_mbox_restore_ctx,
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800221};
222
223/*
224 * MAILBOX 0: ARM -> DSP,
225 * MAILBOX 1: ARM <- DSP.
226 * MAILBOX 2: ARM -> IVA,
227 * MAILBOX 3: ARM <- IVA.
228 */
229
230/* FIXME: the following structs should be filled automatically by the user id */
Felipe Contreras07d65d82010-06-11 15:51:38 +0000231
Omar Ramirez Lunaff0fba02010-10-22 20:10:58 -0500232#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP2)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800233/* DSP */
234static struct omap_mbox2_priv omap2_mbox_dsp_priv = {
235 .tx_fifo = {
Hiroshi DOYU733ecc52009-03-23 18:07:23 -0700236 .msg = MAILBOX_MESSAGE(0),
237 .fifo_stat = MAILBOX_FIFOSTATUS(0),
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800238 },
239 .rx_fifo = {
Hiroshi DOYU733ecc52009-03-23 18:07:23 -0700240 .msg = MAILBOX_MESSAGE(1),
241 .msg_stat = MAILBOX_MSGSTATUS(1),
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800242 },
Hiroshi DOYU733ecc52009-03-23 18:07:23 -0700243 .irqenable = MAILBOX_IRQENABLE(0),
244 .irqstatus = MAILBOX_IRQSTATUS(0),
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800245 .notfull_bit = MAILBOX_IRQ_NOTFULL(0),
246 .newmsg_bit = MAILBOX_IRQ_NEWMSG(1),
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800247 .irqdisable = MAILBOX_IRQENABLE(0),
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800248};
249
Felipe Contreras07d65d82010-06-11 15:51:38 +0000250struct omap_mbox mbox_dsp_info = {
251 .name = "dsp",
252 .ops = &omap2_mbox_ops,
253 .priv = &omap2_mbox_dsp_priv,
254};
Felipe Contreras14476bd2010-06-11 15:51:47 +0000255#endif
Felipe Contreras07d65d82010-06-11 15:51:38 +0000256
Omar Ramirez Lunaff0fba02010-10-22 20:10:58 -0500257#if defined(CONFIG_ARCH_OMAP3)
Felipe Contreras898ee752010-06-11 15:51:45 +0000258struct omap_mbox *omap3_mboxes[] = { &mbox_dsp_info, NULL };
Felipe Contreras14476bd2010-06-11 15:51:47 +0000259#endif
Felipe Contreras898ee752010-06-11 15:51:45 +0000260
Tony Lindgren59b479e2011-01-27 16:39:40 -0800261#if defined(CONFIG_SOC_OMAP2420)
Felipe Contreras07d65d82010-06-11 15:51:38 +0000262/* IVA */
263static struct omap_mbox2_priv omap2_mbox_iva_priv = {
264 .tx_fifo = {
265 .msg = MAILBOX_MESSAGE(2),
266 .fifo_stat = MAILBOX_FIFOSTATUS(2),
267 },
268 .rx_fifo = {
269 .msg = MAILBOX_MESSAGE(3),
270 .msg_stat = MAILBOX_MSGSTATUS(3),
271 },
272 .irqenable = MAILBOX_IRQENABLE(3),
273 .irqstatus = MAILBOX_IRQSTATUS(3),
274 .notfull_bit = MAILBOX_IRQ_NOTFULL(2),
275 .newmsg_bit = MAILBOX_IRQ_NEWMSG(3),
276 .irqdisable = MAILBOX_IRQENABLE(3),
277};
278
279static struct omap_mbox mbox_iva_info = {
280 .name = "iva",
281 .ops = &omap2_mbox_ops,
282 .priv = &omap2_mbox_iva_priv,
283};
Ohad Ben-Cohen655850e2012-02-23 10:53:35 +0200284#endif
Felipe Contreras898ee752010-06-11 15:51:45 +0000285
Ohad Ben-Cohen655850e2012-02-23 10:53:35 +0200286#ifdef CONFIG_ARCH_OMAP2
287struct omap_mbox *omap2_mboxes[] = {
288 &mbox_dsp_info,
289#ifdef CONFIG_SOC_OMAP2420
290 &mbox_iva_info,
291#endif
292 NULL
293};
Felipe Contreras07d65d82010-06-11 15:51:38 +0000294#endif
295
Felipe Contreras14476bd2010-06-11 15:51:47 +0000296#if defined(CONFIG_ARCH_OMAP4)
Felipe Contreras07d65d82010-06-11 15:51:38 +0000297/* OMAP4 */
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800298static struct omap_mbox2_priv omap2_mbox_1_priv = {
299 .tx_fifo = {
300 .msg = MAILBOX_MESSAGE(0),
301 .fifo_stat = MAILBOX_FIFOSTATUS(0),
302 },
303 .rx_fifo = {
304 .msg = MAILBOX_MESSAGE(1),
305 .msg_stat = MAILBOX_MSGSTATUS(1),
306 },
307 .irqenable = OMAP4_MAILBOX_IRQENABLE(0),
308 .irqstatus = OMAP4_MAILBOX_IRQSTATUS(0),
309 .notfull_bit = MAILBOX_IRQ_NOTFULL(0),
310 .newmsg_bit = MAILBOX_IRQ_NEWMSG(1),
311 .irqdisable = OMAP4_MAILBOX_IRQENABLE_CLR(0),
312};
313
314struct omap_mbox mbox_1_info = {
315 .name = "mailbox-1",
316 .ops = &omap2_mbox_ops,
317 .priv = &omap2_mbox_1_priv,
318};
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800319
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800320static struct omap_mbox2_priv omap2_mbox_2_priv = {
321 .tx_fifo = {
322 .msg = MAILBOX_MESSAGE(3),
323 .fifo_stat = MAILBOX_FIFOSTATUS(3),
324 },
325 .rx_fifo = {
326 .msg = MAILBOX_MESSAGE(2),
327 .msg_stat = MAILBOX_MSGSTATUS(2),
328 },
329 .irqenable = OMAP4_MAILBOX_IRQENABLE(0),
330 .irqstatus = OMAP4_MAILBOX_IRQSTATUS(0),
331 .notfull_bit = MAILBOX_IRQ_NOTFULL(3),
332 .newmsg_bit = MAILBOX_IRQ_NEWMSG(2),
333 .irqdisable = OMAP4_MAILBOX_IRQENABLE_CLR(0),
334};
335
336struct omap_mbox mbox_2_info = {
337 .name = "mailbox-2",
338 .ops = &omap2_mbox_ops,
339 .priv = &omap2_mbox_2_priv,
340};
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800341
Felipe Contreras898ee752010-06-11 15:51:45 +0000342struct omap_mbox *omap4_mboxes[] = { &mbox_1_info, &mbox_2_info, NULL };
Felipe Contreras14476bd2010-06-11 15:51:47 +0000343#endif
Felipe Contreras898ee752010-06-11 15:51:45 +0000344
Hiroshi DOYUda8cfe02009-03-23 18:07:25 -0700345static int __devinit omap2_mbox_probe(struct platform_device *pdev)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800346{
Felipe Contreras898ee752010-06-11 15:51:45 +0000347 struct resource *mem;
Hiroshi DOYU6c20a682009-03-23 18:07:23 -0700348 int ret;
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000349 struct omap_mbox **list;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800350
Felipe Contreras14476bd2010-06-11 15:51:47 +0000351 if (false)
352 ;
Omar Ramirez Lunaff0fba02010-10-22 20:10:58 -0500353#if defined(CONFIG_ARCH_OMAP3)
354 else if (cpu_is_omap34xx()) {
Felipe Contreras898ee752010-06-11 15:51:45 +0000355 list = omap3_mboxes;
356
Felipe Contreras69dbf852011-02-24 12:51:33 -0800357 list[0]->irq = platform_get_irq(pdev, 0);
Felipe Contreras898ee752010-06-11 15:51:45 +0000358 }
Felipe Contreras14476bd2010-06-11 15:51:47 +0000359#endif
Omar Ramirez Lunaff0fba02010-10-22 20:10:58 -0500360#if defined(CONFIG_ARCH_OMAP2)
361 else if (cpu_is_omap2430()) {
362 list = omap2_mboxes;
363
Felipe Contreras69dbf852011-02-24 12:51:33 -0800364 list[0]->irq = platform_get_irq(pdev, 0);
Omar Ramirez Lunaff0fba02010-10-22 20:10:58 -0500365 } else if (cpu_is_omap2420()) {
Felipe Contreras898ee752010-06-11 15:51:45 +0000366 list = omap2_mboxes;
367
368 list[0]->irq = platform_get_irq_byname(pdev, "dsp");
369 list[1]->irq = platform_get_irq_byname(pdev, "iva");
370 }
371#endif
Felipe Contreras14476bd2010-06-11 15:51:47 +0000372#if defined(CONFIG_ARCH_OMAP4)
Felipe Contreras898ee752010-06-11 15:51:45 +0000373 else if (cpu_is_omap44xx()) {
374 list = omap4_mboxes;
375
Felipe Contreras69dbf852011-02-24 12:51:33 -0800376 list[0]->irq = list[1]->irq = platform_get_irq(pdev, 0);
Felipe Contreras898ee752010-06-11 15:51:45 +0000377 }
Felipe Contreras14476bd2010-06-11 15:51:47 +0000378#endif
Felipe Contreras898ee752010-06-11 15:51:45 +0000379 else {
380 pr_err("%s: platform not supported\n", __func__);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800381 return -ENODEV;
382 }
Felipe Contreras898ee752010-06-11 15:51:45 +0000383
384 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
385 mbox_base = ioremap(mem->start, resource_size(mem));
Hiroshi DOYU6c20a682009-03-23 18:07:23 -0700386 if (!mbox_base)
387 return -ENOMEM;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800388
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000389 ret = omap_mbox_register(&pdev->dev, list);
390 if (ret) {
391 iounmap(mbox_base);
392 return ret;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800393 }
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800394
Omar Ramirez Luna5d783732010-12-01 14:15:08 -0600395 return 0;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800396}
397
Hiroshi DOYUda8cfe02009-03-23 18:07:25 -0700398static int __devexit omap2_mbox_remove(struct platform_device *pdev)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800399{
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000400 omap_mbox_unregister();
Hiroshi DOYU6c20a682009-03-23 18:07:23 -0700401 iounmap(mbox_base);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800402 return 0;
403}
404
405static struct platform_driver omap2_mbox_driver = {
406 .probe = omap2_mbox_probe,
Hiroshi DOYUda8cfe02009-03-23 18:07:25 -0700407 .remove = __devexit_p(omap2_mbox_remove),
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800408 .driver = {
Felipe Contrerasd7427092010-06-11 15:51:48 +0000409 .name = "omap-mailbox",
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800410 },
411};
412
413static int __init omap2_mbox_init(void)
414{
415 return platform_driver_register(&omap2_mbox_driver);
416}
417
418static void __exit omap2_mbox_exit(void)
419{
420 platform_driver_unregister(&omap2_mbox_driver);
421}
422
Ohad Ben-Cohen134d12f2012-03-04 12:01:11 +0200423module_init(omap2_mbox_init);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800424module_exit(omap2_mbox_exit);
425
Hiroshi DOYU733ecc52009-03-23 18:07:23 -0700426MODULE_LICENSE("GPL v2");
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800427MODULE_DESCRIPTION("omap mailbox: omap2/3/4 architecture specific functions");
Ohad Ben-Cohenf3753252010-05-05 15:33:07 +0000428MODULE_AUTHOR("Hiroshi DOYU <Hiroshi.DOYU@nokia.com>");
429MODULE_AUTHOR("Paul Mundt");
Felipe Contrerasd7427092010-06-11 15:51:48 +0000430MODULE_ALIAS("platform:omap2-mailbox");